123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292 |
- # Generated by devtools/yamaker.
- LIBRARY()
- PROVIDES(llvm)
- LICENSE(
- Apache-2.0 WITH LLVM-exception AND
- BSD-2-Clause AND
- CC0-1.0 AND
- MIT AND
- Public-Domain AND
- Unicode
- )
- LICENSE_TEXTS(.yandex_meta/licenses.list.txt)
- PEERDIR(
- contrib/libs/llvm16
- )
- NO_UTIL()
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen --gen-directive-decl -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/Frontend/OpenACC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/Frontend/OpenACC/ACC.td --write-if-changed -o
- llvm/Frontend/OpenACC/ACC.h.inc -d llvm/Frontend/OpenACC/ACC.h.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/Frontend/Directive/DirectiveBase.td llvm/Frontend/OpenACC/ACC.td
- OUTPUT_INCLUDES llvm/ADT/BitmaskEnum.h
- OUT_NOAUTO llvm/Frontend/OpenACC/ACC.h.inc llvm/Frontend/OpenACC/ACC.h.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen --gen-directive-impl -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/Frontend/OpenACC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/Frontend/OpenACC/ACC.td --write-if-changed -o
- llvm/Frontend/OpenACC/ACC.inc -d llvm/Frontend/OpenACC/ACC.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/Frontend/Directive/DirectiveBase.td llvm/Frontend/OpenACC/ACC.td
- OUT_NOAUTO llvm/Frontend/OpenACC/ACC.inc llvm/Frontend/OpenACC/ACC.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen --gen-directive-decl -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/Frontend/OpenMP -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/Frontend/OpenMP/OMP.td --write-if-changed -o
- llvm/Frontend/OpenMP/OMP.h.inc -d llvm/Frontend/OpenMP/OMP.h.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/Frontend/Directive/DirectiveBase.td llvm/Frontend/OpenMP/OMP.td
- OUTPUT_INCLUDES llvm/ADT/BitmaskEnum.h
- OUT_NOAUTO llvm/Frontend/OpenMP/OMP.h.inc llvm/Frontend/OpenMP/OMP.h.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen --gen-directive-impl -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/Frontend/OpenMP -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/Frontend/OpenMP/OMP.td --write-if-changed -o
- llvm/Frontend/OpenMP/OMP.inc -d llvm/Frontend/OpenMP/OMP.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/Frontend/Directive/DirectiveBase.td llvm/Frontend/OpenMP/OMP.td
- OUT_NOAUTO llvm/Frontend/OpenMP/OMP.inc llvm/Frontend/OpenMP/OMP.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-attrs -I ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Attributes.td --write-if-changed -o
- llvm/IR/Attributes.inc -d llvm/IR/Attributes.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/IR/Attributes.td
- OUT_NOAUTO llvm/IR/Attributes.inc llvm/IR/Attributes.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicEnums.inc -d llvm/IR/IntrinsicEnums.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicEnums.inc llvm/IR/IntrinsicEnums.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-impl -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicImpl.inc -d llvm/IR/IntrinsicImpl.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicImpl.inc llvm/IR/IntrinsicImpl.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=aarch64 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsAArch64.h -d llvm/IR/IntrinsicsAArch64.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsAArch64.h llvm/IR/IntrinsicsAArch64.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=amdgcn -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsAMDGPU.h -d llvm/IR/IntrinsicsAMDGPU.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsAMDGPU.h llvm/IR/IntrinsicsAMDGPU.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=arm -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsARM.h -d llvm/IR/IntrinsicsARM.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsARM.h llvm/IR/IntrinsicsARM.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=bpf -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsBPF.h -d llvm/IR/IntrinsicsBPF.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsBPF.h llvm/IR/IntrinsicsBPF.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=dx -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsDirectX.h -d llvm/IR/IntrinsicsDirectX.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsDirectX.h llvm/IR/IntrinsicsDirectX.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=hexagon -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsHexagon.h -d llvm/IR/IntrinsicsHexagon.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsHexagon.h llvm/IR/IntrinsicsHexagon.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=loongarch -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsLoongArch.h -d llvm/IR/IntrinsicsLoongArch.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsLoongArch.h llvm/IR/IntrinsicsLoongArch.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=mips -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsMips.h -d llvm/IR/IntrinsicsMips.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsMips.h llvm/IR/IntrinsicsMips.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=nvvm -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsNVPTX.h -d llvm/IR/IntrinsicsNVPTX.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsNVPTX.h llvm/IR/IntrinsicsNVPTX.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=ppc -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsPowerPC.h -d llvm/IR/IntrinsicsPowerPC.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsPowerPC.h llvm/IR/IntrinsicsPowerPC.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=r600 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsR600.h -d llvm/IR/IntrinsicsR600.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsR600.h llvm/IR/IntrinsicsR600.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=riscv -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsRISCV.h -d llvm/IR/IntrinsicsRISCV.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsRISCV.h llvm/IR/IntrinsicsRISCV.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=s390 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsS390.h -d llvm/IR/IntrinsicsS390.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsS390.h llvm/IR/IntrinsicsS390.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=ve -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsVE.h -d llvm/IR/IntrinsicsVE.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsVE.h llvm/IR/IntrinsicsVE.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=wasm -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsWebAssembly.h -d llvm/IR/IntrinsicsWebAssembly.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsWebAssembly.h llvm/IR/IntrinsicsWebAssembly.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=x86 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsX86.h -d llvm/IR/IntrinsicsX86.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsX86.h llvm/IR/IntrinsicsX86.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-intrinsic-enums -intrinsic-prefix=xcore -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/IR -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include llvm/IR/Intrinsics.td --write-if-changed -o
- llvm/IR/IntrinsicsXCore.h -d llvm/IR/IntrinsicsXCore.h.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN llvm/CodeGen/SDNodeProperties.td llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td
- llvm/IR/IntrinsicsAArch64.td llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td
- llvm/IR/IntrinsicsBPF.td llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td
- llvm/IR/IntrinsicsHexagonDep.td llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td
- llvm/IR/IntrinsicsNVVM.td llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td
- llvm/IR/IntrinsicsRISCVXTHead.td llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td
- llvm/IR/IntrinsicsVE.td llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td
- llvm/IR/IntrinsicsX86.td llvm/IR/IntrinsicsXCore.td
- OUT_NOAUTO llvm/IR/IntrinsicsXCore.h llvm/IR/IntrinsicsXCore.h.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-riscv-target-def -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/RISCV/ -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/include/llvm/TargetParser -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/lib/Target/RISCV/RISCV.td
- --write-if-changed -o llvm/TargetParser/RISCVTargetParserDef.inc -d
- llvm/TargetParser/RISCVTargetParserDef.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/RISCV/GISel/RISCVRegisterBanks.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCV.td contrib/libs/llvm16/lib/Target/RISCV/RISCVCallingConv.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVFeatures.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrFormats.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrFormatsC.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrFormatsV.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfo.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoA.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoC.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoD.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoF.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoM.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoV.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoVPseudos.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoVSDPatterns.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoVVLPatterns.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoXTHead.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoXVentana.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoZb.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoZfh.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoZicbo.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVInstrInfoZk.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVProcessors.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVRegisterInfo.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVSchedRocket.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVSchedSiFive7.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVSchedSyntacoreSCR1.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVSchedule.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVScheduleV.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVScheduleZb.td
- contrib/libs/llvm16/lib/Target/RISCV/RISCVSystemOperands.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO llvm/TargetParser/RISCVTargetParserDef.inc llvm/TargetParser/RISCVTargetParserDef.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/ExecutionEngine/JITLink -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include
- contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ExecutionEngine/JITLink/COFFOptions.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -asmwriternum=1 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter1.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter1.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter1.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenAsmWriter1.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-callingconv -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenCallingConv.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenCallingConv.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenCallingConv.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenCallingConv.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES assert.h llvm/MC/MCInst.h llvm/MC/MCSubtargetInfo.h llvm/MC/SubtargetFeature.h
- llvm/Support/DataTypes.h llvm/Support/Debug.h llvm/Support/LEB128.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-exegesis -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenExegesis.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenExegesis.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenExegesis.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenExegesis.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-fast-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenFastISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenFastISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenFastISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenFastISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenGlobalISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenGlobalISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenGlobalISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenGlobalISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCCodeEmitter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-pseudo-lowering -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCPseudoLowering.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCPseudoLowering.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCPseudoLowering.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenMCPseudoLowering.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel-combiner
- -combiners=AArch64O0PreLegalizerCombinerHelper -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenO0PreLegalizeGICombiner.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenO0PreLegalizeGICombiner.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/ADT/SparseBitVector.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenO0PreLegalizeGICombiner.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenO0PreLegalizeGICombiner.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel-combiner -combiners=AArch64PostLegalizerCombinerHelper
- -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGICombiner.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGICombiner.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/ADT/SparseBitVector.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGICombiner.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGICombiner.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel-combiner -combiners=AArch64PostLegalizerLoweringHelper
- -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGILowering.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGILowering.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/ADT/SparseBitVector.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGILowering.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPostLegalizeGILowering.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel-combiner -combiners=AArch64PreLegalizerCombinerHelper
- -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPreLegalizeGICombiner.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPreLegalizeGICombiner.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/ADT/SparseBitVector.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPreLegalizeGICombiner.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenPreLegalizeGICombiner.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-bank -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterBank.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterBank.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterBank.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterBank.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSubtargetInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-searchable-tables -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/AArch64 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/AArch64/AArch64.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSystemOperands.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSystemOperands.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/AArch64/AArch64.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64CallingConvention.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Combine.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrAtomics.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrGISel.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64InstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64PfmCounters.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterBanks.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64RegisterInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SMEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SVEInstrInfo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA53.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA55.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA57WriteRes.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedA64FX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedAmpere1.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedCyclone.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM3.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM4.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedExynosM5.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkor.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedFalkorDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryo.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedKryoDetails.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedNeoverseN2.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredAmpere.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredExynos.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedPredicates.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedTSV110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX2T99.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SchedThunderX3T110.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64Schedule.td
- contrib/libs/llvm16/lib/Target/AArch64/AArch64SystemOperands.td
- contrib/libs/llvm16/lib/Target/AArch64/SMEInstrFormats.td
- contrib/libs/llvm16/lib/Target/AArch64/SVEInstrFormats.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/Combine.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSystemOperands.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/AArch64/AArch64GenSystemOperands.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-callingconv -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenCallingConv.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenCallingConv.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenCallingConv.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenCallingConv.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/ARM/ARM.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES assert.h llvm/MC/MCInst.h llvm/MC/MCSubtargetInfo.h llvm/MC/SubtargetFeature.h
- llvm/Support/DataTypes.h llvm/Support/Debug.h llvm/Support/LEB128.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-fast-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenFastISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenFastISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenFastISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenFastISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenGlobalISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenGlobalISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenGlobalISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenGlobalISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCCodeEmitter.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-pseudo-lowering -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/ARM/ARM.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCPseudoLowering.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCPseudoLowering.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCPseudoLowering.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenMCPseudoLowering.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-bank -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/ARM/ARM.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterBank.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterBank.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterBank.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterBank.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/ARM/ARM.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/ARM/ARM.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSubtargetInfo.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-searchable-tables -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/ARM -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/ARM/ARM.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSystemRegister.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSystemRegister.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/ARM/ARM.td contrib/libs/llvm16/lib/Target/ARM/ARMCallingConv.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrCDE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrFormats.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrInfo.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrMVE.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrNEON.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb.td
- contrib/libs/llvm16/lib/Target/ARM/ARMInstrThumb2.td contrib/libs/llvm16/lib/Target/ARM/ARMInstrVFP.td
- contrib/libs/llvm16/lib/Target/ARM/ARMPredicates.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterBanks.td
- contrib/libs/llvm16/lib/Target/ARM/ARMRegisterInfo.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSchedule.td contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA57WriteRes.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA8.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleA9.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM4.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM55.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleM7.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleR52.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleSwift.td
- contrib/libs/llvm16/lib/Target/ARM/ARMScheduleV6.td
- contrib/libs/llvm16/lib/Target/ARM/ARMSystemRegister.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/TableGen/SearchableTable.td llvm/Target/GenericOpcodes.td
- llvm/Target/GlobalISel/RegisterBank.td llvm/Target/GlobalISel/SelectionDAGCompat.td
- llvm/Target/GlobalISel/Target.td llvm/Target/Target.td llvm/Target/TargetCallingConv.td
- llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td llvm/Target/TargetPfmCounters.td
- llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSystemRegister.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/ARM/ARMGenSystemRegister.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-callingconv -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenCallingConv.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenCallingConv.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenCallingConv.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenCallingConv.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/BPF/BPF.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES assert.h llvm/MC/MCInst.h llvm/MC/MCSubtargetInfo.h llvm/MC/SubtargetFeature.h
- llvm/Support/DataTypes.h llvm/Support/Debug.h llvm/Support/LEB128.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenMCCodeEmitter.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/BPF/BPF.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/BPF
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/BPF/BPF.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenSubtargetInfo.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/BPF/BPF.td contrib/libs/llvm16/lib/Target/BPF/BPFCallingConv.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrFormats.td
- contrib/libs/llvm16/lib/Target/BPF/BPFInstrInfo.td
- contrib/libs/llvm16/lib/Target/BPF/BPFRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/BPF/BPFGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- -omit-comments contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES assert.h llvm/MC/MCInst.h llvm/MC/MCSubtargetInfo.h llvm/MC/SubtargetFeature.h
- llvm/Support/DataTypes.h llvm/Support/Debug.h llvm/Support/LEB128.h llvm/Support/raw_ostream.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCCodeEmitter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-pseudo-lowering -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCPseudoLowering.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCPseudoLowering.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCPseudoLowering.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenMCPseudoLowering.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenSubtargetInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/LoongArch/LoongArch.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchCallingConv.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat32InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloat64InstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchFloatInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrFormats.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchInstrInfo.td
- contrib/libs/llvm16/lib/Target/LoongArch/LoongArchRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/LoongArch/LoongArchGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenAsmWriter.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrFormats.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrInfo.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXIntrinsics.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrFormats.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrInfo.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXIntrinsics.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenInstrInfo.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrFormats.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrInfo.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXIntrinsics.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrFormats.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrInfo.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXIntrinsics.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenSubtargetInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/NVPTX/NVPTX.td contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrFormats.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXInstrInfo.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXIntrinsics.td
- contrib/libs/llvm16/lib/Target/NVPTX/NVPTXRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/NVPTX/NVPTXGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-callingconv -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenCallingConv.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenCallingConv.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenCallingConv.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenCallingConv.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES assert.h llvm/MC/MCInst.h llvm/MC/MCSubtargetInfo.h llvm/MC/SubtargetFeature.h
- llvm/Support/DataTypes.h llvm/Support/Debug.h llvm/Support/LEB128.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-exegesis -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/PowerPC/PPC.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenExegesis.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenExegesis.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenExegesis.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenExegesis.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-fast-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenFastISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenFastISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenFastISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenFastISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenGlobalISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenGlobalISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenGlobalISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenGlobalISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/PowerPC/PPC.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenMCCodeEmitter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-bank -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterBank.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterBank.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterBank.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterBank.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenSubtargetInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/PowerPC/GISel/PPCRegisterBanks.td
- contrib/libs/llvm16/lib/Target/PowerPC/P10InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/P9InstrResources.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPC.td contrib/libs/llvm16/lib/Target/PowerPC/PPCCallingConv.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstr64Bit.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrAltivec.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFormats.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFuture.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrFutureMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrHTM.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrSPE.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCInstrVSX.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCPfmCounters.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfo.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoDMR.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCRegisterInfoMMA.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedPredicates.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCSchedule440.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleA2.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE500mc.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleE5500.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG3.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG4Plus.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleG5.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP10.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP7.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP8.td
- contrib/libs/llvm16/lib/Target/PowerPC/PPCScheduleP9.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/PowerPC/PPCGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- -omit-comments contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDisassemblerTables.inc
- -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES MCTargetDesc/WebAssemblyMCTargetDesc.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-fast-isel -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenFastISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenFastISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenFastISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenFastISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-emitter -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenMCCodeEmitter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenMCCodeEmitter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenMCCodeEmitter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenMCCodeEmitter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenSubtargetInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/WebAssembly/WebAssembly.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrAtomics.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrBulkMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrCall.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrControl.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrConv.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFloat.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrFormats.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInfo.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrInteger.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrMemory.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrRef.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyInstrTable.td
- contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyRegisterInfo.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/WebAssembly/WebAssemblyGenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-matcher -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmMatcher.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmMatcher.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/Support/Debug.h llvm/Support/Format.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmMatcher.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmMatcher.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-asm-writer -asmwriternum=1 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter1.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter1.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter1.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenAsmWriter1.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-callingconv -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenCallingConv.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenCallingConv.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenCallingConv.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenCallingConv.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-dag-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target -omit-comments
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDAGISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDAGISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDAGISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDAGISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-disassembler -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDisassemblerTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDisassemblerTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDisassemblerTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenDisassemblerTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-x86-EVEX2VEX-tables -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenEVEX2VEXTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenEVEX2VEXTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenEVEX2VEXTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenEVEX2VEXTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-exegesis -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenExegesis.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenExegesis.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenExegesis.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenExegesis.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-fast-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenFastISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenFastISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenFastISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenFastISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-global-isel -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenGlobalISel.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenGlobalISel.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenGlobalISel.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenGlobalISel.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-instr-info -instr-info-expand-mi-operand-info=0 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenInstrInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenInstrInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES _llvm_sstream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenInstrInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenInstrInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-x86-mnemonic-tables -asmwriternum=1 -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenMnemonicTables.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenMnemonicTables.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenMnemonicTables.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenMnemonicTables.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-bank -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterBank.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterBank.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterBank.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterBank.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-register-info -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86 -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target
- contrib/libs/llvm16/lib/Target/X86/X86.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterInfo.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetRegisterInfo.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenRegisterInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-subtarget -I ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target/X86
- -Iinclude -I${ARCADIA_ROOT}/contrib/libs/llvm16/include -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/Target contrib/libs/llvm16/lib/Target/X86/X86.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenSubtargetInfo.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenSubtargetInfo.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/Target/X86/X86.td contrib/libs/llvm16/lib/Target/X86/X86CallingConv.td
- contrib/libs/llvm16/lib/Target/X86/X86Instr3DNow.td contrib/libs/llvm16/lib/Target/X86/X86InstrAMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrAVX512.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrArithmetic.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCMovSetCC.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrControl.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrExtension.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFMA.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFPStack.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFormats.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrFragmentsSIMD.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrInfo.td contrib/libs/llvm16/lib/Target/X86/X86InstrKL.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrMMX.td contrib/libs/llvm16/lib/Target/X86/X86InstrRAOINT.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSGX.td contrib/libs/llvm16/lib/Target/X86/X86InstrSNP.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSSE.td contrib/libs/llvm16/lib/Target/X86/X86InstrSVM.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrShiftRotate.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrSystem.td contrib/libs/llvm16/lib/Target/X86/X86InstrTDX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrTSX.td contrib/libs/llvm16/lib/Target/X86/X86InstrVMX.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrVecCompiler.td
- contrib/libs/llvm16/lib/Target/X86/X86InstrXOP.td contrib/libs/llvm16/lib/Target/X86/X86PfmCounters.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterBanks.td
- contrib/libs/llvm16/lib/Target/X86/X86RegisterInfo.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedAlderlakeP.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedBroadwell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedHaswell.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedIceLake.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedPredicates.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSandyBridge.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeClient.td
- contrib/libs/llvm16/lib/Target/X86/X86SchedSkylakeServer.td
- contrib/libs/llvm16/lib/Target/X86/X86Schedule.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleAtom.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBdVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleBtVer2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleSLM.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver1.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver2.td
- contrib/libs/llvm16/lib/Target/X86/X86ScheduleZnver3.td llvm/CodeGen/SDNodeProperties.td
- llvm/CodeGen/ValueTypes.td llvm/IR/Intrinsics.td llvm/IR/IntrinsicsAArch64.td
- llvm/IR/IntrinsicsAMDGPU.td llvm/IR/IntrinsicsARM.td llvm/IR/IntrinsicsBPF.td
- llvm/IR/IntrinsicsDirectX.td llvm/IR/IntrinsicsHexagon.td llvm/IR/IntrinsicsHexagonDep.td
- llvm/IR/IntrinsicsLoongArch.td llvm/IR/IntrinsicsMips.td llvm/IR/IntrinsicsNVVM.td
- llvm/IR/IntrinsicsPowerPC.td llvm/IR/IntrinsicsRISCV.td llvm/IR/IntrinsicsRISCVXTHead.td
- llvm/IR/IntrinsicsSPIRV.td llvm/IR/IntrinsicsSystemZ.td llvm/IR/IntrinsicsVE.td
- llvm/IR/IntrinsicsVEVL.gen.td llvm/IR/IntrinsicsWebAssembly.td llvm/IR/IntrinsicsX86.td
- llvm/IR/IntrinsicsXCore.td llvm/Target/GenericOpcodes.td llvm/Target/GlobalISel/RegisterBank.td
- llvm/Target/GlobalISel/SelectionDAGCompat.td llvm/Target/GlobalISel/Target.td llvm/Target/Target.td
- llvm/Target/TargetCallingConv.td llvm/Target/TargetInstrPredicate.td llvm/Target/TargetItinerary.td
- llvm/Target/TargetPfmCounters.td llvm/Target/TargetSchedule.td llvm/Target/TargetSelectionDAG.td
- OUTPUT_INCLUDES llvm/CodeGen/TargetSchedule.h llvm/Support/Debug.h llvm/Support/raw_ostream.h
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenSubtargetInfo.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/Target/X86/X86GenSubtargetInfo.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include
- contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-dlltool/Options.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-lib -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.inc
- -d ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/lib/ToolDrivers/llvm-lib/Options.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/dsymutil -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/dsymutil/Options.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/dsymutil/Options.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/dsymutil/Options.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/dsymutil/Options.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/dsymutil/Options.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/dsymutil/Options.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-cvtres -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-cvtres/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cvtres/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cvtres/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-cvtres/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cvtres/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cvtres/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-cxxfilt -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-cxxfilt/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-ifs -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-ifs/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ifs/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ifs/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-ifs/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ifs/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ifs/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-lipo -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-lipo/LipoOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-ml -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-ml/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ml/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ml/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-ml/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ml/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-ml/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-mt -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-mt/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-mt/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-mt/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-mt/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-mt/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-mt/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-nm -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-nm/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-nm/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-nm/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-nm/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-nm/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-nm/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include
- contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/BitcodeStripOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include
- contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.td --write-if-changed -o
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/InstallNameToolOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objcopy/CommonOpts.td
- contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/ObjcopyOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objcopy/CommonOpts.td
- contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objcopy/StripOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objdump -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/ObjdumpOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-objdump -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-objdump/OtoolOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-rc -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-rc/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-rc/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-rc -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-rc/WindresOpts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/WindresOpts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/WindresOpts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-rc/WindresOpts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/WindresOpts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-rc/WindresOpts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-readobj -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-readobj/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-readobj/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-readobj/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-readobj/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-readobj/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-readobj/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-size -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-size/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-size/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-size/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-size/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-size/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-size/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-strings -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-strings/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-strings/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-strings/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-strings/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-strings/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-strings/Opts.inc.d
- )
- RUN_PROGRAM(
- contrib/libs/llvm16/utils/TableGen -gen-opt-parser-defs -I
- ${ARCADIA_ROOT}/contrib/libs/llvm16/tools/llvm-symbolizer -Iinclude
- -I${ARCADIA_ROOT}/contrib/libs/llvm16/include contrib/libs/llvm16/tools/llvm-symbolizer/Opts.td
- --write-if-changed -o ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-symbolizer/Opts.inc -d
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-symbolizer/Opts.inc.d
- CWD ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16
- IN contrib/libs/llvm16/tools/llvm-symbolizer/Opts.td llvm/Option/OptParser.td
- OUT_NOAUTO ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-symbolizer/Opts.inc
- ${ARCADIA_BUILD_ROOT}/contrib/libs/llvm16/tools/llvm-symbolizer/Opts.inc.d
- )
- END()
|