kvm_arm64.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * Copyright (C) 2012,2013 - ARM Ltd
  4. * Author: Marc Zyngier <marc.zyngier@arm.com>
  5. *
  6. * Derived from arch/arm/include/uapi/asm/kvm.h:
  7. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  8. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __ARM_KVM_H__
  23. #define __ARM_KVM_H__
  24. #define KVM_SPSR_EL1 0
  25. #define KVM_SPSR_SVC KVM_SPSR_EL1
  26. #define KVM_SPSR_ABT 1
  27. #define KVM_SPSR_UND 2
  28. #define KVM_SPSR_IRQ 3
  29. #define KVM_SPSR_FIQ 4
  30. #define KVM_NR_SPSR 5
  31. #ifndef __ASSEMBLY__
  32. #include <linux/psci.h>
  33. #include <linux/types.h>
  34. #include <asm/ptrace.h>
  35. #include <asm/sve_context.h>
  36. #define __KVM_HAVE_GUEST_DEBUG
  37. #define __KVM_HAVE_IRQ_LINE
  38. #define __KVM_HAVE_READONLY_MEM
  39. #define __KVM_HAVE_VCPU_EVENTS
  40. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  41. #define KVM_DIRTY_LOG_PAGE_OFFSET 64
  42. #define KVM_REG_SIZE(id) \
  43. (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
  44. struct kvm_regs {
  45. struct user_pt_regs regs; /* sp = sp_el0 */
  46. __u64 sp_el1;
  47. __u64 elr_el1;
  48. __u64 spsr[KVM_NR_SPSR];
  49. struct user_fpsimd_state fp_regs;
  50. };
  51. /*
  52. * Supported CPU Targets - Adding a new target type is not recommended,
  53. * unless there are some special registers not supported by the
  54. * genericv8 syreg table.
  55. */
  56. #define KVM_ARM_TARGET_AEM_V8 0
  57. #define KVM_ARM_TARGET_FOUNDATION_V8 1
  58. #define KVM_ARM_TARGET_CORTEX_A57 2
  59. #define KVM_ARM_TARGET_XGENE_POTENZA 3
  60. #define KVM_ARM_TARGET_CORTEX_A53 4
  61. /* Generic ARM v8 target */
  62. #define KVM_ARM_TARGET_GENERIC_V8 5
  63. #define KVM_ARM_NUM_TARGETS 6
  64. /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
  65. #define KVM_ARM_DEVICE_TYPE_SHIFT 0
  66. #define KVM_ARM_DEVICE_TYPE_MASK GENMASK(KVM_ARM_DEVICE_TYPE_SHIFT + 15, \
  67. KVM_ARM_DEVICE_TYPE_SHIFT)
  68. #define KVM_ARM_DEVICE_ID_SHIFT 16
  69. #define KVM_ARM_DEVICE_ID_MASK GENMASK(KVM_ARM_DEVICE_ID_SHIFT + 15, \
  70. KVM_ARM_DEVICE_ID_SHIFT)
  71. /* Supported device IDs */
  72. #define KVM_ARM_DEVICE_VGIC_V2 0
  73. /* Supported VGIC address types */
  74. #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
  75. #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
  76. #define KVM_VGIC_V2_DIST_SIZE 0x1000
  77. #define KVM_VGIC_V2_CPU_SIZE 0x2000
  78. /* Supported VGICv3 address types */
  79. #define KVM_VGIC_V3_ADDR_TYPE_DIST 2
  80. #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
  81. #define KVM_VGIC_ITS_ADDR_TYPE 4
  82. #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
  83. #define KVM_VGIC_V3_DIST_SIZE SZ_64K
  84. #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
  85. #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
  86. #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
  87. #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
  88. #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
  89. #define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */
  90. #define KVM_ARM_VCPU_SVE 4 /* enable SVE for this CPU */
  91. #define KVM_ARM_VCPU_PTRAUTH_ADDRESS 5 /* VCPU uses address authentication */
  92. #define KVM_ARM_VCPU_PTRAUTH_GENERIC 6 /* VCPU uses generic authentication */
  93. #define KVM_ARM_VCPU_HAS_EL2 7 /* Support nested virtualization */
  94. struct kvm_vcpu_init {
  95. __u32 target;
  96. __u32 features[7];
  97. };
  98. struct kvm_sregs {
  99. };
  100. struct kvm_fpu {
  101. };
  102. /*
  103. * See v8 ARM ARM D7.3: Debug Registers
  104. *
  105. * The architectural limit is 16 debug registers of each type although
  106. * in practice there are usually less (see ID_AA64DFR0_EL1).
  107. *
  108. * Although the control registers are architecturally defined as 32
  109. * bits wide we use a 64 bit structure here to keep parity with
  110. * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
  111. * 64 bit values. It also allows for the possibility of the
  112. * architecture expanding the control registers without having to
  113. * change the userspace ABI.
  114. */
  115. #define KVM_ARM_MAX_DBG_REGS 16
  116. struct kvm_guest_debug_arch {
  117. __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
  118. __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
  119. __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
  120. __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
  121. };
  122. #define KVM_DEBUG_ARCH_HSR_HIGH_VALID (1 << 0)
  123. struct kvm_debug_exit_arch {
  124. __u32 hsr;
  125. __u32 hsr_high; /* ESR_EL2[61:32] */
  126. __u64 far; /* used for watchpoints */
  127. };
  128. /*
  129. * Architecture specific defines for kvm_guest_debug->control
  130. */
  131. #define KVM_GUESTDBG_USE_SW_BP (1 << 16)
  132. #define KVM_GUESTDBG_USE_HW (1 << 17)
  133. struct kvm_sync_regs {
  134. /* Used with KVM_CAP_ARM_USER_IRQ */
  135. __u64 device_irq_level;
  136. };
  137. /*
  138. * PMU filter structure. Describe a range of events with a particular
  139. * action. To be used with KVM_ARM_VCPU_PMU_V3_FILTER.
  140. */
  141. struct kvm_pmu_event_filter {
  142. __u16 base_event;
  143. __u16 nevents;
  144. #define KVM_PMU_EVENT_ALLOW 0
  145. #define KVM_PMU_EVENT_DENY 1
  146. __u8 action;
  147. __u8 pad[3];
  148. };
  149. /* for KVM_GET/SET_VCPU_EVENTS */
  150. struct kvm_vcpu_events {
  151. struct {
  152. __u8 serror_pending;
  153. __u8 serror_has_esr;
  154. __u8 ext_dabt_pending;
  155. /* Align it to 8 bytes */
  156. __u8 pad[5];
  157. __u64 serror_esr;
  158. } exception;
  159. __u32 reserved[12];
  160. };
  161. struct kvm_arm_copy_mte_tags {
  162. __u64 guest_ipa;
  163. __u64 length;
  164. void *addr;
  165. __u64 flags;
  166. __u64 reserved[2];
  167. };
  168. /*
  169. * Counter/Timer offset structure. Describe the virtual/physical offset.
  170. * To be used with KVM_ARM_SET_COUNTER_OFFSET.
  171. */
  172. struct kvm_arm_counter_offset {
  173. __u64 counter_offset;
  174. __u64 reserved;
  175. };
  176. #define KVM_ARM_TAGS_TO_GUEST 0
  177. #define KVM_ARM_TAGS_FROM_GUEST 1
  178. /* If you need to interpret the index values, here is the key: */
  179. #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
  180. #define KVM_REG_ARM_COPROC_SHIFT 16
  181. /* Normal registers are mapped as coprocessor 16. */
  182. #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
  183. #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
  184. /* Some registers need more space to represent values. */
  185. #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
  186. #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
  187. #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
  188. #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
  189. #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
  190. #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
  191. /* AArch64 system registers */
  192. #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
  193. #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
  194. #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
  195. #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
  196. #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
  197. #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
  198. #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
  199. #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
  200. #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
  201. #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
  202. #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
  203. #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
  204. (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
  205. KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
  206. #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
  207. (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
  208. ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
  209. ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
  210. ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
  211. ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
  212. ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
  213. #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
  214. /* Physical Timer EL0 Registers */
  215. #define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1)
  216. #define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2)
  217. #define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1)
  218. /*
  219. * EL0 Virtual Timer Registers
  220. *
  221. * WARNING:
  222. * KVM_REG_ARM_TIMER_CVAL and KVM_REG_ARM_TIMER_CNT are not defined
  223. * with the appropriate register encodings. Their values have been
  224. * accidentally swapped. As this is set API, the definitions here
  225. * must be used, rather than ones derived from the encodings.
  226. */
  227. #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
  228. #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
  229. #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
  230. /* KVM-as-firmware specific pseudo-registers */
  231. #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
  232. #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
  233. KVM_REG_ARM_FW | ((r) & 0xffff))
  234. #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
  235. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1)
  236. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0
  237. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1
  238. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2
  239. /*
  240. * Only two states can be presented by the host kernel:
  241. * - NOT_REQUIRED: the guest doesn't need to do anything
  242. * - NOT_AVAIL: the guest isn't mitigated (it can still use SSBS if available)
  243. *
  244. * All the other values are deprecated. The host still accepts all
  245. * values (they are ABI), but will narrow them to the above two.
  246. */
  247. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2)
  248. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0
  249. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1
  250. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2
  251. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3
  252. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4)
  253. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3 KVM_REG_ARM_FW_REG(3)
  254. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_AVAIL 0
  255. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_AVAIL 1
  256. #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_REQUIRED 2
  257. /* SVE registers */
  258. #define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT)
  259. /* Z- and P-regs occupy blocks at the following offsets within this range: */
  260. #define KVM_REG_ARM64_SVE_ZREG_BASE 0
  261. #define KVM_REG_ARM64_SVE_PREG_BASE 0x400
  262. #define KVM_REG_ARM64_SVE_FFR_BASE 0x600
  263. #define KVM_ARM64_SVE_NUM_ZREGS __SVE_NUM_ZREGS
  264. #define KVM_ARM64_SVE_NUM_PREGS __SVE_NUM_PREGS
  265. #define KVM_ARM64_SVE_MAX_SLICES 32
  266. #define KVM_REG_ARM64_SVE_ZREG(n, i) \
  267. (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_ZREG_BASE | \
  268. KVM_REG_SIZE_U2048 | \
  269. (((n) & (KVM_ARM64_SVE_NUM_ZREGS - 1)) << 5) | \
  270. ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
  271. #define KVM_REG_ARM64_SVE_PREG(n, i) \
  272. (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_PREG_BASE | \
  273. KVM_REG_SIZE_U256 | \
  274. (((n) & (KVM_ARM64_SVE_NUM_PREGS - 1)) << 5) | \
  275. ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
  276. #define KVM_REG_ARM64_SVE_FFR(i) \
  277. (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_FFR_BASE | \
  278. KVM_REG_SIZE_U256 | \
  279. ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
  280. /*
  281. * Register values for KVM_REG_ARM64_SVE_ZREG(), KVM_REG_ARM64_SVE_PREG() and
  282. * KVM_REG_ARM64_SVE_FFR() are represented in memory in an endianness-
  283. * invariant layout which differs from the layout used for the FPSIMD
  284. * V-registers on big-endian systems: see sigcontext.h for more explanation.
  285. */
  286. #define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN
  287. #define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX
  288. /* Vector lengths pseudo-register: */
  289. #define KVM_REG_ARM64_SVE_VLS (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \
  290. KVM_REG_SIZE_U512 | 0xffff)
  291. #define KVM_ARM64_SVE_VLS_WORDS \
  292. ((KVM_ARM64_SVE_VQ_MAX - KVM_ARM64_SVE_VQ_MIN) / 64 + 1)
  293. /* Bitmap feature firmware registers */
  294. #define KVM_REG_ARM_FW_FEAT_BMAP (0x0016 << KVM_REG_ARM_COPROC_SHIFT)
  295. #define KVM_REG_ARM_FW_FEAT_BMAP_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
  296. KVM_REG_ARM_FW_FEAT_BMAP | \
  297. ((r) & 0xffff))
  298. #define KVM_REG_ARM_STD_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(0)
  299. enum {
  300. KVM_REG_ARM_STD_BIT_TRNG_V1_0 = 0,
  301. };
  302. #define KVM_REG_ARM_STD_HYP_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(1)
  303. enum {
  304. KVM_REG_ARM_STD_HYP_BIT_PV_TIME = 0,
  305. };
  306. #define KVM_REG_ARM_VENDOR_HYP_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(2)
  307. enum {
  308. KVM_REG_ARM_VENDOR_HYP_BIT_FUNC_FEAT = 0,
  309. KVM_REG_ARM_VENDOR_HYP_BIT_PTP = 1,
  310. };
  311. /* Device Control API on vm fd */
  312. #define KVM_ARM_VM_SMCCC_CTRL 0
  313. #define KVM_ARM_VM_SMCCC_FILTER 0
  314. /* Device Control API: ARM VGIC */
  315. #define KVM_DEV_ARM_VGIC_GRP_ADDR 0
  316. #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
  317. #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
  318. #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
  319. #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
  320. #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
  321. #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
  322. (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
  323. #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
  324. #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
  325. #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
  326. #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
  327. #define KVM_DEV_ARM_VGIC_GRP_CTRL 4
  328. #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
  329. #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
  330. #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
  331. #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
  332. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
  333. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
  334. (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
  335. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
  336. #define VGIC_LEVEL_INFO_LINE_LEVEL 0
  337. #define KVM_DEV_ARM_VGIC_CTRL_INIT 0
  338. #define KVM_DEV_ARM_ITS_SAVE_TABLES 1
  339. #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
  340. #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
  341. #define KVM_DEV_ARM_ITS_CTRL_RESET 4
  342. /* Device Control API on vcpu fd */
  343. #define KVM_ARM_VCPU_PMU_V3_CTRL 0
  344. #define KVM_ARM_VCPU_PMU_V3_IRQ 0
  345. #define KVM_ARM_VCPU_PMU_V3_INIT 1
  346. #define KVM_ARM_VCPU_PMU_V3_FILTER 2
  347. #define KVM_ARM_VCPU_PMU_V3_SET_PMU 3
  348. #define KVM_ARM_VCPU_TIMER_CTRL 1
  349. #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
  350. #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
  351. #define KVM_ARM_VCPU_TIMER_IRQ_HVTIMER 2
  352. #define KVM_ARM_VCPU_TIMER_IRQ_HPTIMER 3
  353. #define KVM_ARM_VCPU_PVTIME_CTRL 2
  354. #define KVM_ARM_VCPU_PVTIME_IPA 0
  355. /* KVM_IRQ_LINE irq field index values */
  356. #define KVM_ARM_IRQ_VCPU2_SHIFT 28
  357. #define KVM_ARM_IRQ_VCPU2_MASK 0xf
  358. #define KVM_ARM_IRQ_TYPE_SHIFT 24
  359. #define KVM_ARM_IRQ_TYPE_MASK 0xf
  360. #define KVM_ARM_IRQ_VCPU_SHIFT 16
  361. #define KVM_ARM_IRQ_VCPU_MASK 0xff
  362. #define KVM_ARM_IRQ_NUM_SHIFT 0
  363. #define KVM_ARM_IRQ_NUM_MASK 0xffff
  364. /* irq_type field */
  365. #define KVM_ARM_IRQ_TYPE_CPU 0
  366. #define KVM_ARM_IRQ_TYPE_SPI 1
  367. #define KVM_ARM_IRQ_TYPE_PPI 2
  368. /* out-of-kernel GIC cpu interrupt injection irq_number field */
  369. #define KVM_ARM_IRQ_CPU_IRQ 0
  370. #define KVM_ARM_IRQ_CPU_FIQ 1
  371. /*
  372. * This used to hold the highest supported SPI, but it is now obsolete
  373. * and only here to provide source code level compatibility with older
  374. * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
  375. */
  376. #define KVM_ARM_IRQ_GIC_MAX 127
  377. /* One single KVM irqchip, ie. the VGIC */
  378. #define KVM_NR_IRQCHIPS 1
  379. /* PSCI interface */
  380. #define KVM_PSCI_FN_BASE 0x95c1ba5e
  381. #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
  382. #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
  383. #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
  384. #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
  385. #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
  386. #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
  387. #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
  388. #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
  389. #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
  390. /* arm64-specific kvm_run::system_event flags */
  391. /*
  392. * Reset caused by a PSCI v1.1 SYSTEM_RESET2 call.
  393. * Valid only when the system event has a type of KVM_SYSTEM_EVENT_RESET.
  394. */
  395. #define KVM_SYSTEM_EVENT_RESET_FLAG_PSCI_RESET2 (1ULL << 0)
  396. /* run->fail_entry.hardware_entry_failure_reason codes. */
  397. #define KVM_EXIT_FAIL_ENTRY_CPU_UNSUPPORTED (1ULL << 0)
  398. enum kvm_smccc_filter_action {
  399. KVM_SMCCC_FILTER_HANDLE = 0,
  400. KVM_SMCCC_FILTER_DENY,
  401. KVM_SMCCC_FILTER_FWD_TO_USER,
  402. };
  403. struct kvm_smccc_filter {
  404. __u32 base;
  405. __u32 nr_functions;
  406. __u8 action;
  407. __u8 pad[15];
  408. };
  409. /* arm64-specific KVM_EXIT_HYPERCALL flags */
  410. #define KVM_HYPERCALL_EXIT_SMC (1U << 0)
  411. #define KVM_HYPERCALL_EXIT_16BIT (1U << 1)
  412. #endif
  413. #endif /* __ARM_KVM_H__ */