X86SchedSandyBridge.td 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266
  1. //=- X86SchedSandyBridge.td - X86 Sandy Bridge Scheduling ----*- tablegen -*-=//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file defines the machine model for Sandy Bridge to support instruction
  10. // scheduling and other instruction cost heuristics.
  11. //
  12. // Note that we define some instructions here that are not supported by SNB,
  13. // but we still have to define them because SNB is the default subtarget for
  14. // X86. These instructions are tagged with a comment `Unsupported = 1`.
  15. //
  16. //===----------------------------------------------------------------------===//
  17. def SandyBridgeModel : SchedMachineModel {
  18. // All x86 instructions are modeled as a single micro-op, and SB can decode 4
  19. // instructions per cycle.
  20. // FIXME: Identify instructions that aren't a single fused micro-op.
  21. let IssueWidth = 4;
  22. let MicroOpBufferSize = 168; // Based on the reorder buffer.
  23. let LoadLatency = 5;
  24. let MispredictPenalty = 16;
  25. // Based on the LSD (loop-stream detector) queue size.
  26. let LoopMicroOpBufferSize = 28;
  27. // This flag is set to allow the scheduler to assign
  28. // a default model to unrecognized opcodes.
  29. let CompleteModel = 0;
  30. }
  31. let SchedModel = SandyBridgeModel in {
  32. // Sandy Bridge can issue micro-ops to 6 different ports in one cycle.
  33. // Ports 0, 1, and 5 handle all computation.
  34. def SBPort0 : ProcResource<1>;
  35. def SBPort1 : ProcResource<1>;
  36. def SBPort5 : ProcResource<1>;
  37. // Ports 2 and 3 are identical. They handle loads and the address half of
  38. // stores.
  39. def SBPort23 : ProcResource<2>;
  40. // Port 4 gets the data half of stores. Store data can be available later than
  41. // the store address, but since we don't model the latency of stores, we can
  42. // ignore that.
  43. def SBPort4 : ProcResource<1>;
  44. // Many micro-ops are capable of issuing on multiple ports.
  45. def SBPort01 : ProcResGroup<[SBPort0, SBPort1]>;
  46. def SBPort05 : ProcResGroup<[SBPort0, SBPort5]>;
  47. def SBPort15 : ProcResGroup<[SBPort1, SBPort5]>;
  48. def SBPort015 : ProcResGroup<[SBPort0, SBPort1, SBPort5]>;
  49. // 54 Entry Unified Scheduler
  50. def SBPortAny : ProcResGroup<[SBPort0, SBPort1, SBPort23, SBPort4, SBPort5]> {
  51. let BufferSize=54;
  52. }
  53. // Integer division issued on port 0.
  54. def SBDivider : ProcResource<1>;
  55. // FP division and sqrt on port 0.
  56. def SBFPDivider : ProcResource<1>;
  57. // Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
  58. // cycles after the memory operand.
  59. def : ReadAdvance<ReadAfterLd, 5>;
  60. // Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available
  61. // until 5/6/7 cycles after the memory operand.
  62. def : ReadAdvance<ReadAfterVecLd, 5>;
  63. def : ReadAdvance<ReadAfterVecXLd, 6>;
  64. def : ReadAdvance<ReadAfterVecYLd, 7>;
  65. def : ReadAdvance<ReadInt2Fpu, 0>;
  66. // Many SchedWrites are defined in pairs with and without a folded load.
  67. // Instructions with folded loads are usually micro-fused, so they only appear
  68. // as two micro-ops when queued in the reservation station.
  69. // This multiclass defines the resource usage for variants with and without
  70. // folded loads.
  71. multiclass SBWriteResPair<X86FoldableSchedWrite SchedRW,
  72. list<ProcResourceKind> ExePorts,
  73. int Lat, list<int> Res = [1], int UOps = 1,
  74. int LoadLat = 5> {
  75. // Register variant is using a single cycle on ExePort.
  76. def : WriteRes<SchedRW, ExePorts> {
  77. let Latency = Lat;
  78. let ResourceCycles = Res;
  79. let NumMicroOps = UOps;
  80. }
  81. // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
  82. // the latency (default = 5).
  83. def : WriteRes<SchedRW.Folded, !listconcat([SBPort23], ExePorts)> {
  84. let Latency = !add(Lat, LoadLat);
  85. let ResourceCycles = !listconcat([1], Res);
  86. let NumMicroOps = !add(UOps, 1);
  87. }
  88. }
  89. // A folded store needs a cycle on port 4 for the store data, and an extra port
  90. // 2/3 cycle to recompute the address.
  91. def : WriteRes<WriteRMW, [SBPort23,SBPort4]>;
  92. def : WriteRes<WriteStore, [SBPort23, SBPort4]>;
  93. def : WriteRes<WriteStoreNT, [SBPort23, SBPort4]>;
  94. def : WriteRes<WriteLoad, [SBPort23]> { let Latency = 5; }
  95. def : WriteRes<WriteMove, [SBPort015]>;
  96. def : WriteRes<WriteZero, []>;
  97. def : WriteRes<WriteVecMaskedGatherWriteback, []> { let Latency = 5; let NumMicroOps = 0; }
  98. // Arithmetic.
  99. defm : SBWriteResPair<WriteALU, [SBPort015], 1>;
  100. defm : SBWriteResPair<WriteADC, [SBPort05,SBPort015], 2, [1,1], 2>;
  101. defm : SBWriteResPair<WriteIMul8, [SBPort1], 3>;
  102. defm : SBWriteResPair<WriteIMul16, [SBPort1,SBPort05,SBPort015], 4, [1,1,2], 4>;
  103. defm : X86WriteRes<WriteIMul16Imm, [SBPort1,SBPort015], 4, [1,1], 2>;
  104. defm : X86WriteRes<WriteIMul16ImmLd, [SBPort1,SBPort015,SBPort23], 8, [1,1,1], 3>;
  105. defm : SBWriteResPair<WriteIMul16Reg, [SBPort1], 3>;
  106. defm : SBWriteResPair<WriteIMul32, [SBPort1,SBPort05,SBPort015], 4, [1,1,1], 3>;
  107. defm : SBWriteResPair<WriteMULX32, [SBPort1,SBPort05,SBPort015], 3, [1,1,1], 3>;
  108. defm : SBWriteResPair<WriteIMul32Imm, [SBPort1], 3>;
  109. defm : SBWriteResPair<WriteIMul32Reg, [SBPort1], 3>;
  110. defm : SBWriteResPair<WriteIMul64, [SBPort1,SBPort0], 4, [1,1], 2>;
  111. defm : SBWriteResPair<WriteMULX64, [SBPort1,SBPort0], 3, [1,1], 2>;
  112. defm : SBWriteResPair<WriteIMul64Imm, [SBPort1], 3>;
  113. defm : SBWriteResPair<WriteIMul64Reg, [SBPort1], 3>;
  114. def SBWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; }
  115. def : WriteRes<WriteIMulHLd, []> {
  116. let Latency = !add(SBWriteIMulH.Latency, SandyBridgeModel.LoadLatency);
  117. }
  118. defm : X86WriteRes<WriteXCHG, [SBPort015], 2, [3], 3>;
  119. defm : X86WriteRes<WriteBSWAP32, [SBPort1], 1, [1], 1>;
  120. defm : X86WriteRes<WriteBSWAP64, [SBPort1, SBPort05], 2, [1,1], 2>;
  121. defm : X86WriteRes<WriteCMPXCHG, [SBPort05, SBPort015], 5, [1,3], 4>;
  122. defm : X86WriteRes<WriteCMPXCHGRMW,[SBPort015, SBPort5, SBPort23, SBPort4], 8, [1, 2, 2, 1], 6>;
  123. defm : SBWriteResPair<WriteDiv8, [SBPort0, SBDivider], 25, [1, 10]>;
  124. defm : SBWriteResPair<WriteDiv16, [SBPort0, SBDivider], 25, [1, 10]>;
  125. defm : SBWriteResPair<WriteDiv32, [SBPort0, SBDivider], 25, [1, 10]>;
  126. defm : SBWriteResPair<WriteDiv64, [SBPort0, SBDivider], 25, [1, 10]>;
  127. defm : SBWriteResPair<WriteIDiv8, [SBPort0, SBDivider], 25, [1, 10]>;
  128. defm : SBWriteResPair<WriteIDiv16, [SBPort0, SBDivider], 25, [1, 10]>;
  129. defm : SBWriteResPair<WriteIDiv32, [SBPort0, SBDivider], 25, [1, 10]>;
  130. defm : SBWriteResPair<WriteIDiv64, [SBPort0, SBDivider], 25, [1, 10]>;
  131. // SHLD/SHRD.
  132. defm : X86WriteRes<WriteSHDrri, [SBPort05, SBPort015], 2, [1, 1], 2>;
  133. defm : X86WriteRes<WriteSHDrrcl,[SBPort05, SBPort015], 4, [3, 1], 4>;
  134. defm : X86WriteRes<WriteSHDmri, [SBPort4,SBPort23,SBPort05,SBPort015], 8, [1, 2, 1, 1], 5>;
  135. defm : X86WriteRes<WriteSHDmrcl,[SBPort4,SBPort23,SBPort05,SBPort015], 10, [1, 2, 3, 1], 7>;
  136. defm : SBWriteResPair<WriteShift, [SBPort05], 1>;
  137. defm : SBWriteResPair<WriteShiftCL, [SBPort05], 3, [3], 3>;
  138. defm : SBWriteResPair<WriteRotate, [SBPort05], 2, [2], 2>;
  139. defm : SBWriteResPair<WriteRotateCL, [SBPort05], 3, [3], 3>;
  140. defm : SBWriteResPair<WriteJump, [SBPort5], 1>;
  141. defm : SBWriteResPair<WriteCRC32, [SBPort1], 3, [1], 1, 5>;
  142. defm : SBWriteResPair<WriteCMOV, [SBPort05,SBPort015], 2, [1,1], 2>; // Conditional move.
  143. defm : X86WriteRes<WriteFCMOV, [SBPort5,SBPort05], 3, [2,1], 3>; // x87 conditional move.
  144. def : WriteRes<WriteSETCC, [SBPort05]>; // Setcc.
  145. def : WriteRes<WriteSETCCStore, [SBPort05,SBPort4,SBPort23]> {
  146. let Latency = 2;
  147. let NumMicroOps = 3;
  148. }
  149. defm : X86WriteRes<WriteLAHFSAHF, [SBPort05], 1, [1], 1>;
  150. defm : X86WriteRes<WriteBitTest, [SBPort05], 1, [1], 1>;
  151. defm : X86WriteRes<WriteBitTestImmLd, [SBPort05,SBPort23], 6, [1,1], 2>;
  152. //defm : X86WriteRes<WriteBitTestRegLd, [SBPort05,SBPort23], 6, [1,1], 2>;
  153. defm : X86WriteRes<WriteBitTestSet, [SBPort05], 1, [1], 1>;
  154. defm : X86WriteRes<WriteBitTestSetImmLd, [SBPort05,SBPort23], 6, [1,1], 3>;
  155. defm : X86WriteRes<WriteBitTestSetRegLd, [SBPort05,SBPort23,SBPort5,SBPort015], 8, [1,1,1,1], 5>;
  156. // This is for simple LEAs with one or two input operands.
  157. // The complex ones can only execute on port 1, and they require two cycles on
  158. // the port to read all inputs. We don't model that.
  159. def : WriteRes<WriteLEA, [SBPort01]>;
  160. // Bit counts.
  161. defm : SBWriteResPair<WriteBSF, [SBPort1], 3, [1], 1, 5>;
  162. defm : SBWriteResPair<WriteBSR, [SBPort1], 3, [1], 1, 5>;
  163. defm : SBWriteResPair<WriteLZCNT, [SBPort1], 3, [1], 1, 5>;
  164. defm : SBWriteResPair<WriteTZCNT, [SBPort1], 3, [1], 1, 5>;
  165. defm : SBWriteResPair<WritePOPCNT, [SBPort1], 3, [1], 1, 6>;
  166. // BMI1 BEXTR/BLS, BMI2 BZHI
  167. // NOTE: These don't exist on Sandy Bridge. Ports are guesses.
  168. defm : SBWriteResPair<WriteBEXTR, [SBPort05,SBPort1], 2, [1,1], 2>;
  169. defm : SBWriteResPair<WriteBLS, [SBPort015], 1>;
  170. defm : SBWriteResPair<WriteBZHI, [SBPort1], 1>;
  171. // Scalar and vector floating point.
  172. defm : X86WriteRes<WriteFLD0, [SBPort5], 1, [1], 1>;
  173. defm : X86WriteRes<WriteFLD1, [SBPort0,SBPort5], 1, [1,1], 2>;
  174. defm : X86WriteRes<WriteFLDC, [SBPort0,SBPort1], 1, [1,1], 2>;
  175. defm : X86WriteRes<WriteFLoad, [SBPort23], 5, [1], 1>;
  176. defm : X86WriteRes<WriteFLoadX, [SBPort23], 6, [1], 1>;
  177. defm : X86WriteRes<WriteFLoadY, [SBPort23], 7, [1], 1>;
  178. defm : X86WriteRes<WriteFMaskedLoad, [SBPort23,SBPort05], 8, [1,2], 3>;
  179. defm : X86WriteRes<WriteFMaskedLoadY, [SBPort23,SBPort05], 9, [1,2], 3>;
  180. defm : X86WriteRes<WriteFStore, [SBPort23,SBPort4], 1, [1,1], 1>;
  181. defm : X86WriteRes<WriteFStoreX, [SBPort23,SBPort4], 1, [1,1], 1>;
  182. defm : X86WriteRes<WriteFStoreY, [SBPort23,SBPort4], 1, [1,1], 1>;
  183. defm : X86WriteRes<WriteFStoreNT, [SBPort23,SBPort4], 1, [1,1], 1>;
  184. defm : X86WriteRes<WriteFStoreNTX, [SBPort23,SBPort4], 1, [1,1], 1>;
  185. defm : X86WriteRes<WriteFStoreNTY, [SBPort23,SBPort4], 1, [1,1], 1>;
  186. defm : X86WriteRes<WriteFMaskedStore32, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  187. defm : X86WriteRes<WriteFMaskedStore32Y, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  188. defm : X86WriteRes<WriteFMaskedStore64, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  189. defm : X86WriteRes<WriteFMaskedStore64Y, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  190. defm : X86WriteRes<WriteFMove, [SBPort5], 1, [1], 1>;
  191. defm : X86WriteRes<WriteFMoveX, [SBPort5], 1, [1], 1>;
  192. defm : X86WriteRes<WriteFMoveY, [SBPort5], 1, [1], 1>;
  193. defm : X86WriteRes<WriteFMoveZ, [SBPort5], 1, [1], 1>;
  194. defm : X86WriteRes<WriteEMMS, [SBPort015], 31, [31], 31>;
  195. defm : SBWriteResPair<WriteFAdd, [SBPort1], 3, [1], 1, 6>;
  196. defm : SBWriteResPair<WriteFAddX, [SBPort1], 3, [1], 1, 6>;
  197. defm : SBWriteResPair<WriteFAddY, [SBPort1], 3, [1], 1, 7>;
  198. defm : SBWriteResPair<WriteFAddZ, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  199. defm : SBWriteResPair<WriteFAdd64, [SBPort1], 3, [1], 1, 6>;
  200. defm : SBWriteResPair<WriteFAdd64X, [SBPort1], 3, [1], 1, 6>;
  201. defm : SBWriteResPair<WriteFAdd64Y, [SBPort1], 3, [1], 1, 7>;
  202. defm : SBWriteResPair<WriteFAdd64Z, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  203. defm : SBWriteResPair<WriteFCmp, [SBPort1], 3, [1], 1, 6>;
  204. defm : SBWriteResPair<WriteFCmpX, [SBPort1], 3, [1], 1, 6>;
  205. defm : SBWriteResPair<WriteFCmpY, [SBPort1], 3, [1], 1, 7>;
  206. defm : SBWriteResPair<WriteFCmpZ, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  207. defm : SBWriteResPair<WriteFCmp64, [SBPort1], 3, [1], 1, 6>;
  208. defm : SBWriteResPair<WriteFCmp64X, [SBPort1], 3, [1], 1, 6>;
  209. defm : SBWriteResPair<WriteFCmp64Y, [SBPort1], 3, [1], 1, 7>;
  210. defm : SBWriteResPair<WriteFCmp64Z, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  211. defm : SBWriteResPair<WriteFCom, [SBPort1], 3>;
  212. defm : SBWriteResPair<WriteFComX, [SBPort1], 3>;
  213. defm : SBWriteResPair<WriteFMul, [SBPort0], 5, [1], 1, 6>;
  214. defm : SBWriteResPair<WriteFMulX, [SBPort0], 5, [1], 1, 6>;
  215. defm : SBWriteResPair<WriteFMulY, [SBPort0], 5, [1], 1, 7>;
  216. defm : SBWriteResPair<WriteFMulZ, [SBPort0], 5, [1], 1, 7>; // Unsupported = 1
  217. defm : SBWriteResPair<WriteFMul64, [SBPort0], 5, [1], 1, 6>;
  218. defm : SBWriteResPair<WriteFMul64X, [SBPort0], 5, [1], 1, 6>;
  219. defm : SBWriteResPair<WriteFMul64Y, [SBPort0], 5, [1], 1, 7>;
  220. defm : SBWriteResPair<WriteFMul64Z, [SBPort0], 5, [1], 1, 7>; // Unsupported = 1
  221. defm : SBWriteResPair<WriteFDiv, [SBPort0,SBFPDivider], 14, [1,14], 1, 6>;
  222. defm : SBWriteResPair<WriteFDivX, [SBPort0,SBFPDivider], 14, [1,14], 1, 6>;
  223. defm : SBWriteResPair<WriteFDivY, [SBPort0,SBPort05,SBFPDivider], 29, [2,1,28], 3, 7>;
  224. defm : SBWriteResPair<WriteFDivZ, [SBPort0,SBPort05,SBFPDivider], 29, [2,1,28], 3, 7>; // Unsupported = 1
  225. defm : SBWriteResPair<WriteFDiv64, [SBPort0,SBFPDivider], 22, [1,22], 1, 6>;
  226. defm : SBWriteResPair<WriteFDiv64X, [SBPort0,SBFPDivider], 22, [1,22], 1, 6>;
  227. defm : SBWriteResPair<WriteFDiv64Y, [SBPort0,SBPort05,SBFPDivider], 45, [2,1,44], 3, 7>;
  228. defm : SBWriteResPair<WriteFDiv64Z, [SBPort0,SBPort05,SBFPDivider], 45, [2,1,44], 3, 7>; // Unsupported = 1
  229. defm : SBWriteResPair<WriteFRcp, [SBPort0], 5, [1], 1, 6>;
  230. defm : SBWriteResPair<WriteFRcpX, [SBPort0], 5, [1], 1, 6>;
  231. defm : SBWriteResPair<WriteFRcpY, [SBPort0,SBPort05], 7, [2,1], 3, 7>;
  232. defm : SBWriteResPair<WriteFRcpZ, [SBPort0,SBPort05], 7, [2,1], 3, 7>; // Unsupported = 1
  233. defm : SBWriteResPair<WriteFRsqrt, [SBPort0], 5, [1], 1, 6>;
  234. defm : SBWriteResPair<WriteFRsqrtX,[SBPort0], 5, [1], 1, 6>;
  235. defm : SBWriteResPair<WriteFRsqrtY,[SBPort0,SBPort05], 7, [2,1], 3, 7>;
  236. defm : SBWriteResPair<WriteFRsqrtZ,[SBPort0,SBPort05], 7, [2,1], 3, 7>; // Unsupported = 1
  237. defm : SBWriteResPair<WriteFSqrt, [SBPort0,SBFPDivider], 14, [1,14], 1, 6>;
  238. defm : SBWriteResPair<WriteFSqrtX, [SBPort0,SBFPDivider], 14, [1,14], 1, 6>;
  239. defm : SBWriteResPair<WriteFSqrtY, [SBPort0,SBPort05,SBFPDivider], 29, [2,1,28], 3, 7>;
  240. defm : SBWriteResPair<WriteFSqrtZ, [SBPort0,SBPort05,SBFPDivider], 29, [2,1,28], 3, 7>; // Unsupported = 1
  241. defm : SBWriteResPair<WriteFSqrt64, [SBPort0,SBFPDivider], 21, [1,21], 1, 6>;
  242. defm : SBWriteResPair<WriteFSqrt64X, [SBPort0,SBFPDivider], 21, [1,21], 1, 6>;
  243. defm : SBWriteResPair<WriteFSqrt64Y, [SBPort0,SBPort05,SBFPDivider], 45, [2,1,44], 3, 7>;
  244. defm : SBWriteResPair<WriteFSqrt64Z, [SBPort0,SBPort05,SBFPDivider], 45, [2,1,44], 3, 7>; // Unsupported = 1
  245. defm : SBWriteResPair<WriteFSqrt80, [SBPort0,SBFPDivider], 24, [1,24], 1, 6>;
  246. defm : SBWriteResPair<WriteDPPD, [SBPort0,SBPort1,SBPort5], 9, [1,1,1], 3, 6>;
  247. defm : SBWriteResPair<WriteDPPS, [SBPort0,SBPort1,SBPort5], 12, [1,2,1], 4, 6>;
  248. defm : SBWriteResPair<WriteDPPSY, [SBPort0,SBPort1,SBPort5], 12, [1,2,1], 4, 7>;
  249. defm : SBWriteResPair<WriteDPPSZ, [SBPort0,SBPort1,SBPort5], 12, [1,2,1], 4, 7>; // Unsupported = 1
  250. defm : SBWriteResPair<WriteFSign, [SBPort5], 1>;
  251. defm : SBWriteResPair<WriteFRnd, [SBPort1], 3, [1], 1, 6>;
  252. defm : SBWriteResPair<WriteFRndY, [SBPort1], 3, [1], 1, 7>;
  253. defm : SBWriteResPair<WriteFRndZ, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  254. defm : SBWriteResPair<WriteFLogic, [SBPort5], 1, [1], 1, 6>;
  255. defm : SBWriteResPair<WriteFLogicY, [SBPort5], 1, [1], 1, 7>;
  256. defm : SBWriteResPair<WriteFLogicZ, [SBPort5], 1, [1], 1, 7>; // Unsupported = 1
  257. defm : SBWriteResPair<WriteFTest, [SBPort0], 1, [1], 1, 6>;
  258. defm : SBWriteResPair<WriteFTestY, [SBPort0], 1, [1], 1, 7>;
  259. defm : SBWriteResPair<WriteFTestZ, [SBPort0], 1, [1], 1, 7>; // Unsupported = 1
  260. defm : SBWriteResPair<WriteFShuffle, [SBPort5], 1, [1], 1, 6>;
  261. defm : SBWriteResPair<WriteFShuffleY,[SBPort5], 1, [1], 1, 7>;
  262. defm : SBWriteResPair<WriteFShuffleZ,[SBPort5], 1, [1], 1, 7>; // Unsupported = 1
  263. defm : SBWriteResPair<WriteFVarShuffle, [SBPort5], 1, [1], 1, 6>;
  264. defm : SBWriteResPair<WriteFVarShuffleY,[SBPort5], 1, [1], 1, 7>;
  265. defm : SBWriteResPair<WriteFVarShuffleZ,[SBPort5], 1, [1], 1, 7>; // Unsupported = 1
  266. defm : SBWriteResPair<WriteFBlend, [SBPort05], 1, [1], 1, 6>;
  267. defm : SBWriteResPair<WriteFBlendY, [SBPort05], 1, [1], 1, 7>;
  268. defm : SBWriteResPair<WriteFBlendZ, [SBPort05], 1, [1], 1, 7>; // Unsupported = 1
  269. defm : SBWriteResPair<WriteFVarBlend, [SBPort05], 2, [2], 2, 6>;
  270. defm : SBWriteResPair<WriteFVarBlendY,[SBPort05], 2, [2], 2, 7>;
  271. defm : SBWriteResPair<WriteFVarBlendZ,[SBPort05], 2, [2], 2, 7>; // Unsupported = 1
  272. // Conversion between integer and float.
  273. defm : SBWriteResPair<WriteCvtSS2I, [SBPort0,SBPort1], 5, [1,1], 2>;
  274. defm : SBWriteResPair<WriteCvtPS2I, [SBPort1], 3, [1], 1, 6>;
  275. defm : SBWriteResPair<WriteCvtPS2IY, [SBPort1], 3, [1], 1, 7>;
  276. defm : SBWriteResPair<WriteCvtPS2IZ, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  277. defm : SBWriteResPair<WriteCvtSD2I, [SBPort0,SBPort1], 5, [1,1], 2>;
  278. defm : SBWriteResPair<WriteCvtPD2I, [SBPort1,SBPort5], 4, [1,1], 2, 6>;
  279. defm : X86WriteRes<WriteCvtPD2IY, [SBPort1,SBPort5], 4, [1,1], 2>;
  280. defm : X86WriteRes<WriteCvtPD2IZ, [SBPort1,SBPort5], 4, [1,1], 2>; // Unsupported = 1
  281. defm : X86WriteRes<WriteCvtPD2IYLd, [SBPort1,SBPort5,SBPort23], 11, [1,1,1], 3>;
  282. defm : X86WriteRes<WriteCvtPD2IZLd, [SBPort1,SBPort5,SBPort23], 11, [1,1,1], 3>; // Unsupported = 1
  283. defm : X86WriteRes<WriteCvtI2SS, [SBPort1,SBPort5], 5, [1,2], 3>;
  284. defm : X86WriteRes<WriteCvtI2SSLd, [SBPort1,SBPort5,SBPort23], 10, [1,1,1], 3>;
  285. defm : SBWriteResPair<WriteCvtI2PS, [SBPort1], 3, [1], 1, 6>;
  286. defm : SBWriteResPair<WriteCvtI2PSY, [SBPort1], 3, [1], 1, 7>;
  287. defm : SBWriteResPair<WriteCvtI2PSZ, [SBPort1], 3, [1], 1, 7>; // Unsupported = 1
  288. defm : X86WriteRes<WriteCvtI2SD, [SBPort1,SBPort5], 4, [1,1], 2>;
  289. defm : X86WriteRes<WriteCvtI2PD, [SBPort1,SBPort5], 4, [1,1], 2>;
  290. defm : X86WriteRes<WriteCvtI2PDY, [SBPort1,SBPort5], 4, [1,1], 2>;
  291. defm : X86WriteRes<WriteCvtI2PDZ, [SBPort1,SBPort5], 4, [1,1], 2>; // Unsupported = 1
  292. defm : X86WriteRes<WriteCvtI2SDLd, [SBPort1,SBPort23], 9, [1,1], 2>;
  293. defm : X86WriteRes<WriteCvtI2PDLd, [SBPort1,SBPort5,SBPort23], 10, [1,1,1], 3>;
  294. defm : X86WriteRes<WriteCvtI2PDYLd, [SBPort1,SBPort5,SBPort23], 10, [1,1,1], 3>;
  295. defm : X86WriteRes<WriteCvtI2PDZLd, [SBPort1,SBPort5,SBPort23], 10, [1,1,1], 3>; // Unsupported = 1
  296. defm : SBWriteResPair<WriteCvtSS2SD, [SBPort0], 1, [1], 1, 6>;
  297. defm : X86WriteRes<WriteCvtPS2PD, [SBPort0,SBPort5], 2, [1,1], 2>;
  298. defm : X86WriteRes<WriteCvtPS2PDY, [SBPort0,SBPort5], 2, [1,1], 2>;
  299. defm : X86WriteRes<WriteCvtPS2PDZ, [SBPort0,SBPort5], 2, [1,1], 2>; // Unsupported = 1
  300. defm : X86WriteRes<WriteCvtPS2PDLd, [SBPort0,SBPort23], 7, [1,1], 2>;
  301. defm : X86WriteRes<WriteCvtPS2PDYLd, [SBPort0,SBPort23], 7, [1,1], 2>;
  302. defm : X86WriteRes<WriteCvtPS2PDZLd, [SBPort0,SBPort23], 7, [1,1], 2>; // Unsupported = 1
  303. defm : SBWriteResPair<WriteCvtSD2SS, [SBPort1,SBPort5], 4, [1,1], 2, 6>;
  304. defm : SBWriteResPair<WriteCvtPD2PS, [SBPort1,SBPort5], 4, [1,1], 2, 6>;
  305. defm : SBWriteResPair<WriteCvtPD2PSY, [SBPort1,SBPort5], 4, [1,1], 2, 7>;
  306. defm : SBWriteResPair<WriteCvtPD2PSZ, [SBPort1,SBPort5], 4, [1,1], 2, 7>; // Unsupported = 1
  307. defm : SBWriteResPair<WriteCvtPH2PS, [SBPort1], 3>;
  308. defm : SBWriteResPair<WriteCvtPH2PSY, [SBPort1], 3>;
  309. defm : SBWriteResPair<WriteCvtPH2PSZ, [SBPort1], 3>; // Unsupported = 1
  310. defm : X86WriteRes<WriteCvtPS2PH, [SBPort1], 3, [1], 1>;
  311. defm : X86WriteRes<WriteCvtPS2PHY, [SBPort1], 3, [1], 1>;
  312. defm : X86WriteRes<WriteCvtPS2PHZ, [SBPort1], 3, [1], 1>; // Unsupported = 1
  313. defm : X86WriteRes<WriteCvtPS2PHSt, [SBPort1, SBPort23, SBPort4], 4, [1,1,1], 1>;
  314. defm : X86WriteRes<WriteCvtPS2PHYSt, [SBPort1, SBPort23, SBPort4], 4, [1,1,1], 1>;
  315. defm : X86WriteRes<WriteCvtPS2PHZSt, [SBPort1, SBPort23, SBPort4], 4, [1,1,1], 1>; // Unsupported = 1
  316. // Vector integer operations.
  317. defm : X86WriteRes<WriteVecLoad, [SBPort23], 5, [1], 1>;
  318. defm : X86WriteRes<WriteVecLoadX, [SBPort23], 6, [1], 1>;
  319. defm : X86WriteRes<WriteVecLoadY, [SBPort23], 7, [1], 1>;
  320. defm : X86WriteRes<WriteVecLoadNT, [SBPort23], 6, [1], 1>;
  321. defm : X86WriteRes<WriteVecLoadNTY, [SBPort23], 7, [1], 1>;
  322. defm : X86WriteRes<WriteVecMaskedLoad, [SBPort23,SBPort05], 8, [1,2], 3>;
  323. defm : X86WriteRes<WriteVecMaskedLoadY, [SBPort23,SBPort05], 9, [1,2], 3>;
  324. defm : X86WriteRes<WriteVecStore, [SBPort23,SBPort4], 1, [1,1], 1>;
  325. defm : X86WriteRes<WriteVecStoreX, [SBPort23,SBPort4], 1, [1,1], 1>;
  326. defm : X86WriteRes<WriteVecStoreY, [SBPort23,SBPort4], 1, [1,1], 1>;
  327. defm : X86WriteRes<WriteVecStoreNT, [SBPort23,SBPort4], 1, [1,1], 1>;
  328. defm : X86WriteRes<WriteVecStoreNTY, [SBPort23,SBPort4], 1, [1,1], 1>;
  329. defm : X86WriteRes<WriteVecMaskedStore32, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  330. defm : X86WriteRes<WriteVecMaskedStore32Y, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  331. defm : X86WriteRes<WriteVecMaskedStore64, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  332. defm : X86WriteRes<WriteVecMaskedStore64Y, [SBPort4,SBPort01,SBPort23], 5, [1,1,1], 3>;
  333. defm : X86WriteRes<WriteVecMove, [SBPort05], 1, [1], 1>;
  334. defm : X86WriteRes<WriteVecMoveX, [SBPort015], 1, [1], 1>;
  335. defm : X86WriteRes<WriteVecMoveY, [SBPort05], 1, [1], 1>;
  336. defm : X86WriteRes<WriteVecMoveZ, [SBPort05], 1, [1], 1>;
  337. defm : X86WriteRes<WriteVecMoveToGpr, [SBPort0], 2, [1], 1>;
  338. defm : X86WriteRes<WriteVecMoveFromGpr, [SBPort5], 1, [1], 1>;
  339. defm : SBWriteResPair<WriteVecLogic, [SBPort015], 1, [1], 1, 5>;
  340. defm : SBWriteResPair<WriteVecLogicX,[SBPort015], 1, [1], 1, 6>;
  341. defm : SBWriteResPair<WriteVecLogicY,[SBPort015], 1, [1], 1, 7>;
  342. defm : SBWriteResPair<WriteVecLogicZ,[SBPort015], 1, [1], 1, 7>; // Unsupported = 1
  343. defm : SBWriteResPair<WriteVecTest, [SBPort0,SBPort5], 2, [1,1], 2, 6>;
  344. defm : SBWriteResPair<WriteVecTestY, [SBPort0,SBPort5], 2, [1,1], 2, 7>;
  345. defm : SBWriteResPair<WriteVecTestZ, [SBPort0,SBPort5], 2, [1,1], 2, 7>; // Unsupported = 1
  346. defm : SBWriteResPair<WriteVecALU, [SBPort1], 3, [1], 1, 5>;
  347. defm : SBWriteResPair<WriteVecALUX, [SBPort15], 1, [1], 1, 6>;
  348. defm : SBWriteResPair<WriteVecALUY, [SBPort15], 1, [1], 1, 7>;
  349. defm : SBWriteResPair<WriteVecALUZ, [SBPort15], 1, [1], 1, 7>; // Unsupported = 1
  350. defm : SBWriteResPair<WriteVecIMul, [SBPort0], 5, [1], 1, 5>;
  351. defm : SBWriteResPair<WriteVecIMulX, [SBPort0], 5, [1], 1, 6>;
  352. defm : SBWriteResPair<WriteVecIMulY, [SBPort0], 5, [1], 1, 7>;
  353. defm : SBWriteResPair<WriteVecIMulZ, [SBPort0], 5, [1], 1, 7>; // Unsupported = 1
  354. defm : SBWriteResPair<WritePMULLD, [SBPort0], 5, [1], 1, 6>;
  355. defm : SBWriteResPair<WritePMULLDY, [SBPort0], 5, [1], 1, 7>; // TODO this is probably wrong for 256/512-bit for the "generic" model
  356. defm : SBWriteResPair<WritePMULLDZ, [SBPort0], 5, [1], 1, 7>; // Unsupported = 1
  357. defm : SBWriteResPair<WriteShuffle, [SBPort5], 1, [1], 1, 5>;
  358. defm : SBWriteResPair<WriteShuffleX, [SBPort15], 1, [1], 1, 6>;
  359. defm : SBWriteResPair<WriteShuffleY, [SBPort5], 1, [1], 1, 7>;
  360. defm : SBWriteResPair<WriteShuffleZ, [SBPort5], 1, [1], 1, 7>; // Unsupported = 1
  361. defm : SBWriteResPair<WriteVarShuffle, [SBPort15], 1, [1], 1, 5>;
  362. defm : SBWriteResPair<WriteVarShuffleX, [SBPort15], 1, [1], 1, 6>;
  363. defm : SBWriteResPair<WriteVarShuffleY, [SBPort15], 1, [1], 1, 7>;
  364. defm : SBWriteResPair<WriteVarShuffleZ, [SBPort15], 1, [1], 1, 7>; // Unsupported = 1
  365. defm : SBWriteResPair<WriteBlend, [SBPort15], 1, [1], 1, 6>;
  366. defm : SBWriteResPair<WriteBlendY, [SBPort15], 1, [1], 1, 7>;
  367. defm : SBWriteResPair<WriteBlendZ, [SBPort15], 1, [1], 1, 7>; // Unsupported = 1
  368. defm : SBWriteResPair<WriteVarBlend, [SBPort15], 2, [2], 2, 6>;
  369. defm : SBWriteResPair<WriteVarBlendY,[SBPort15], 2, [2], 2, 7>;
  370. defm : SBWriteResPair<WriteVarBlendZ,[SBPort15], 2, [2], 2, 7>; // Unsupported = 1
  371. defm : SBWriteResPair<WriteMPSAD, [SBPort0, SBPort15], 7, [1,2], 3, 6>;
  372. defm : SBWriteResPair<WriteMPSADY, [SBPort0, SBPort15], 7, [1,2], 3, 7>;
  373. defm : SBWriteResPair<WriteMPSADZ, [SBPort0, SBPort15], 7, [1,2], 3, 7>; // Unsupported = 1
  374. defm : SBWriteResPair<WritePSADBW, [SBPort0], 5, [1], 1, 5>;
  375. defm : SBWriteResPair<WritePSADBWX, [SBPort0], 5, [1], 1, 6>;
  376. defm : SBWriteResPair<WritePSADBWY, [SBPort0], 5, [1], 1, 7>;
  377. defm : SBWriteResPair<WritePSADBWZ, [SBPort0], 5, [1], 1, 7>; // Unsupported = 1
  378. defm : SBWriteResPair<WritePHMINPOS, [SBPort0], 5, [1], 1, 6>;
  379. // Vector integer shifts.
  380. defm : SBWriteResPair<WriteVecShift, [SBPort5], 1, [1], 1, 5>;
  381. defm : SBWriteResPair<WriteVecShiftX, [SBPort0,SBPort15], 2, [1,1], 2, 6>;
  382. defm : SBWriteResPair<WriteVecShiftY, [SBPort0,SBPort15], 4, [1,1], 2, 7>;
  383. defm : SBWriteResPair<WriteVecShiftZ, [SBPort0,SBPort15], 4, [1,1], 2, 7>; // Unsupported = 1
  384. defm : SBWriteResPair<WriteVecShiftImm, [SBPort5], 1, [1], 1, 5>;
  385. defm : SBWriteResPair<WriteVecShiftImmX, [SBPort0], 1, [1], 1, 6>;
  386. defm : SBWriteResPair<WriteVecShiftImmY, [SBPort0], 1, [1], 1, 7>;
  387. defm : SBWriteResPair<WriteVecShiftImmZ, [SBPort0], 1, [1], 1, 7>; // Unsupported = 1
  388. defm : SBWriteResPair<WriteVarVecShift, [SBPort0], 1, [1], 1, 6>;
  389. defm : SBWriteResPair<WriteVarVecShiftY, [SBPort0], 1, [1], 1, 7>;
  390. defm : SBWriteResPair<WriteVarVecShiftZ, [SBPort0], 1, [1], 1, 7>; // Unsupported = 1
  391. // Vector insert/extract operations.
  392. def : WriteRes<WriteVecInsert, [SBPort5,SBPort15]> {
  393. let Latency = 2;
  394. let NumMicroOps = 2;
  395. }
  396. def : WriteRes<WriteVecInsertLd, [SBPort23,SBPort15]> {
  397. let Latency = 7;
  398. let NumMicroOps = 2;
  399. }
  400. def : WriteRes<WriteVecExtract, [SBPort0,SBPort15]> {
  401. let Latency = 3;
  402. let NumMicroOps = 2;
  403. }
  404. def : WriteRes<WriteVecExtractSt, [SBPort4,SBPort23,SBPort15]> {
  405. let Latency = 5;
  406. let NumMicroOps = 3;
  407. }
  408. ////////////////////////////////////////////////////////////////////////////////
  409. // Horizontal add/sub instructions.
  410. ////////////////////////////////////////////////////////////////////////////////
  411. defm : SBWriteResPair<WriteFHAdd, [SBPort1,SBPort5], 5, [1,2], 3, 6>;
  412. defm : SBWriteResPair<WriteFHAddY, [SBPort1,SBPort5], 5, [1,2], 3, 7>;
  413. defm : SBWriteResPair<WriteFHAddZ, [SBPort1,SBPort5], 5, [1,2], 3, 7>; // Unsupported = 1
  414. defm : SBWriteResPair<WritePHAdd, [SBPort15], 3, [3], 3, 5>;
  415. defm : SBWriteResPair<WritePHAddX, [SBPort15], 3, [3], 3, 6>;
  416. defm : SBWriteResPair<WritePHAddY, [SBPort15], 3, [3], 3, 7>;
  417. defm : SBWriteResPair<WritePHAddZ, [SBPort15], 3, [3], 3, 7>; // Unsupported = 1
  418. ////////////////////////////////////////////////////////////////////////////////
  419. // String instructions.
  420. ////////////////////////////////////////////////////////////////////////////////
  421. // Packed Compare Implicit Length Strings, Return Mask
  422. def : WriteRes<WritePCmpIStrM, [SBPort0]> {
  423. let Latency = 11;
  424. let NumMicroOps = 3;
  425. let ResourceCycles = [3];
  426. }
  427. def : WriteRes<WritePCmpIStrMLd, [SBPort0, SBPort23]> {
  428. let Latency = 17;
  429. let NumMicroOps = 4;
  430. let ResourceCycles = [3,1];
  431. }
  432. // Packed Compare Explicit Length Strings, Return Mask
  433. def : WriteRes<WritePCmpEStrM, [SBPort015]> {
  434. let Latency = 11;
  435. let ResourceCycles = [8];
  436. }
  437. def : WriteRes<WritePCmpEStrMLd, [SBPort015, SBPort23]> {
  438. let Latency = 17;
  439. let ResourceCycles = [7, 1];
  440. }
  441. // Packed Compare Implicit Length Strings, Return Index
  442. def : WriteRes<WritePCmpIStrI, [SBPort0]> {
  443. let Latency = 11;
  444. let NumMicroOps = 3;
  445. let ResourceCycles = [3];
  446. }
  447. def : WriteRes<WritePCmpIStrILd, [SBPort0,SBPort23]> {
  448. let Latency = 17;
  449. let NumMicroOps = 4;
  450. let ResourceCycles = [3,1];
  451. }
  452. // Packed Compare Explicit Length Strings, Return Index
  453. def : WriteRes<WritePCmpEStrI, [SBPort015]> {
  454. let Latency = 4;
  455. let ResourceCycles = [8];
  456. }
  457. def : WriteRes<WritePCmpEStrILd, [SBPort015, SBPort23]> {
  458. let Latency = 10;
  459. let ResourceCycles = [7, 1];
  460. }
  461. // MOVMSK Instructions.
  462. def : WriteRes<WriteFMOVMSK, [SBPort0]> { let Latency = 2; }
  463. def : WriteRes<WriteVecMOVMSK, [SBPort0]> { let Latency = 2; }
  464. def : WriteRes<WriteVecMOVMSKY, [SBPort0]> { let Latency = 2; }
  465. def : WriteRes<WriteMMXMOVMSK, [SBPort0]> { let Latency = 1; }
  466. // AES Instructions.
  467. def : WriteRes<WriteAESDecEnc, [SBPort5,SBPort015]> {
  468. let Latency = 7;
  469. let NumMicroOps = 2;
  470. let ResourceCycles = [1,1];
  471. }
  472. def : WriteRes<WriteAESDecEncLd, [SBPort5,SBPort23,SBPort015]> {
  473. let Latency = 13;
  474. let NumMicroOps = 3;
  475. let ResourceCycles = [1,1,1];
  476. }
  477. def : WriteRes<WriteAESIMC, [SBPort5]> {
  478. let Latency = 12;
  479. let NumMicroOps = 2;
  480. let ResourceCycles = [2];
  481. }
  482. def : WriteRes<WriteAESIMCLd, [SBPort5,SBPort23]> {
  483. let Latency = 18;
  484. let NumMicroOps = 3;
  485. let ResourceCycles = [2,1];
  486. }
  487. def : WriteRes<WriteAESKeyGen, [SBPort015]> {
  488. let Latency = 8;
  489. let ResourceCycles = [11];
  490. }
  491. def : WriteRes<WriteAESKeyGenLd, [SBPort015, SBPort23]> {
  492. let Latency = 14;
  493. let ResourceCycles = [10, 1];
  494. }
  495. // Carry-less multiplication instructions.
  496. def : WriteRes<WriteCLMul, [SBPort015]> {
  497. let Latency = 14;
  498. let ResourceCycles = [18];
  499. }
  500. def : WriteRes<WriteCLMulLd, [SBPort015, SBPort23]> {
  501. let Latency = 20;
  502. let ResourceCycles = [17, 1];
  503. }
  504. // Load/store MXCSR.
  505. // FIXME: This is probably wrong. Only STMXCSR should require Port4.
  506. def : WriteRes<WriteLDMXCSR, [SBPort0,SBPort4,SBPort5,SBPort23]> { let Latency = 5; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; }
  507. def : WriteRes<WriteSTMXCSR, [SBPort0,SBPort4,SBPort5,SBPort23]> { let Latency = 5; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; }
  508. def : WriteRes<WriteSystem, [SBPort015]> { let Latency = 100; }
  509. def : WriteRes<WriteMicrocoded, [SBPort015]> { let Latency = 100; }
  510. def : WriteRes<WriteFence, [SBPort23, SBPort4]>;
  511. def : WriteRes<WriteNop, []>;
  512. // AVX2/FMA is not supported on that architecture, but we should define the basic
  513. // scheduling resources anyway.
  514. defm : SBWriteResPair<WriteFShuffle256, [SBPort5], 1, [1], 1, 7>;
  515. defm : SBWriteResPair<WriteFVarShuffle256, [SBPort5], 1, [1], 1, 7>;
  516. defm : SBWriteResPair<WriteShuffle256, [SBPort5], 1, [1], 1, 7>;
  517. defm : SBWriteResPair<WriteVPMOV256, [SBPort5], 1, [1], 1, 7>;
  518. defm : SBWriteResPair<WriteVarShuffle256, [SBPort5], 1, [1], 1, 7>;
  519. defm : SBWriteResPair<WriteFMA, [SBPort01], 5>;
  520. defm : SBWriteResPair<WriteFMAX, [SBPort01], 5>;
  521. defm : SBWriteResPair<WriteFMAY, [SBPort01], 5>;
  522. defm : SBWriteResPair<WriteFMAZ, [SBPort01], 5>; // Unsupported = 1
  523. // Remaining SNB instrs.
  524. def SBWriteResGroup1 : SchedWriteRes<[SBPort1]> {
  525. let Latency = 1;
  526. let NumMicroOps = 1;
  527. let ResourceCycles = [1];
  528. }
  529. def: InstRW<[SBWriteResGroup1], (instrs COMP_FST0r,
  530. COM_FST0r,
  531. UCOM_FPr,
  532. UCOM_Fr)>;
  533. def SBWriteResGroup2 : SchedWriteRes<[SBPort5]> {
  534. let Latency = 1;
  535. let NumMicroOps = 1;
  536. let ResourceCycles = [1];
  537. }
  538. def: InstRW<[SBWriteResGroup2], (instrs FDECSTP, FINCSTP, FFREE, FFREEP, FNOP,
  539. LD_Frr, ST_Frr, ST_FPrr)>;
  540. def: InstRW<[SBWriteResGroup2], (instrs LOOP, LOOPE, LOOPNE)>; // FIXME: This seems wrong compared to other Intel CPUs.
  541. def: InstRW<[SBWriteResGroup2], (instrs RET64)>;
  542. def SBWriteResGroup4 : SchedWriteRes<[SBPort05]> {
  543. let Latency = 1;
  544. let NumMicroOps = 1;
  545. let ResourceCycles = [1];
  546. }
  547. def: InstRW<[SBWriteResGroup4], (instrs CDQ, CQO)>;
  548. def SBWriteResGroup5 : SchedWriteRes<[SBPort15]> {
  549. let Latency = 1;
  550. let NumMicroOps = 1;
  551. let ResourceCycles = [1];
  552. }
  553. def: InstRW<[SBWriteResGroup5], (instrs MMX_PABSBrr,
  554. MMX_PABSDrr,
  555. MMX_PABSWrr,
  556. MMX_PADDQrr,
  557. MMX_PALIGNRrri,
  558. MMX_PSIGNBrr,
  559. MMX_PSIGNDrr,
  560. MMX_PSIGNWrr)>;
  561. def SBWriteResGroup11 : SchedWriteRes<[SBPort015]> {
  562. let Latency = 2;
  563. let NumMicroOps = 2;
  564. let ResourceCycles = [2];
  565. }
  566. def: InstRW<[SBWriteResGroup11], (instrs SCASB,
  567. SCASL,
  568. SCASQ,
  569. SCASW)>;
  570. def SBWriteResGroup12 : SchedWriteRes<[SBPort0,SBPort1]> {
  571. let Latency = 2;
  572. let NumMicroOps = 2;
  573. let ResourceCycles = [1,1];
  574. }
  575. def: InstRW<[SBWriteResGroup12], (instregex "(V?)(U?)COMI(SD|SS)rr")>;
  576. def SBWriteResGroup15 : SchedWriteRes<[SBPort0,SBPort015]> {
  577. let Latency = 2;
  578. let NumMicroOps = 2;
  579. let ResourceCycles = [1,1];
  580. }
  581. def: InstRW<[SBWriteResGroup15], (instrs CWD,
  582. FNSTSW16r)>;
  583. def SBWriteResGroup18 : SchedWriteRes<[SBPort5,SBPort015]> {
  584. let Latency = 2;
  585. let NumMicroOps = 2;
  586. let ResourceCycles = [1,1];
  587. }
  588. def: InstRW<[SBWriteResGroup18], (instrs JCXZ, JECXZ, JRCXZ,
  589. MMX_MOVDQ2Qrr)>;
  590. def SBWriteResGroup21 : SchedWriteRes<[SBPort1]> {
  591. let Latency = 3;
  592. let NumMicroOps = 1;
  593. let ResourceCycles = [1];
  594. }
  595. def: InstRW<[SBWriteResGroup21], (instrs PUSHFS64)>;
  596. def SBWriteResGroup22 : SchedWriteRes<[SBPort0,SBPort5]> {
  597. let Latency = 3;
  598. let NumMicroOps = 2;
  599. let ResourceCycles = [1,1];
  600. }
  601. def: InstRW<[SBWriteResGroup22], (instregex "(V?)EXTRACTPSrr")>;
  602. def SBWriteResGroup23 : SchedWriteRes<[SBPort05]> {
  603. let Latency = 2;
  604. let NumMicroOps = 3;
  605. let ResourceCycles = [3];
  606. }
  607. def: InstRW<[SBWriteResGroup23], (instregex "RCL(8|16|32|64)r1",
  608. "RCR(8|16|32|64)r1")>;
  609. def SBWriteResGroup25_1 : SchedWriteRes<[SBPort23,SBPort015]> {
  610. let Latency = 7;
  611. let NumMicroOps = 3;
  612. let ResourceCycles = [1,2];
  613. }
  614. def: InstRW<[SBWriteResGroup25_1], (instrs LEAVE, LEAVE64)>;
  615. def SBWriteResGroup26_2 : SchedWriteRes<[SBPort0,SBPort1,SBPort5]> {
  616. let Latency = 3;
  617. let NumMicroOps = 3;
  618. let ResourceCycles = [1,1,1];
  619. }
  620. def: InstRW<[SBWriteResGroup26_2], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>;
  621. def SBWriteResGroup29 : SchedWriteRes<[SBPort1,SBPort015]> {
  622. let Latency = 4;
  623. let NumMicroOps = 2;
  624. let ResourceCycles = [1,1];
  625. }
  626. def: InstRW<[SBWriteResGroup29], (instrs MOV64sr)>;
  627. def SBWriteResGroup29_2 : SchedWriteRes<[SBPort5,SBPort015]> {
  628. let Latency = 4;
  629. let NumMicroOps = 4;
  630. let ResourceCycles = [1,3];
  631. }
  632. def: InstRW<[SBWriteResGroup29_2], (instrs PAUSE)>;
  633. def SBWriteResGroup31 : SchedWriteRes<[SBPort23]> {
  634. let Latency = 5;
  635. let NumMicroOps = 1;
  636. let ResourceCycles = [1];
  637. }
  638. def: InstRW<[SBWriteResGroup31], (instregex "MOVSX(16|32|64)rm(8|16|32)",
  639. "MOVZX(16|32|64)rm(8|16)")>;
  640. def SBWriteResGroup76 : SchedWriteRes<[SBPort05]> {
  641. let Latency = 5;
  642. let NumMicroOps = 8;
  643. let ResourceCycles = [8];
  644. }
  645. def: InstRW<[SBWriteResGroup76], (instregex "RCL(8|16|32|64)r(i|CL)",
  646. "RCR(8|16|32|64)r(i|CL)")>;
  647. def SBWriteResGroup33 : SchedWriteRes<[SBPort4,SBPort23]> {
  648. let Latency = 5;
  649. let NumMicroOps = 2;
  650. let ResourceCycles = [1,1];
  651. }
  652. def: InstRW<[SBWriteResGroup33], (instregex "PUSH(16r|32r|64r|64i8)")>;
  653. def SBWriteResGroup35 : SchedWriteRes<[SBPort1,SBPort5]> {
  654. let Latency = 5;
  655. let NumMicroOps = 3;
  656. let ResourceCycles = [1,2];
  657. }
  658. def: InstRW<[SBWriteResGroup35], (instrs CLI)>;
  659. def SBWriteResGroup35_2 : SchedWriteRes<[SBPort1,SBPort4,SBPort23]> {
  660. let Latency = 5;
  661. let NumMicroOps = 3;
  662. let ResourceCycles = [1,1,1];
  663. }
  664. def: InstRW<[SBWriteResGroup35_2], (instrs PUSHGS64)>;
  665. def: InstRW<[SBWriteResGroup35_2], (instregex "ISTT_FP(16|32|64)m")>;
  666. def SBWriteResGroup36 : SchedWriteRes<[SBPort4,SBPort5,SBPort23]> {
  667. let Latency = 5;
  668. let NumMicroOps = 3;
  669. let ResourceCycles = [1,1,1];
  670. }
  671. def: InstRW<[SBWriteResGroup36], (instrs CALL64pcrel32)>;
  672. def: InstRW<[SBWriteResGroup36], (instregex "CALL(16|32|64)r",
  673. "(V?)EXTRACTPSmr")>;
  674. def SBWriteResGroup40 : SchedWriteRes<[SBPort4,SBPort23,SBPort015]> {
  675. let Latency = 5;
  676. let NumMicroOps = 3;
  677. let ResourceCycles = [1,1,1];
  678. }
  679. def: InstRW<[SBWriteResGroup40], (instrs STOSB, STOSL, STOSQ, STOSW)>;
  680. def SBWriteResGroup41 : SchedWriteRes<[SBPort5,SBPort015]> {
  681. let Latency = 5;
  682. let NumMicroOps = 4;
  683. let ResourceCycles = [1,3];
  684. }
  685. def: InstRW<[SBWriteResGroup41], (instrs FNINIT)>;
  686. def SBWriteResGroup45 : SchedWriteRes<[SBPort0,SBPort4,SBPort23,SBPort15]> {
  687. let Latency = 5;
  688. let NumMicroOps = 4;
  689. let ResourceCycles = [1,1,1,1];
  690. }
  691. def: InstRW<[SBWriteResGroup45], (instregex "(V?)PEXTR(D|Q)mr",
  692. "PUSHF(16|64)")>;
  693. def SBWriteResGroup46 : SchedWriteRes<[SBPort4,SBPort5,SBPort01,SBPort23]> {
  694. let Latency = 5;
  695. let NumMicroOps = 4;
  696. let ResourceCycles = [1,1,1,1];
  697. }
  698. def: InstRW<[SBWriteResGroup46], (instregex "CLFLUSH")>;
  699. def SBWriteResGroup47 : SchedWriteRes<[SBPort4,SBPort5,SBPort01,SBPort23]> {
  700. let Latency = 5;
  701. let NumMicroOps = 5;
  702. let ResourceCycles = [1,2,1,1];
  703. }
  704. def: InstRW<[SBWriteResGroup47], (instregex "FXRSTOR")>;
  705. def SBWriteResGroup48 : SchedWriteRes<[SBPort23]> {
  706. let Latency = 6;
  707. let NumMicroOps = 1;
  708. let ResourceCycles = [1];
  709. }
  710. def: InstRW<[SBWriteResGroup48], (instrs MMX_MOVD64from64rm,
  711. VBROADCASTSSrm)>;
  712. def: InstRW<[SBWriteResGroup48], (instregex "POP(16|32|64)r",
  713. "(V?)MOV64toPQIrm",
  714. "(V?)MOVDDUPrm",
  715. "(V?)MOVDI2PDIrm",
  716. "(V?)MOVQI2PQIrm",
  717. "(V?)MOVSDrm",
  718. "(V?)MOVSHDUPrm",
  719. "(V?)MOVSLDUPrm",
  720. "(V?)MOVSSrm")>;
  721. def SBWriteResGroup49 : SchedWriteRes<[SBPort5,SBPort23]> {
  722. let Latency = 6;
  723. let NumMicroOps = 2;
  724. let ResourceCycles = [1,1];
  725. }
  726. def: InstRW<[SBWriteResGroup49], (instrs MOV16sm)>;
  727. def SBWriteResGroup51 : SchedWriteRes<[SBPort23,SBPort15]> {
  728. let Latency = 6;
  729. let NumMicroOps = 2;
  730. let ResourceCycles = [1,1];
  731. }
  732. def: InstRW<[SBWriteResGroup51], (instrs MMX_PABSBrm,
  733. MMX_PABSDrm,
  734. MMX_PABSWrm,
  735. MMX_PALIGNRrmi,
  736. MMX_PSIGNBrm,
  737. MMX_PSIGNDrm,
  738. MMX_PSIGNWrm)>;
  739. def SBWriteResGroup52 : SchedWriteRes<[SBPort23,SBPort015]> {
  740. let Latency = 6;
  741. let NumMicroOps = 2;
  742. let ResourceCycles = [1,1];
  743. }
  744. def: InstRW<[SBWriteResGroup52], (instrs LODSL, LODSQ)>;
  745. def SBWriteResGroup53 : SchedWriteRes<[SBPort4,SBPort23]> {
  746. let Latency = 6;
  747. let NumMicroOps = 3;
  748. let ResourceCycles = [1,2];
  749. }
  750. def: InstRW<[SBWriteResGroup53], (instregex "ST_F(32|64)m",
  751. "ST_FP(32|64|80)m")>;
  752. def SBWriteResGroup54 : SchedWriteRes<[SBPort23]> {
  753. let Latency = 7;
  754. let NumMicroOps = 1;
  755. let ResourceCycles = [1];
  756. }
  757. def: InstRW<[SBWriteResGroup54], (instrs VBROADCASTSDYrm,
  758. VBROADCASTSSYrm,
  759. VMOVDDUPYrm,
  760. VMOVSHDUPYrm,
  761. VMOVSLDUPYrm)>;
  762. def SBWriteResGroup58 : SchedWriteRes<[SBPort23,SBPort05]> {
  763. let Latency = 7;
  764. let NumMicroOps = 2;
  765. let ResourceCycles = [1,1];
  766. }
  767. def: InstRW<[SBWriteResGroup58], (instrs VINSERTF128rm)>;
  768. def SBWriteResGroup59 : SchedWriteRes<[SBPort23,SBPort15]> {
  769. let Latency = 7;
  770. let NumMicroOps = 2;
  771. let ResourceCycles = [1,1];
  772. }
  773. def: InstRW<[SBWriteResGroup59], (instrs MMX_PADDQrm)>;
  774. def SBWriteResGroup62 : SchedWriteRes<[SBPort5,SBPort23]> {
  775. let Latency = 7;
  776. let NumMicroOps = 3;
  777. let ResourceCycles = [2,1];
  778. }
  779. def: InstRW<[SBWriteResGroup62], (instrs VERRm, VERWm)>;
  780. def SBWriteResGroup63 : SchedWriteRes<[SBPort23,SBPort015]> {
  781. let Latency = 7;
  782. let NumMicroOps = 3;
  783. let ResourceCycles = [1,2];
  784. }
  785. def: InstRW<[SBWriteResGroup63], (instrs LODSB, LODSW)>;
  786. def SBWriteResGroup64 : SchedWriteRes<[SBPort5,SBPort01,SBPort23]> {
  787. let Latency = 7;
  788. let NumMicroOps = 3;
  789. let ResourceCycles = [1,1,1];
  790. }
  791. def: InstRW<[SBWriteResGroup64], (instrs FARJMP64m)>;
  792. def SBWriteResGroup66 : SchedWriteRes<[SBPort0,SBPort4,SBPort23]> {
  793. let Latency = 7;
  794. let NumMicroOps = 4;
  795. let ResourceCycles = [1,1,2];
  796. }
  797. def: InstRW<[SBWriteResGroup66], (instrs FNSTSWm)>;
  798. def SBWriteResGroup67 : SchedWriteRes<[SBPort1,SBPort5,SBPort015]> {
  799. let Latency = 7;
  800. let NumMicroOps = 4;
  801. let ResourceCycles = [1,2,1];
  802. }
  803. def: InstRW<[SBWriteResGroup67], (instregex "SLDT(16|32|64)r",
  804. "STR(16|32|64)r")>;
  805. def SBWriteResGroup68 : SchedWriteRes<[SBPort4,SBPort5,SBPort23]> {
  806. let Latency = 7;
  807. let NumMicroOps = 4;
  808. let ResourceCycles = [1,1,2];
  809. }
  810. def: InstRW<[SBWriteResGroup68], (instrs FNSTCW16m)>;
  811. def: InstRW<[SBWriteResGroup68], (instregex "CALL(16|32|64)m")>;
  812. def SBWriteResGroup69 : SchedWriteRes<[SBPort4,SBPort23,SBPort05]> {
  813. let Latency = 7;
  814. let NumMicroOps = 4;
  815. let ResourceCycles = [1,2,1];
  816. }
  817. def: InstRW<[SBWriteResGroup69], (instregex "SAR(8|16|32|64)m(1|i)",
  818. "SHL(8|16|32|64)m(1|i)",
  819. "SHR(8|16|32|64)m(1|i)")>;
  820. def SBWriteResGroup77 : SchedWriteRes<[SBPort0,SBPort1,SBPort23]> {
  821. let Latency = 8;
  822. let NumMicroOps = 3;
  823. let ResourceCycles = [1,1,1];
  824. }
  825. def: InstRW<[SBWriteResGroup77], (instregex "(V?)(U?)COMI(SD|SS)rm")>;
  826. def SBWriteResGroup81 : SchedWriteRes<[SBPort4, SBPort23, SBPort015]> {
  827. let Latency = 6;
  828. let NumMicroOps = 3;
  829. let ResourceCycles = [1, 2, 1];
  830. }
  831. def: InstRW<[SBWriteResGroup81], (instregex "CMPXCHG(8|16)B")>;
  832. def SBWriteResGroup83 : SchedWriteRes<[SBPort23,SBPort015]> {
  833. let Latency = 8;
  834. let NumMicroOps = 5;
  835. let ResourceCycles = [2,3];
  836. }
  837. def: InstRW<[SBWriteResGroup83], (instrs CMPSB,
  838. CMPSL,
  839. CMPSQ,
  840. CMPSW)>;
  841. def SBWriteResGroup84 : SchedWriteRes<[SBPort4,SBPort5,SBPort23]> {
  842. let Latency = 8;
  843. let NumMicroOps = 5;
  844. let ResourceCycles = [1,2,2];
  845. }
  846. def: InstRW<[SBWriteResGroup84], (instrs FLDCW16m)>;
  847. def SBWriteResGroup85 : SchedWriteRes<[SBPort4,SBPort23,SBPort05]> {
  848. let Latency = 8;
  849. let NumMicroOps = 5;
  850. let ResourceCycles = [1,2,2];
  851. }
  852. def: InstRW<[SBWriteResGroup85], (instregex "ROL(8|16|32|64)m(1|i)",
  853. "ROR(8|16|32|64)m(1|i)")>;
  854. def SBWriteResGroup86 : SchedWriteRes<[SBPort4,SBPort23,SBPort015]> {
  855. let Latency = 8;
  856. let NumMicroOps = 5;
  857. let ResourceCycles = [1,2,2];
  858. }
  859. def: InstRW<[SBWriteResGroup86], (instrs MOVSB, MOVSL, MOVSQ, MOVSW)>;
  860. def: InstRW<[SBWriteResGroup86], (instregex "XADD(8|16|32|64)rm")>;
  861. def SBWriteResGroup87 : SchedWriteRes<[SBPort4,SBPort5,SBPort01,SBPort23]> {
  862. let Latency = 8;
  863. let NumMicroOps = 5;
  864. let ResourceCycles = [1,1,1,2];
  865. }
  866. def: InstRW<[SBWriteResGroup87], (instrs FARCALL64m)>;
  867. def SBWriteResGroup93 : SchedWriteRes<[SBPort0,SBPort1,SBPort23]> {
  868. let Latency = 9;
  869. let NumMicroOps = 3;
  870. let ResourceCycles = [1,1,1];
  871. }
  872. def: InstRW<[SBWriteResGroup93], (instregex "CVT(T?)(SD|SS)2SI(64)?rm")>;
  873. def SBWriteResGroup95 : SchedWriteRes<[SBPort5,SBPort01,SBPort23]> {
  874. let Latency = 9;
  875. let NumMicroOps = 3;
  876. let ResourceCycles = [1,1,1];
  877. }
  878. def: InstRW<[SBWriteResGroup95], (instregex "LD_F(32|64|80)m")>;
  879. def SBWriteResGroup97 : SchedWriteRes<[SBPort1,SBPort4,SBPort23]> {
  880. let Latency = 9;
  881. let NumMicroOps = 4;
  882. let ResourceCycles = [1,1,2];
  883. }
  884. def: InstRW<[SBWriteResGroup97], (instregex "IST_F(16|32)m",
  885. "IST_FP(16|32|64)m")>;
  886. def SBWriteResGroup97_2 : SchedWriteRes<[SBPort4,SBPort23,SBPort05]> {
  887. let Latency = 9;
  888. let NumMicroOps = 6;
  889. let ResourceCycles = [1,2,3];
  890. }
  891. def: InstRW<[SBWriteResGroup97_2], (instregex "ROL(8|16|32|64)mCL",
  892. "ROR(8|16|32|64)mCL",
  893. "SAR(8|16|32|64)mCL",
  894. "SHL(8|16|32|64)mCL",
  895. "SHR(8|16|32|64)mCL")>;
  896. def SBWriteResGroup98 : SchedWriteRes<[SBPort4,SBPort23,SBPort015]> {
  897. let Latency = 9;
  898. let NumMicroOps = 6;
  899. let ResourceCycles = [1,2,3];
  900. }
  901. def: SchedAlias<WriteADCRMW, SBWriteResGroup98>;
  902. def SBWriteResGroup99 : SchedWriteRes<[SBPort4,SBPort23,SBPort05,SBPort015]> {
  903. let Latency = 9;
  904. let NumMicroOps = 6;
  905. let ResourceCycles = [1,2,2,1];
  906. }
  907. def: InstRW<[SBWriteResGroup99, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
  908. SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
  909. def SBWriteResGroup100 : SchedWriteRes<[SBPort4,SBPort5,SBPort23,SBPort05,SBPort015]> {
  910. let Latency = 9;
  911. let NumMicroOps = 6;
  912. let ResourceCycles = [1,1,2,1,1];
  913. }
  914. def : SchedAlias<WriteBitTestRegLd, SBWriteResGroup100>; // TODO - this is incorrect - no RMW
  915. def SBWriteResGroup101 : SchedWriteRes<[SBPort1,SBPort23]> {
  916. let Latency = 10;
  917. let NumMicroOps = 2;
  918. let ResourceCycles = [1,1];
  919. }
  920. def: InstRW<[SBWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
  921. "ILD_F(16|32|64)m")>;
  922. def SBWriteResGroup104 : SchedWriteRes<[SBPort0,SBPort23]> {
  923. let Latency = 11;
  924. let NumMicroOps = 2;
  925. let ResourceCycles = [1,1];
  926. }
  927. def: InstRW<[SBWriteResGroup104], (instregex "(V?)PCMPGTQrm")>;
  928. def SBWriteResGroup106 : SchedWriteRes<[SBPort1,SBPort23]> {
  929. let Latency = 11;
  930. let NumMicroOps = 3;
  931. let ResourceCycles = [2,1];
  932. }
  933. def: InstRW<[SBWriteResGroup106], (instregex "FICOM(P?)(16|32)m")>;
  934. def SBWriteResGroup108 : SchedWriteRes<[SBPort05,SBPort23]> {
  935. let Latency = 11;
  936. let NumMicroOps = 11;
  937. let ResourceCycles = [7,4];
  938. }
  939. def: InstRW<[SBWriteResGroup108], (instregex "RCL(8|16|32|64)m",
  940. "RCR(8|16|32|64)m")>;
  941. def SBWriteResGroup111 : SchedWriteRes<[SBPort0,SBPort23]> {
  942. let Latency = 12;
  943. let NumMicroOps = 2;
  944. let ResourceCycles = [1,1];
  945. }
  946. def: InstRW<[SBWriteResGroup111], (instregex "MUL_F(32|64)m")>;
  947. def SBWriteResGroup114 : SchedWriteRes<[SBPort1,SBPort23]> {
  948. let Latency = 13;
  949. let NumMicroOps = 3;
  950. let ResourceCycles = [2,1];
  951. }
  952. def: InstRW<[SBWriteResGroup114], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
  953. def SBWriteResGroup119 : SchedWriteRes<[SBPort0,SBPort1,SBPort23]> {
  954. let Latency = 15;
  955. let NumMicroOps = 3;
  956. let ResourceCycles = [1,1,1];
  957. }
  958. def: InstRW<[SBWriteResGroup119], (instregex "MUL_FI(16|32)m")>;
  959. def SBWriteResGroup130 : SchedWriteRes<[SBPort0,SBPort23]> {
  960. let Latency = 31;
  961. let NumMicroOps = 2;
  962. let ResourceCycles = [1,1];
  963. }
  964. def: InstRW<[SBWriteResGroup130], (instregex "DIV(R?)_F(32|64)m")>;
  965. def SBWriteResGroup131 : SchedWriteRes<[SBPort0,SBPort1,SBPort23]> {
  966. let Latency = 34;
  967. let NumMicroOps = 3;
  968. let ResourceCycles = [1,1,1];
  969. }
  970. def: InstRW<[SBWriteResGroup131], (instregex "DIV(R?)_FI(16|32)m")>;
  971. def SBWriteResGroupVzeroall : SchedWriteRes<[SBPort5]> {
  972. let Latency = 9;
  973. let NumMicroOps = 20;
  974. let ResourceCycles = [2];
  975. }
  976. def: InstRW<[SBWriteResGroupVzeroall], (instrs VZEROALL)>;
  977. def SBWriteResGroupVzeroupper : SchedWriteRes<[]> {
  978. let Latency = 1;
  979. let NumMicroOps = 4;
  980. let ResourceCycles = [];
  981. }
  982. def: InstRW<[SBWriteResGroupVzeroupper], (instrs VZEROUPPER)>;
  983. def: InstRW<[WriteZero], (instrs CLC)>;
  984. // Instruction variants handled by the renamer. These might not need execution
  985. // ports in certain conditions.
  986. // See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs",
  987. // section "Sandy Bridge and Ivy Bridge Pipeline" > "Register allocation and
  988. // renaming".
  989. // These can be investigated with llvm-exegesis, e.g.
  990. // echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
  991. // echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
  992. def SBWriteZeroLatency : SchedWriteRes<[]> {
  993. let Latency = 0;
  994. }
  995. def SBWriteZeroIdiom : SchedWriteVariant<[
  996. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  997. SchedVar<NoSchedPred, [WriteALU]>
  998. ]>;
  999. def : InstRW<[SBWriteZeroIdiom], (instrs SUB32rr, SUB64rr,
  1000. XOR32rr, XOR64rr)>;
  1001. def SBWriteFZeroIdiom : SchedWriteVariant<[
  1002. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  1003. SchedVar<NoSchedPred, [WriteFLogic]>
  1004. ]>;
  1005. def : InstRW<[SBWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr,
  1006. VXORPDrr)>;
  1007. def SBWriteFZeroIdiomY : SchedWriteVariant<[
  1008. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  1009. SchedVar<NoSchedPred, [WriteFLogicY]>
  1010. ]>;
  1011. def : InstRW<[SBWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>;
  1012. def SBWriteVZeroIdiomLogicX : SchedWriteVariant<[
  1013. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  1014. SchedVar<NoSchedPred, [WriteVecLogicX]>
  1015. ]>;
  1016. def : InstRW<[SBWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>;
  1017. def SBWriteVZeroIdiomALUX : SchedWriteVariant<[
  1018. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  1019. SchedVar<NoSchedPred, [WriteVecALUX]>
  1020. ]>;
  1021. def : InstRW<[SBWriteVZeroIdiomALUX], (instrs PSUBBrr, VPSUBBrr,
  1022. PSUBDrr, VPSUBDrr,
  1023. PSUBQrr, VPSUBQrr,
  1024. PSUBWrr, VPSUBWrr,
  1025. PCMPGTBrr, VPCMPGTBrr,
  1026. PCMPGTDrr, VPCMPGTDrr,
  1027. PCMPGTWrr, VPCMPGTWrr)>;
  1028. def SBWritePCMPGTQ : SchedWriteRes<[SBPort0]> {
  1029. let Latency = 5;
  1030. let NumMicroOps = 1;
  1031. let ResourceCycles = [1];
  1032. }
  1033. def SBWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[
  1034. SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SBWriteZeroLatency]>,
  1035. SchedVar<NoSchedPred, [SBWritePCMPGTQ]>
  1036. ]>;
  1037. def : InstRW<[SBWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr)>;
  1038. // CMOVs that use both Z and C flag require an extra uop.
  1039. def SBWriteCMOVA_CMOVBErr : SchedWriteRes<[SBPort05,SBPort015]> {
  1040. let Latency = 3;
  1041. let ResourceCycles = [2,1];
  1042. let NumMicroOps = 3;
  1043. }
  1044. def SBWriteCMOVA_CMOVBErm : SchedWriteRes<[SBPort23,SBPort05,SBPort015]> {
  1045. let Latency = 8;
  1046. let ResourceCycles = [1,2,1];
  1047. let NumMicroOps = 4;
  1048. }
  1049. def SBCMOVA_CMOVBErr : SchedWriteVariant<[
  1050. SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [SBWriteCMOVA_CMOVBErr]>,
  1051. SchedVar<NoSchedPred, [WriteCMOV]>
  1052. ]>;
  1053. def SBCMOVA_CMOVBErm : SchedWriteVariant<[
  1054. SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [SBWriteCMOVA_CMOVBErm]>,
  1055. SchedVar<NoSchedPred, [WriteCMOV.Folded]>
  1056. ]>;
  1057. def : InstRW<[SBCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>;
  1058. def : InstRW<[SBCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>;
  1059. // SETCCs that use both Z and C flag require an extra uop.
  1060. def SBWriteSETA_SETBEr : SchedWriteRes<[SBPort05]> {
  1061. let Latency = 2;
  1062. let ResourceCycles = [2];
  1063. let NumMicroOps = 2;
  1064. }
  1065. def SBWriteSETA_SETBEm : SchedWriteRes<[SBPort4,SBPort23,SBPort05]> {
  1066. let Latency = 3;
  1067. let ResourceCycles = [1,1,2];
  1068. let NumMicroOps = 4;
  1069. }
  1070. def SBSETA_SETBErr : SchedWriteVariant<[
  1071. SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [SBWriteSETA_SETBEr]>,
  1072. SchedVar<NoSchedPred, [WriteSETCC]>
  1073. ]>;
  1074. def SBSETA_SETBErm : SchedWriteVariant<[
  1075. SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [SBWriteSETA_SETBEm]>,
  1076. SchedVar<NoSchedPred, [WriteSETCCStore]>
  1077. ]>;
  1078. def : InstRW<[SBSETA_SETBErr], (instrs SETCCr)>;
  1079. def : InstRW<[SBSETA_SETBErm], (instrs SETCCm)>;
  1080. ///////////////////////////////////////////////////////////////////////////////
  1081. // Dependency breaking instructions.
  1082. ///////////////////////////////////////////////////////////////////////////////
  1083. def : IsZeroIdiomFunction<[
  1084. // GPR Zero-idioms.
  1085. DepBreakingClass<[ SUB32rr, SUB64rr, XOR32rr, XOR64rr ], ZeroIdiomPredicate>,
  1086. // SSE Zero-idioms.
  1087. DepBreakingClass<[
  1088. // fp variants.
  1089. XORPSrr, XORPDrr,
  1090. // int variants.
  1091. PXORrr,
  1092. PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr,
  1093. PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr
  1094. ], ZeroIdiomPredicate>,
  1095. // AVX Zero-idioms.
  1096. DepBreakingClass<[
  1097. // xmm fp variants.
  1098. VXORPSrr, VXORPDrr,
  1099. // xmm int variants.
  1100. VPXORrr,
  1101. VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr,
  1102. VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr,
  1103. ], ZeroIdiomPredicate>,
  1104. ]>;
  1105. } // SchedModel