X86InstPrinterCommon.cpp 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. //===--- X86InstPrinterCommon.cpp - X86 assembly instruction printing -----===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file includes common code for rendering MCInst instances as Intel-style
  10. // and Intel-style assembly.
  11. //
  12. //===----------------------------------------------------------------------===//
  13. #include "X86InstPrinterCommon.h"
  14. #include "X86BaseInfo.h"
  15. #include "llvm/MC/MCAsmInfo.h"
  16. #include "llvm/MC/MCExpr.h"
  17. #include "llvm/MC/MCInst.h"
  18. #include "llvm/MC/MCInstrDesc.h"
  19. #include "llvm/MC/MCInstrInfo.h"
  20. #include "llvm/Support/raw_ostream.h"
  21. #include "llvm/Support/Casting.h"
  22. #include <cstdint>
  23. #include <cassert>
  24. using namespace llvm;
  25. void X86InstPrinterCommon::printCondCode(const MCInst *MI, unsigned Op,
  26. raw_ostream &O) {
  27. int64_t Imm = MI->getOperand(Op).getImm();
  28. switch (Imm) {
  29. default: llvm_unreachable("Invalid condcode argument!");
  30. case 0: O << "o"; break;
  31. case 1: O << "no"; break;
  32. case 2: O << "b"; break;
  33. case 3: O << "ae"; break;
  34. case 4: O << "e"; break;
  35. case 5: O << "ne"; break;
  36. case 6: O << "be"; break;
  37. case 7: O << "a"; break;
  38. case 8: O << "s"; break;
  39. case 9: O << "ns"; break;
  40. case 0xa: O << "p"; break;
  41. case 0xb: O << "np"; break;
  42. case 0xc: O << "l"; break;
  43. case 0xd: O << "ge"; break;
  44. case 0xe: O << "le"; break;
  45. case 0xf: O << "g"; break;
  46. }
  47. }
  48. void X86InstPrinterCommon::printSSEAVXCC(const MCInst *MI, unsigned Op,
  49. raw_ostream &O) {
  50. int64_t Imm = MI->getOperand(Op).getImm();
  51. switch (Imm) {
  52. default: llvm_unreachable("Invalid ssecc/avxcc argument!");
  53. case 0: O << "eq"; break;
  54. case 1: O << "lt"; break;
  55. case 2: O << "le"; break;
  56. case 3: O << "unord"; break;
  57. case 4: O << "neq"; break;
  58. case 5: O << "nlt"; break;
  59. case 6: O << "nle"; break;
  60. case 7: O << "ord"; break;
  61. case 8: O << "eq_uq"; break;
  62. case 9: O << "nge"; break;
  63. case 0xa: O << "ngt"; break;
  64. case 0xb: O << "false"; break;
  65. case 0xc: O << "neq_oq"; break;
  66. case 0xd: O << "ge"; break;
  67. case 0xe: O << "gt"; break;
  68. case 0xf: O << "true"; break;
  69. case 0x10: O << "eq_os"; break;
  70. case 0x11: O << "lt_oq"; break;
  71. case 0x12: O << "le_oq"; break;
  72. case 0x13: O << "unord_s"; break;
  73. case 0x14: O << "neq_us"; break;
  74. case 0x15: O << "nlt_uq"; break;
  75. case 0x16: O << "nle_uq"; break;
  76. case 0x17: O << "ord_s"; break;
  77. case 0x18: O << "eq_us"; break;
  78. case 0x19: O << "nge_uq"; break;
  79. case 0x1a: O << "ngt_uq"; break;
  80. case 0x1b: O << "false_os"; break;
  81. case 0x1c: O << "neq_os"; break;
  82. case 0x1d: O << "ge_oq"; break;
  83. case 0x1e: O << "gt_oq"; break;
  84. case 0x1f: O << "true_us"; break;
  85. }
  86. }
  87. void X86InstPrinterCommon::printVPCOMMnemonic(const MCInst *MI,
  88. raw_ostream &OS) {
  89. OS << "vpcom";
  90. int64_t Imm = MI->getOperand(MI->getNumOperands() - 1).getImm();
  91. switch (Imm) {
  92. default: llvm_unreachable("Invalid vpcom argument!");
  93. case 0: OS << "lt"; break;
  94. case 1: OS << "le"; break;
  95. case 2: OS << "gt"; break;
  96. case 3: OS << "ge"; break;
  97. case 4: OS << "eq"; break;
  98. case 5: OS << "neq"; break;
  99. case 6: OS << "false"; break;
  100. case 7: OS << "true"; break;
  101. }
  102. switch (MI->getOpcode()) {
  103. default: llvm_unreachable("Unexpected opcode!");
  104. case X86::VPCOMBmi: case X86::VPCOMBri: OS << "b\t"; break;
  105. case X86::VPCOMDmi: case X86::VPCOMDri: OS << "d\t"; break;
  106. case X86::VPCOMQmi: case X86::VPCOMQri: OS << "q\t"; break;
  107. case X86::VPCOMUBmi: case X86::VPCOMUBri: OS << "ub\t"; break;
  108. case X86::VPCOMUDmi: case X86::VPCOMUDri: OS << "ud\t"; break;
  109. case X86::VPCOMUQmi: case X86::VPCOMUQri: OS << "uq\t"; break;
  110. case X86::VPCOMUWmi: case X86::VPCOMUWri: OS << "uw\t"; break;
  111. case X86::VPCOMWmi: case X86::VPCOMWri: OS << "w\t"; break;
  112. }
  113. }
  114. void X86InstPrinterCommon::printVPCMPMnemonic(const MCInst *MI,
  115. raw_ostream &OS) {
  116. OS << "vpcmp";
  117. printSSEAVXCC(MI, MI->getNumOperands() - 1, OS);
  118. switch (MI->getOpcode()) {
  119. default: llvm_unreachable("Unexpected opcode!");
  120. case X86::VPCMPBZ128rmi: case X86::VPCMPBZ128rri:
  121. case X86::VPCMPBZ256rmi: case X86::VPCMPBZ256rri:
  122. case X86::VPCMPBZrmi: case X86::VPCMPBZrri:
  123. case X86::VPCMPBZ128rmik: case X86::VPCMPBZ128rrik:
  124. case X86::VPCMPBZ256rmik: case X86::VPCMPBZ256rrik:
  125. case X86::VPCMPBZrmik: case X86::VPCMPBZrrik:
  126. OS << "b\t";
  127. break;
  128. case X86::VPCMPDZ128rmi: case X86::VPCMPDZ128rri:
  129. case X86::VPCMPDZ256rmi: case X86::VPCMPDZ256rri:
  130. case X86::VPCMPDZrmi: case X86::VPCMPDZrri:
  131. case X86::VPCMPDZ128rmik: case X86::VPCMPDZ128rrik:
  132. case X86::VPCMPDZ256rmik: case X86::VPCMPDZ256rrik:
  133. case X86::VPCMPDZrmik: case X86::VPCMPDZrrik:
  134. case X86::VPCMPDZ128rmib: case X86::VPCMPDZ128rmibk:
  135. case X86::VPCMPDZ256rmib: case X86::VPCMPDZ256rmibk:
  136. case X86::VPCMPDZrmib: case X86::VPCMPDZrmibk:
  137. OS << "d\t";
  138. break;
  139. case X86::VPCMPQZ128rmi: case X86::VPCMPQZ128rri:
  140. case X86::VPCMPQZ256rmi: case X86::VPCMPQZ256rri:
  141. case X86::VPCMPQZrmi: case X86::VPCMPQZrri:
  142. case X86::VPCMPQZ128rmik: case X86::VPCMPQZ128rrik:
  143. case X86::VPCMPQZ256rmik: case X86::VPCMPQZ256rrik:
  144. case X86::VPCMPQZrmik: case X86::VPCMPQZrrik:
  145. case X86::VPCMPQZ128rmib: case X86::VPCMPQZ128rmibk:
  146. case X86::VPCMPQZ256rmib: case X86::VPCMPQZ256rmibk:
  147. case X86::VPCMPQZrmib: case X86::VPCMPQZrmibk:
  148. OS << "q\t";
  149. break;
  150. case X86::VPCMPUBZ128rmi: case X86::VPCMPUBZ128rri:
  151. case X86::VPCMPUBZ256rmi: case X86::VPCMPUBZ256rri:
  152. case X86::VPCMPUBZrmi: case X86::VPCMPUBZrri:
  153. case X86::VPCMPUBZ128rmik: case X86::VPCMPUBZ128rrik:
  154. case X86::VPCMPUBZ256rmik: case X86::VPCMPUBZ256rrik:
  155. case X86::VPCMPUBZrmik: case X86::VPCMPUBZrrik:
  156. OS << "ub\t";
  157. break;
  158. case X86::VPCMPUDZ128rmi: case X86::VPCMPUDZ128rri:
  159. case X86::VPCMPUDZ256rmi: case X86::VPCMPUDZ256rri:
  160. case X86::VPCMPUDZrmi: case X86::VPCMPUDZrri:
  161. case X86::VPCMPUDZ128rmik: case X86::VPCMPUDZ128rrik:
  162. case X86::VPCMPUDZ256rmik: case X86::VPCMPUDZ256rrik:
  163. case X86::VPCMPUDZrmik: case X86::VPCMPUDZrrik:
  164. case X86::VPCMPUDZ128rmib: case X86::VPCMPUDZ128rmibk:
  165. case X86::VPCMPUDZ256rmib: case X86::VPCMPUDZ256rmibk:
  166. case X86::VPCMPUDZrmib: case X86::VPCMPUDZrmibk:
  167. OS << "ud\t";
  168. break;
  169. case X86::VPCMPUQZ128rmi: case X86::VPCMPUQZ128rri:
  170. case X86::VPCMPUQZ256rmi: case X86::VPCMPUQZ256rri:
  171. case X86::VPCMPUQZrmi: case X86::VPCMPUQZrri:
  172. case X86::VPCMPUQZ128rmik: case X86::VPCMPUQZ128rrik:
  173. case X86::VPCMPUQZ256rmik: case X86::VPCMPUQZ256rrik:
  174. case X86::VPCMPUQZrmik: case X86::VPCMPUQZrrik:
  175. case X86::VPCMPUQZ128rmib: case X86::VPCMPUQZ128rmibk:
  176. case X86::VPCMPUQZ256rmib: case X86::VPCMPUQZ256rmibk:
  177. case X86::VPCMPUQZrmib: case X86::VPCMPUQZrmibk:
  178. OS << "uq\t";
  179. break;
  180. case X86::VPCMPUWZ128rmi: case X86::VPCMPUWZ128rri:
  181. case X86::VPCMPUWZ256rri: case X86::VPCMPUWZ256rmi:
  182. case X86::VPCMPUWZrmi: case X86::VPCMPUWZrri:
  183. case X86::VPCMPUWZ128rmik: case X86::VPCMPUWZ128rrik:
  184. case X86::VPCMPUWZ256rrik: case X86::VPCMPUWZ256rmik:
  185. case X86::VPCMPUWZrmik: case X86::VPCMPUWZrrik:
  186. OS << "uw\t";
  187. break;
  188. case X86::VPCMPWZ128rmi: case X86::VPCMPWZ128rri:
  189. case X86::VPCMPWZ256rmi: case X86::VPCMPWZ256rri:
  190. case X86::VPCMPWZrmi: case X86::VPCMPWZrri:
  191. case X86::VPCMPWZ128rmik: case X86::VPCMPWZ128rrik:
  192. case X86::VPCMPWZ256rmik: case X86::VPCMPWZ256rrik:
  193. case X86::VPCMPWZrmik: case X86::VPCMPWZrrik:
  194. OS << "w\t";
  195. break;
  196. }
  197. }
  198. void X86InstPrinterCommon::printCMPMnemonic(const MCInst *MI, bool IsVCmp,
  199. raw_ostream &OS) {
  200. OS << (IsVCmp ? "vcmp" : "cmp");
  201. printSSEAVXCC(MI, MI->getNumOperands() - 1, OS);
  202. switch (MI->getOpcode()) {
  203. default: llvm_unreachable("Unexpected opcode!");
  204. case X86::CMPPDrmi: case X86::CMPPDrri:
  205. case X86::VCMPPDrmi: case X86::VCMPPDrri:
  206. case X86::VCMPPDYrmi: case X86::VCMPPDYrri:
  207. case X86::VCMPPDZ128rmi: case X86::VCMPPDZ128rri:
  208. case X86::VCMPPDZ256rmi: case X86::VCMPPDZ256rri:
  209. case X86::VCMPPDZrmi: case X86::VCMPPDZrri:
  210. case X86::VCMPPDZ128rmik: case X86::VCMPPDZ128rrik:
  211. case X86::VCMPPDZ256rmik: case X86::VCMPPDZ256rrik:
  212. case X86::VCMPPDZrmik: case X86::VCMPPDZrrik:
  213. case X86::VCMPPDZ128rmbi: case X86::VCMPPDZ128rmbik:
  214. case X86::VCMPPDZ256rmbi: case X86::VCMPPDZ256rmbik:
  215. case X86::VCMPPDZrmbi: case X86::VCMPPDZrmbik:
  216. case X86::VCMPPDZrrib: case X86::VCMPPDZrribk:
  217. OS << "pd\t";
  218. break;
  219. case X86::CMPPSrmi: case X86::CMPPSrri:
  220. case X86::VCMPPSrmi: case X86::VCMPPSrri:
  221. case X86::VCMPPSYrmi: case X86::VCMPPSYrri:
  222. case X86::VCMPPSZ128rmi: case X86::VCMPPSZ128rri:
  223. case X86::VCMPPSZ256rmi: case X86::VCMPPSZ256rri:
  224. case X86::VCMPPSZrmi: case X86::VCMPPSZrri:
  225. case X86::VCMPPSZ128rmik: case X86::VCMPPSZ128rrik:
  226. case X86::VCMPPSZ256rmik: case X86::VCMPPSZ256rrik:
  227. case X86::VCMPPSZrmik: case X86::VCMPPSZrrik:
  228. case X86::VCMPPSZ128rmbi: case X86::VCMPPSZ128rmbik:
  229. case X86::VCMPPSZ256rmbi: case X86::VCMPPSZ256rmbik:
  230. case X86::VCMPPSZrmbi: case X86::VCMPPSZrmbik:
  231. case X86::VCMPPSZrrib: case X86::VCMPPSZrribk:
  232. OS << "ps\t";
  233. break;
  234. case X86::CMPSDrm: case X86::CMPSDrr:
  235. case X86::CMPSDrm_Int: case X86::CMPSDrr_Int:
  236. case X86::VCMPSDrm: case X86::VCMPSDrr:
  237. case X86::VCMPSDrm_Int: case X86::VCMPSDrr_Int:
  238. case X86::VCMPSDZrm: case X86::VCMPSDZrr:
  239. case X86::VCMPSDZrm_Int: case X86::VCMPSDZrr_Int:
  240. case X86::VCMPSDZrm_Intk: case X86::VCMPSDZrr_Intk:
  241. case X86::VCMPSDZrrb_Int: case X86::VCMPSDZrrb_Intk:
  242. OS << "sd\t";
  243. break;
  244. case X86::CMPSSrm: case X86::CMPSSrr:
  245. case X86::CMPSSrm_Int: case X86::CMPSSrr_Int:
  246. case X86::VCMPSSrm: case X86::VCMPSSrr:
  247. case X86::VCMPSSrm_Int: case X86::VCMPSSrr_Int:
  248. case X86::VCMPSSZrm: case X86::VCMPSSZrr:
  249. case X86::VCMPSSZrm_Int: case X86::VCMPSSZrr_Int:
  250. case X86::VCMPSSZrm_Intk: case X86::VCMPSSZrr_Intk:
  251. case X86::VCMPSSZrrb_Int: case X86::VCMPSSZrrb_Intk:
  252. OS << "ss\t";
  253. break;
  254. case X86::VCMPPHZ128rmi: case X86::VCMPPHZ128rri:
  255. case X86::VCMPPHZ256rmi: case X86::VCMPPHZ256rri:
  256. case X86::VCMPPHZrmi: case X86::VCMPPHZrri:
  257. case X86::VCMPPHZ128rmik: case X86::VCMPPHZ128rrik:
  258. case X86::VCMPPHZ256rmik: case X86::VCMPPHZ256rrik:
  259. case X86::VCMPPHZrmik: case X86::VCMPPHZrrik:
  260. case X86::VCMPPHZ128rmbi: case X86::VCMPPHZ128rmbik:
  261. case X86::VCMPPHZ256rmbi: case X86::VCMPPHZ256rmbik:
  262. case X86::VCMPPHZrmbi: case X86::VCMPPHZrmbik:
  263. case X86::VCMPPHZrrib: case X86::VCMPPHZrribk:
  264. OS << "ph\t";
  265. break;
  266. case X86::VCMPSHZrm: case X86::VCMPSHZrr:
  267. case X86::VCMPSHZrm_Int: case X86::VCMPSHZrr_Int:
  268. case X86::VCMPSHZrrb_Int: case X86::VCMPSHZrrb_Intk:
  269. case X86::VCMPSHZrm_Intk: case X86::VCMPSHZrr_Intk:
  270. OS << "sh\t";
  271. break;
  272. }
  273. }
  274. void X86InstPrinterCommon::printRoundingControl(const MCInst *MI, unsigned Op,
  275. raw_ostream &O) {
  276. int64_t Imm = MI->getOperand(Op).getImm();
  277. switch (Imm) {
  278. default:
  279. llvm_unreachable("Invalid rounding control!");
  280. case X86::TO_NEAREST_INT:
  281. O << "{rn-sae}";
  282. break;
  283. case X86::TO_NEG_INF:
  284. O << "{rd-sae}";
  285. break;
  286. case X86::TO_POS_INF:
  287. O << "{ru-sae}";
  288. break;
  289. case X86::TO_ZERO:
  290. O << "{rz-sae}";
  291. break;
  292. }
  293. }
  294. /// value (e.g. for jumps and calls). In Intel-style these print slightly
  295. /// differently than normal immediates. For example, a $ is not emitted.
  296. ///
  297. /// \p Address The address of the next instruction.
  298. /// \see MCInstPrinter::printInst
  299. void X86InstPrinterCommon::printPCRelImm(const MCInst *MI, uint64_t Address,
  300. unsigned OpNo, raw_ostream &O) {
  301. // Do not print the numberic target address when symbolizing.
  302. if (SymbolizeOperands)
  303. return;
  304. const MCOperand &Op = MI->getOperand(OpNo);
  305. if (Op.isImm()) {
  306. if (PrintBranchImmAsAddress) {
  307. uint64_t Target = Address + Op.getImm();
  308. if (MAI.getCodePointerSize() == 4)
  309. Target &= 0xffffffff;
  310. O << formatHex(Target);
  311. } else
  312. O << formatImm(Op.getImm());
  313. } else {
  314. assert(Op.isExpr() && "unknown pcrel immediate operand");
  315. // If a symbolic branch target was added as a constant expression then print
  316. // that address in hex.
  317. const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
  318. int64_t Address;
  319. if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
  320. O << formatHex((uint64_t)Address);
  321. } else {
  322. // Otherwise, just print the expression.
  323. Op.getExpr()->print(O, &MAI);
  324. }
  325. }
  326. }
  327. void X86InstPrinterCommon::printOptionalSegReg(const MCInst *MI, unsigned OpNo,
  328. raw_ostream &O) {
  329. if (MI->getOperand(OpNo).getReg()) {
  330. printOperand(MI, OpNo, O);
  331. O << ':';
  332. }
  333. }
  334. void X86InstPrinterCommon::printInstFlags(const MCInst *MI, raw_ostream &O) {
  335. const MCInstrDesc &Desc = MII.get(MI->getOpcode());
  336. uint64_t TSFlags = Desc.TSFlags;
  337. unsigned Flags = MI->getFlags();
  338. if ((TSFlags & X86II::LOCK) || (Flags & X86::IP_HAS_LOCK))
  339. O << "\tlock\t";
  340. if ((TSFlags & X86II::NOTRACK) || (Flags & X86::IP_HAS_NOTRACK))
  341. O << "\tnotrack\t";
  342. if (Flags & X86::IP_HAS_REPEAT_NE)
  343. O << "\trepne\t";
  344. else if (Flags & X86::IP_HAS_REPEAT)
  345. O << "\trep\t";
  346. // These all require a pseudo prefix
  347. if ((Flags & X86::IP_USE_VEX) || (TSFlags & X86II::ExplicitVEXPrefix))
  348. O << "\t{vex}";
  349. else if (Flags & X86::IP_USE_VEX2)
  350. O << "\t{vex2}";
  351. else if (Flags & X86::IP_USE_VEX3)
  352. O << "\t{vex3}";
  353. else if (Flags & X86::IP_USE_EVEX)
  354. O << "\t{evex}";
  355. if (Flags & X86::IP_USE_DISP8)
  356. O << "\t{disp8}";
  357. else if (Flags & X86::IP_USE_DISP32)
  358. O << "\t{disp32}";
  359. }
  360. void X86InstPrinterCommon::printVKPair(const MCInst *MI, unsigned OpNo,
  361. raw_ostream &OS) {
  362. // In assembly listings, a pair is represented by one of its members, any
  363. // of the two. Here, we pick k0, k2, k4, k6, but we could as well
  364. // print K2_K3 as "k3". It would probably make a lot more sense, if
  365. // the assembly would look something like:
  366. // "vp2intersect %zmm5, %zmm7, {%k2, %k3}"
  367. // but this can work too.
  368. switch (MI->getOperand(OpNo).getReg()) {
  369. case X86::K0_K1:
  370. printRegName(OS, X86::K0);
  371. return;
  372. case X86::K2_K3:
  373. printRegName(OS, X86::K2);
  374. return;
  375. case X86::K4_K5:
  376. printRegName(OS, X86::K4);
  377. return;
  378. case X86::K6_K7:
  379. printRegName(OS, X86::K6);
  380. return;
  381. }
  382. llvm_unreachable("Unknown mask pair register name");
  383. }