123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500 |
- class CCIfBigEndian<CCAction A> :
- CCIf<"State.getMachineFunction().getDataLayout().isBigEndian()", A>;
- class CCIfILP32<CCAction A> :
- CCIf<"State.getMachineFunction().getDataLayout().getPointerSize() == 4", A>;
- let Entry = 1 in
- def CC_AArch64_AAPCS : CallingConv<[
- CCIfType<[iPTR], CCBitConvertToType<i64>>,
- CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
- CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>,
-
-
- CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8],
- CCBitConvertToType<f64>>>,
- CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8],
- CCBitConvertToType<f128>>>,
-
-
-
-
-
-
-
-
-
-
-
-
- CCIfInReg<CCIfType<[i64],
- CCIfSRet<CCIfType<[i64], CCAssignToReg<[X0, X1]>>>>>,
- CCIfSRet<CCIfType<[i64], CCAssignToReg<[X8]>>>,
-
-
- CCIfByVal<CCPassByVal<8, 8>>,
-
-
-
- CCIfNest<CCAssignToReg<[X18]>>,
-
- CCIfSwiftSelf<CCIfType<[i64], CCAssignToReg<[X20]>>>,
-
- CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
-
-
- CCIfSwiftAsync<CCIfType<[i64], CCAssignToReg<[X22]>>>,
- CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
- CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
- nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
- CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>,
- CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
- nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
- CCPassIndirect<i64>>,
- CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1],
- CCAssignToReg<[P0, P1, P2, P3]>>,
- CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1],
- CCPassIndirect<i64>>,
-
-
- CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
- CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
-
- CCIfType<[i64], CCIfSplit<CCAssignToRegWithShadow<[X0, X2, X4, X6],
- [X0, X1, X3, X5]>>>,
-
- CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>,
- CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
- CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
- CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
- CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
-
- CCIfType<[i1, i8, i16, f16, bf16], CCAssignToStack<8, 8>>,
- CCIfType<[i32, f32], CCAssignToStack<8, 8>>,
- CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16],
- CCAssignToStack<8, 8>>,
- CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToStack<16, 16>>
- ]>;
- let Entry = 1 in
- def RetCC_AArch64_AAPCS : CallingConv<[
- CCIfType<[iPTR], CCBitConvertToType<i64>>,
- CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
- CCIfType<[v2f64, v4f32], CCBitConvertToType<v2i64>>,
- CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
- CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
-
-
- CCIfBigEndian<CCIfType<[v2i32, v2f32, v4i16, v4f16, v4bf16, v8i8],
- CCBitConvertToType<f64>>>,
- CCIfBigEndian<CCIfType<[v2i64, v2f64, v4i32, v4f32, v8i16, v8f16, v8bf16, v16i8],
- CCBitConvertToType<f128>>>,
- CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
- CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
- CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
- CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
- CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
- CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[f128, v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
- CCIfType<[nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16,
- nxv2bf16, nxv4bf16, nxv8bf16, nxv2f32, nxv4f32, nxv2f64],
- CCAssignToReg<[Z0, Z1, Z2, Z3, Z4, Z5, Z6, Z7]>>,
- CCIfType<[nxv2i1, nxv4i1, nxv8i1, nxv16i1],
- CCAssignToReg<[P0, P1, P2, P3]>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_Win64_VarArg : CallingConv<[
- CCIfType<[f16, bf16], CCBitConvertToType<i16>>,
- CCIfType<[f32], CCBitConvertToType<i32>>,
- CCIfType<[f64], CCBitConvertToType<i64>>,
- CCDelegateTo<CC_AArch64_AAPCS>
- ]>;
- let Entry = 1 in
- def CC_AArch64_Win64_CFGuard_Check : CallingConv<[
- CCIfType<[i64], CCAssignToReg<[X15]>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_DarwinPCS : CallingConv<[
- CCIfType<[iPTR], CCBitConvertToType<i64>>,
- CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
- CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
-
- CCIfSRet<CCIfType<[i64], CCAssignToReg<[X8]>>>,
-
-
- CCIfByVal<CCPassByVal<8, 8>>,
-
- CCIfSwiftSelf<CCIfType<[i64], CCAssignToReg<[X20]>>>,
-
- CCIfSwiftError<CCIfType<[i64], CCAssignToReg<[X21]>>>,
-
-
- CCIfSwiftAsync<CCIfType<[i64], CCAssignToReg<[X22]>>>,
- CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Block">>,
-
-
- CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
- CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
-
- CCIfType<[i64],
- CCIfSplit<CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6]>>>,
-
- CCIfType<[i64], CCIfSplit<CCAssignToStackWithShadow<8, 16, [X7]>>>,
- CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
- CCIfType<[f16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[bf16], CCAssignToReg<[H0, H1, H2, H3, H4, H5, H6, H7]>>,
- CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
- CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
- CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
- CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToReg<[Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7]>>,
-
- CCIf<"ValVT == MVT::i1 || ValVT == MVT::i8", CCAssignToStack<1, 1>>,
- CCIf<"ValVT == MVT::i16 || ValVT == MVT::f16 || ValVT == MVT::bf16",
- CCAssignToStack<2, 2>>,
- CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
-
-
- CCIfPtr<CCIfILP32<CCTruncToType<i32>>>,
- CCIfPtr<CCIfILP32<CCAssignToStack<4, 4>>>,
- CCIfType<[i64, f64, v1f64, v2f32, v1i64, v2i32, v4i16, v8i8, v4f16, v4bf16],
- CCAssignToStack<8, 8>>,
- CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToStack<16, 16>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_DarwinPCS_VarArg : CallingConv<[
- CCIfType<[iPTR], CCBitConvertToType<i64>>,
- CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
- CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
- CCIfConsecutiveRegs<CCCustom<"CC_AArch64_Custom_Stack_Block">>,
-
- CCIfType<[i8, i16, i32], CCPromoteToType<i64>>,
- CCIfType<[f16, bf16, f32], CCPromoteToType<f64>>,
-
-
- CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>,
- CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
- CCAssignToStack<8, 8>>,
- CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToStack<16, 16>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_DarwinPCS_ILP32_VarArg : CallingConv<[
- CCIfType<[v2f32], CCBitConvertToType<v2i32>>,
- CCIfType<[v2f64, v4f32, f128], CCBitConvertToType<v2i64>>,
-
- CCIfType<[i8, i16], CCPromoteToType<i32>>,
- CCIfType<[f16, bf16], CCPromoteToType<f32>>,
-
-
- CCIfPtr<CCIfILP32<CCTruncToType<i32>>>,
- CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
- CCIfType<[i64], CCIfSplit<CCAssignToStack<8, 16>>>,
- CCIfType<[i64, f64, v1i64, v2i32, v4i16, v8i8, v1f64, v2f32, v4f16, v4bf16],
- CCAssignToStack<8, 8>>,
- CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, v2f64, v8f16, v8bf16],
- CCAssignToStack<16, 16>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_WebKit_JS : CallingConv<[
-
- CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
- CCIfType<[i32], CCAssignToReg<[W0]>>,
- CCIfType<[i64], CCAssignToReg<[X0]>>,
-
- CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
- CCIfType<[i64, f64], CCAssignToStack<8, 8>>
- ]>;
- let Entry = 1 in
- def RetCC_AArch64_WebKit_JS : CallingConv<[
- CCIfType<[i32], CCAssignToReg<[W0, W1, W2, W3, W4, W5, W6, W7]>>,
- CCIfType<[i64], CCAssignToReg<[X0, X1, X2, X3, X4, X5, X6, X7]>>,
- CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7]>>,
- CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>
- ]>;
- let Entry = 1 in
- def CC_AArch64_GHC : CallingConv<[
- CCIfType<[iPTR], CCBitConvertToType<i64>>,
-
- CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
- CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32, f128], CCBitConvertToType<v2f64>>,
- CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>,
- CCIfType<[f32], CCAssignToReg<[S8, S9, S10, S11]>>,
- CCIfType<[f64], CCAssignToReg<[D12, D13, D14, D15]>>,
-
- CCIfType<[i8, i16, i32], CCPromoteToType<i64>>,
-
- CCIfType<[i64], CCAssignToReg<[X19, X20, X21, X22, X23, X24, X25, X26, X27, X28]>>
- ]>;
- def CSR_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
- X25, X26, X27, X28, LR, FP,
- D8, D9, D10, D11,
- D12, D13, D14, D15)>;
- def CSR_AArch64_AAPCS_X18 : CalleeSavedRegs<(add X18, CSR_AArch64_AAPCS)>;
- def CSR_Win_AArch64_AAPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
- X25, X26, X27, X28, FP, LR,
- D8, D9, D10, D11,
- D12, D13, D14, D15)>;
- def CSR_Win_AArch64_CFGuard_Check : CalleeSavedRegs<(add CSR_Win_AArch64_AAPCS,
- (sequence "X%u", 0, 8),
- (sequence "Q%u", 0, 7))>;
- def CSR_AArch64_AAVPCS : CalleeSavedRegs<(add X19, X20, X21, X22, X23, X24,
- X25, X26, X27, X28, LR, FP,
- (sequence "Q%u", 8, 23))>;
- def CSR_AArch64_SVE_AAPCS : CalleeSavedRegs<(add (sequence "Z%u", 8, 23),
- (sequence "P%u", 4, 15),
- X19, X20, X21, X22, X23, X24,
- X25, X26, X27, X28, LR, FP)>;
- def CSR_AArch64_AAPCS_SwiftTail
- : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X20, X22)>;
- def CSR_AArch64_AAPCS_ThisReturn : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X0)>;
- def CSR_AArch64_AAPCS_SwiftError
- : CalleeSavedRegs<(sub CSR_AArch64_AAPCS, X21)>;
- def CSR_AArch64_TLS_ELF
- : CalleeSavedRegs<(add (sequence "X%u", 1, 28), FP,
- (sequence "Q%u", 0, 31))>;
- def CSR_AArch64_AllRegs
- : CalleeSavedRegs<(add (sequence "W%u", 0, 30), WSP,
- (sequence "X%u", 0, 28), FP, LR, SP,
- (sequence "B%u", 0, 31), (sequence "H%u", 0, 31),
- (sequence "S%u", 0, 31), (sequence "D%u", 0, 31),
- (sequence "Q%u", 0, 31))>;
- def CSR_AArch64_NoRegs : CalleeSavedRegs<(add)>;
- def CSR_AArch64_RT_MostRegs : CalleeSavedRegs<(add CSR_AArch64_AAPCS,
- (sequence "X%u", 9, 15))>;
- def CSR_AArch64_StackProbe_Windows
- : CalleeSavedRegs<(add (sequence "X%u", 0, 15),
- (sequence "X%u", 18, 28), FP, SP,
- (sequence "Q%u", 0, 31))>;
- def CSR_Darwin_AArch64_AAPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21, X22,
- X23, X24, X25, X26, X27, X28,
- D8, D9, D10, D11,
- D12, D13, D14, D15)>;
- def CSR_Darwin_AArch64_AAVPCS : CalleeSavedRegs<(add LR, FP, X19, X20, X21,
- X22, X23, X24, X25, X26, X27,
- X28, (sequence "Q%u", 8, 23))>;
- def CSR_Darwin_AArch64_AAPCS_ThisReturn
- : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, X0)>;
- def CSR_Darwin_AArch64_AAPCS_SwiftError
- : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X21)>;
- def CSR_Darwin_AArch64_AAPCS_SwiftTail
- : CalleeSavedRegs<(sub CSR_Darwin_AArch64_AAPCS, X20, X22)>;
- def CSR_Darwin_AArch64_TLS
- : CalleeSavedRegs<(add (sub (sequence "X%u", 1, 28), X16, X17),
- FP,
- (sequence "Q%u", 0, 31))>;
- def CSR_Darwin_AArch64_CXX_TLS
- : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS,
- (sub (sequence "X%u", 1, 28), X9, X15, X16, X17, X18, X19),
- (sequence "D%u", 0, 31))>;
- def CSR_Darwin_AArch64_CXX_TLS_PE
- : CalleeSavedRegs<(add LR, FP)>;
- def CSR_Darwin_AArch64_CXX_TLS_ViaCopy
- : CalleeSavedRegs<(sub CSR_Darwin_AArch64_CXX_TLS, LR, FP)>;
- def CSR_Darwin_AArch64_RT_MostRegs
- : CalleeSavedRegs<(add CSR_Darwin_AArch64_AAPCS, (sequence "X%u", 9, 15))>;
- def CSR_AArch64_NoRegs_SCS
- : CalleeSavedRegs<(add CSR_AArch64_NoRegs, X18)>;
- def CSR_AArch64_AllRegs_SCS
- : CalleeSavedRegs<(add CSR_AArch64_AllRegs, X18)>;
- def CSR_AArch64_AAPCS_SwiftError_SCS
- : CalleeSavedRegs<(add CSR_AArch64_AAPCS_SwiftError, X18)>;
- def CSR_AArch64_RT_MostRegs_SCS
- : CalleeSavedRegs<(add CSR_AArch64_RT_MostRegs, X18)>;
- def CSR_AArch64_AAVPCS_SCS
- : CalleeSavedRegs<(add CSR_AArch64_AAVPCS, X18)>;
- def CSR_AArch64_SVE_AAPCS_SCS
- : CalleeSavedRegs<(add CSR_AArch64_SVE_AAPCS, X18)>;
- def CSR_AArch64_AAPCS_SCS
- : CalleeSavedRegs<(add CSR_AArch64_AAPCS, X18)>;
|