ARMMCTargetDesc.cpp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. //===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file provides ARM specific target descriptions.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. #include "ARMMCTargetDesc.h"
  13. #include "ARMAddressingModes.h"
  14. #include "ARMBaseInfo.h"
  15. #include "ARMInstPrinter.h"
  16. #include "ARMMCAsmInfo.h"
  17. #include "TargetInfo/ARMTargetInfo.h"
  18. #include "llvm/ADT/Triple.h"
  19. #include "llvm/DebugInfo/CodeView/CodeView.h"
  20. #include "llvm/MC/MCAsmBackend.h"
  21. #include "llvm/MC/MCCodeEmitter.h"
  22. #include "llvm/MC/MCELFStreamer.h"
  23. #include "llvm/MC/MCInstrAnalysis.h"
  24. #include "llvm/MC/MCInstrInfo.h"
  25. #include "llvm/MC/MCObjectWriter.h"
  26. #include "llvm/MC/MCRegisterInfo.h"
  27. #include "llvm/MC/MCStreamer.h"
  28. #include "llvm/MC/MCSubtargetInfo.h"
  29. #include "llvm/Support/ErrorHandling.h"
  30. #include "llvm/Support/TargetParser.h"
  31. #include "llvm/Support/TargetRegistry.h"
  32. using namespace llvm;
  33. #define GET_REGINFO_MC_DESC
  34. #include "ARMGenRegisterInfo.inc"
  35. static bool getMCRDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
  36. std::string &Info) {
  37. if (STI.getFeatureBits()[llvm::ARM::HasV7Ops] &&
  38. (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
  39. (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
  40. // Checks for the deprecated CP15ISB encoding:
  41. // mcr p15, #0, rX, c7, c5, #4
  42. (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
  43. if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
  44. if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
  45. Info = "deprecated since v7, use 'isb'";
  46. return true;
  47. }
  48. // Checks for the deprecated CP15DSB encoding:
  49. // mcr p15, #0, rX, c7, c10, #4
  50. if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
  51. Info = "deprecated since v7, use 'dsb'";
  52. return true;
  53. }
  54. }
  55. // Checks for the deprecated CP15DMB encoding:
  56. // mcr p15, #0, rX, c7, c10, #5
  57. if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
  58. (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
  59. Info = "deprecated since v7, use 'dmb'";
  60. return true;
  61. }
  62. }
  63. if (STI.getFeatureBits()[llvm::ARM::HasV7Ops] &&
  64. ((MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 10) ||
  65. (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 11))) {
  66. Info = "since v7, cp10 and cp11 are reserved for advanced SIMD or floating "
  67. "point instructions";
  68. return true;
  69. }
  70. return false;
  71. }
  72. static bool getMRCDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
  73. std::string &Info) {
  74. if (STI.getFeatureBits()[llvm::ARM::HasV7Ops] &&
  75. ((MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 10) ||
  76. (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 11))) {
  77. Info = "since v7, cp10 and cp11 are reserved for advanced SIMD or floating "
  78. "point instructions";
  79. return true;
  80. }
  81. return false;
  82. }
  83. static bool getITDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
  84. std::string &Info) {
  85. if (STI.getFeatureBits()[llvm::ARM::HasV8Ops] && MI.getOperand(1).isImm() &&
  86. MI.getOperand(1).getImm() != 8) {
  87. Info = "applying IT instruction to more than one subsequent instruction is "
  88. "deprecated";
  89. return true;
  90. }
  91. return false;
  92. }
  93. static bool getARMStoreDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
  94. std::string &Info) {
  95. assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
  96. "cannot predicate thumb instructions");
  97. assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
  98. for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
  99. assert(MI.getOperand(OI).isReg() && "expected register");
  100. if (MI.getOperand(OI).getReg() == ARM::SP ||
  101. MI.getOperand(OI).getReg() == ARM::PC) {
  102. Info = "use of SP or PC in the list is deprecated";
  103. return true;
  104. }
  105. }
  106. return false;
  107. }
  108. static bool getARMLoadDeprecationInfo(MCInst &MI, const MCSubtargetInfo &STI,
  109. std::string &Info) {
  110. assert(!STI.getFeatureBits()[llvm::ARM::ModeThumb] &&
  111. "cannot predicate thumb instructions");
  112. assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
  113. bool ListContainsPC = false, ListContainsLR = false;
  114. for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
  115. assert(MI.getOperand(OI).isReg() && "expected register");
  116. switch (MI.getOperand(OI).getReg()) {
  117. default:
  118. break;
  119. case ARM::LR:
  120. ListContainsLR = true;
  121. break;
  122. case ARM::PC:
  123. ListContainsPC = true;
  124. break;
  125. case ARM::SP:
  126. Info = "use of SP in the list is deprecated";
  127. return true;
  128. }
  129. }
  130. if (ListContainsPC && ListContainsLR) {
  131. Info = "use of LR and PC simultaneously in the list is deprecated";
  132. return true;
  133. }
  134. return false;
  135. }
  136. #define GET_INSTRINFO_MC_DESC
  137. #include "ARMGenInstrInfo.inc"
  138. #define GET_SUBTARGETINFO_MC_DESC
  139. #include "ARMGenSubtargetInfo.inc"
  140. std::string ARM_MC::ParseARMTriple(const Triple &TT, StringRef CPU) {
  141. std::string ARMArchFeature;
  142. ARM::ArchKind ArchID = ARM::parseArch(TT.getArchName());
  143. if (ArchID != ARM::ArchKind::INVALID && (CPU.empty() || CPU == "generic"))
  144. ARMArchFeature = (ARMArchFeature + "+" + ARM::getArchName(ArchID)).str();
  145. if (TT.isThumb()) {
  146. if (!ARMArchFeature.empty())
  147. ARMArchFeature += ",";
  148. ARMArchFeature += "+thumb-mode,+v4t";
  149. }
  150. if (TT.isOSNaCl()) {
  151. if (!ARMArchFeature.empty())
  152. ARMArchFeature += ",";
  153. ARMArchFeature += "+nacl-trap";
  154. }
  155. if (TT.isOSWindows()) {
  156. if (!ARMArchFeature.empty())
  157. ARMArchFeature += ",";
  158. ARMArchFeature += "+noarm";
  159. }
  160. return ARMArchFeature;
  161. }
  162. bool ARM_MC::isPredicated(const MCInst &MI, const MCInstrInfo *MCII) {
  163. const MCInstrDesc &Desc = MCII->get(MI.getOpcode());
  164. int PredOpIdx = Desc.findFirstPredOperandIdx();
  165. return PredOpIdx != -1 && MI.getOperand(PredOpIdx).getImm() != ARMCC::AL;
  166. }
  167. bool ARM_MC::isCPSRDefined(const MCInst &MI, const MCInstrInfo *MCII) {
  168. const MCInstrDesc &Desc = MCII->get(MI.getOpcode());
  169. for (unsigned I = 0; I < MI.getNumOperands(); ++I) {
  170. const MCOperand &MO = MI.getOperand(I);
  171. if (MO.isReg() && MO.getReg() == ARM::CPSR &&
  172. Desc.OpInfo[I].isOptionalDef())
  173. return true;
  174. }
  175. return false;
  176. }
  177. MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(const Triple &TT,
  178. StringRef CPU, StringRef FS) {
  179. std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
  180. if (!FS.empty()) {
  181. if (!ArchFS.empty())
  182. ArchFS = (Twine(ArchFS) + "," + FS).str();
  183. else
  184. ArchFS = std::string(FS);
  185. }
  186. return createARMMCSubtargetInfoImpl(TT, CPU, /*TuneCPU*/ CPU, ArchFS);
  187. }
  188. static MCInstrInfo *createARMMCInstrInfo() {
  189. MCInstrInfo *X = new MCInstrInfo();
  190. InitARMMCInstrInfo(X);
  191. return X;
  192. }
  193. void ARM_MC::initLLVMToCVRegMapping(MCRegisterInfo *MRI) {
  194. // Mapping from CodeView to MC register id.
  195. static const struct {
  196. codeview::RegisterId CVReg;
  197. MCPhysReg Reg;
  198. } RegMap[] = {
  199. {codeview::RegisterId::ARM_R0, ARM::R0},
  200. {codeview::RegisterId::ARM_R1, ARM::R1},
  201. {codeview::RegisterId::ARM_R2, ARM::R2},
  202. {codeview::RegisterId::ARM_R3, ARM::R3},
  203. {codeview::RegisterId::ARM_R4, ARM::R4},
  204. {codeview::RegisterId::ARM_R5, ARM::R5},
  205. {codeview::RegisterId::ARM_R6, ARM::R6},
  206. {codeview::RegisterId::ARM_R7, ARM::R7},
  207. {codeview::RegisterId::ARM_R8, ARM::R8},
  208. {codeview::RegisterId::ARM_R9, ARM::R9},
  209. {codeview::RegisterId::ARM_R10, ARM::R10},
  210. {codeview::RegisterId::ARM_R11, ARM::R11},
  211. {codeview::RegisterId::ARM_R12, ARM::R12},
  212. {codeview::RegisterId::ARM_SP, ARM::SP},
  213. {codeview::RegisterId::ARM_LR, ARM::LR},
  214. {codeview::RegisterId::ARM_PC, ARM::PC},
  215. {codeview::RegisterId::ARM_CPSR, ARM::CPSR},
  216. {codeview::RegisterId::ARM_FPSCR, ARM::FPSCR},
  217. {codeview::RegisterId::ARM_FPEXC, ARM::FPEXC},
  218. {codeview::RegisterId::ARM_FS0, ARM::S0},
  219. {codeview::RegisterId::ARM_FS1, ARM::S1},
  220. {codeview::RegisterId::ARM_FS2, ARM::S2},
  221. {codeview::RegisterId::ARM_FS3, ARM::S3},
  222. {codeview::RegisterId::ARM_FS4, ARM::S4},
  223. {codeview::RegisterId::ARM_FS5, ARM::S5},
  224. {codeview::RegisterId::ARM_FS6, ARM::S6},
  225. {codeview::RegisterId::ARM_FS7, ARM::S7},
  226. {codeview::RegisterId::ARM_FS8, ARM::S8},
  227. {codeview::RegisterId::ARM_FS9, ARM::S9},
  228. {codeview::RegisterId::ARM_FS10, ARM::S10},
  229. {codeview::RegisterId::ARM_FS11, ARM::S11},
  230. {codeview::RegisterId::ARM_FS12, ARM::S12},
  231. {codeview::RegisterId::ARM_FS13, ARM::S13},
  232. {codeview::RegisterId::ARM_FS14, ARM::S14},
  233. {codeview::RegisterId::ARM_FS15, ARM::S15},
  234. {codeview::RegisterId::ARM_FS16, ARM::S16},
  235. {codeview::RegisterId::ARM_FS17, ARM::S17},
  236. {codeview::RegisterId::ARM_FS18, ARM::S18},
  237. {codeview::RegisterId::ARM_FS19, ARM::S19},
  238. {codeview::RegisterId::ARM_FS20, ARM::S20},
  239. {codeview::RegisterId::ARM_FS21, ARM::S21},
  240. {codeview::RegisterId::ARM_FS22, ARM::S22},
  241. {codeview::RegisterId::ARM_FS23, ARM::S23},
  242. {codeview::RegisterId::ARM_FS24, ARM::S24},
  243. {codeview::RegisterId::ARM_FS25, ARM::S25},
  244. {codeview::RegisterId::ARM_FS26, ARM::S26},
  245. {codeview::RegisterId::ARM_FS27, ARM::S27},
  246. {codeview::RegisterId::ARM_FS28, ARM::S28},
  247. {codeview::RegisterId::ARM_FS29, ARM::S29},
  248. {codeview::RegisterId::ARM_FS30, ARM::S30},
  249. {codeview::RegisterId::ARM_FS31, ARM::S31},
  250. {codeview::RegisterId::ARM_ND0, ARM::D0},
  251. {codeview::RegisterId::ARM_ND1, ARM::D1},
  252. {codeview::RegisterId::ARM_ND2, ARM::D2},
  253. {codeview::RegisterId::ARM_ND3, ARM::D3},
  254. {codeview::RegisterId::ARM_ND4, ARM::D4},
  255. {codeview::RegisterId::ARM_ND5, ARM::D5},
  256. {codeview::RegisterId::ARM_ND6, ARM::D6},
  257. {codeview::RegisterId::ARM_ND7, ARM::D7},
  258. {codeview::RegisterId::ARM_ND8, ARM::D8},
  259. {codeview::RegisterId::ARM_ND9, ARM::D9},
  260. {codeview::RegisterId::ARM_ND10, ARM::D10},
  261. {codeview::RegisterId::ARM_ND11, ARM::D11},
  262. {codeview::RegisterId::ARM_ND12, ARM::D12},
  263. {codeview::RegisterId::ARM_ND13, ARM::D13},
  264. {codeview::RegisterId::ARM_ND14, ARM::D14},
  265. {codeview::RegisterId::ARM_ND15, ARM::D15},
  266. {codeview::RegisterId::ARM_ND16, ARM::D16},
  267. {codeview::RegisterId::ARM_ND17, ARM::D17},
  268. {codeview::RegisterId::ARM_ND18, ARM::D18},
  269. {codeview::RegisterId::ARM_ND19, ARM::D19},
  270. {codeview::RegisterId::ARM_ND20, ARM::D20},
  271. {codeview::RegisterId::ARM_ND21, ARM::D21},
  272. {codeview::RegisterId::ARM_ND22, ARM::D22},
  273. {codeview::RegisterId::ARM_ND23, ARM::D23},
  274. {codeview::RegisterId::ARM_ND24, ARM::D24},
  275. {codeview::RegisterId::ARM_ND25, ARM::D25},
  276. {codeview::RegisterId::ARM_ND26, ARM::D26},
  277. {codeview::RegisterId::ARM_ND27, ARM::D27},
  278. {codeview::RegisterId::ARM_ND28, ARM::D28},
  279. {codeview::RegisterId::ARM_ND29, ARM::D29},
  280. {codeview::RegisterId::ARM_ND30, ARM::D30},
  281. {codeview::RegisterId::ARM_ND31, ARM::D31},
  282. {codeview::RegisterId::ARM_NQ0, ARM::Q0},
  283. {codeview::RegisterId::ARM_NQ1, ARM::Q1},
  284. {codeview::RegisterId::ARM_NQ2, ARM::Q2},
  285. {codeview::RegisterId::ARM_NQ3, ARM::Q3},
  286. {codeview::RegisterId::ARM_NQ4, ARM::Q4},
  287. {codeview::RegisterId::ARM_NQ5, ARM::Q5},
  288. {codeview::RegisterId::ARM_NQ6, ARM::Q6},
  289. {codeview::RegisterId::ARM_NQ7, ARM::Q7},
  290. {codeview::RegisterId::ARM_NQ8, ARM::Q8},
  291. {codeview::RegisterId::ARM_NQ9, ARM::Q9},
  292. {codeview::RegisterId::ARM_NQ10, ARM::Q10},
  293. {codeview::RegisterId::ARM_NQ11, ARM::Q11},
  294. {codeview::RegisterId::ARM_NQ12, ARM::Q12},
  295. {codeview::RegisterId::ARM_NQ13, ARM::Q13},
  296. {codeview::RegisterId::ARM_NQ14, ARM::Q14},
  297. {codeview::RegisterId::ARM_NQ15, ARM::Q15},
  298. };
  299. for (unsigned I = 0; I < array_lengthof(RegMap); ++I)
  300. MRI->mapLLVMRegToCVReg(RegMap[I].Reg, static_cast<int>(RegMap[I].CVReg));
  301. }
  302. static MCRegisterInfo *createARMMCRegisterInfo(const Triple &Triple) {
  303. MCRegisterInfo *X = new MCRegisterInfo();
  304. InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
  305. ARM_MC::initLLVMToCVRegMapping(X);
  306. return X;
  307. }
  308. static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI,
  309. const Triple &TheTriple,
  310. const MCTargetOptions &Options) {
  311. MCAsmInfo *MAI;
  312. if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
  313. MAI = new ARMMCAsmInfoDarwin(TheTriple);
  314. else if (TheTriple.isWindowsMSVCEnvironment())
  315. MAI = new ARMCOFFMCAsmInfoMicrosoft();
  316. else if (TheTriple.isOSWindows())
  317. MAI = new ARMCOFFMCAsmInfoGNU();
  318. else
  319. MAI = new ARMELFMCAsmInfo(TheTriple);
  320. unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
  321. MAI->addInitialFrameState(MCCFIInstruction::cfiDefCfa(nullptr, Reg, 0));
  322. return MAI;
  323. }
  324. static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
  325. std::unique_ptr<MCAsmBackend> &&MAB,
  326. std::unique_ptr<MCObjectWriter> &&OW,
  327. std::unique_ptr<MCCodeEmitter> &&Emitter,
  328. bool RelaxAll) {
  329. return createARMELFStreamer(
  330. Ctx, std::move(MAB), std::move(OW), std::move(Emitter), false,
  331. (T.getArch() == Triple::thumb || T.getArch() == Triple::thumbeb),
  332. T.isAndroid());
  333. }
  334. static MCStreamer *
  335. createARMMachOStreamer(MCContext &Ctx, std::unique_ptr<MCAsmBackend> &&MAB,
  336. std::unique_ptr<MCObjectWriter> &&OW,
  337. std::unique_ptr<MCCodeEmitter> &&Emitter, bool RelaxAll,
  338. bool DWARFMustBeAtTheEnd) {
  339. return createMachOStreamer(Ctx, std::move(MAB), std::move(OW),
  340. std::move(Emitter), false, DWARFMustBeAtTheEnd);
  341. }
  342. static MCInstPrinter *createARMMCInstPrinter(const Triple &T,
  343. unsigned SyntaxVariant,
  344. const MCAsmInfo &MAI,
  345. const MCInstrInfo &MII,
  346. const MCRegisterInfo &MRI) {
  347. if (SyntaxVariant == 0)
  348. return new ARMInstPrinter(MAI, MII, MRI);
  349. return nullptr;
  350. }
  351. static MCRelocationInfo *createARMMCRelocationInfo(const Triple &TT,
  352. MCContext &Ctx) {
  353. if (TT.isOSBinFormatMachO())
  354. return createARMMachORelocationInfo(Ctx);
  355. // Default to the stock relocation info.
  356. return llvm::createMCRelocationInfo(TT, Ctx);
  357. }
  358. namespace {
  359. class ARMMCInstrAnalysis : public MCInstrAnalysis {
  360. public:
  361. ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
  362. bool isUnconditionalBranch(const MCInst &Inst) const override {
  363. // BCCs with the "always" predicate are unconditional branches.
  364. if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
  365. return true;
  366. return MCInstrAnalysis::isUnconditionalBranch(Inst);
  367. }
  368. bool isConditionalBranch(const MCInst &Inst) const override {
  369. // BCCs with the "always" predicate are unconditional branches.
  370. if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
  371. return false;
  372. return MCInstrAnalysis::isConditionalBranch(Inst);
  373. }
  374. bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
  375. uint64_t Size, uint64_t &Target) const override {
  376. // We only handle PCRel branches for now.
  377. if (Inst.getNumOperands() == 0 ||
  378. Info->get(Inst.getOpcode()).OpInfo[0].OperandType !=
  379. MCOI::OPERAND_PCREL)
  380. return false;
  381. int64_t Imm = Inst.getOperand(0).getImm();
  382. Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
  383. return true;
  384. }
  385. };
  386. class ThumbMCInstrAnalysis : public ARMMCInstrAnalysis {
  387. public:
  388. ThumbMCInstrAnalysis(const MCInstrInfo *Info) : ARMMCInstrAnalysis(Info) {}
  389. bool evaluateBranch(const MCInst &Inst, uint64_t Addr, uint64_t Size,
  390. uint64_t &Target) const override {
  391. unsigned OpId;
  392. switch (Inst.getOpcode()) {
  393. default:
  394. OpId = 0;
  395. if (Inst.getNumOperands() == 0)
  396. return false;
  397. break;
  398. case ARM::MVE_WLSTP_8:
  399. case ARM::MVE_WLSTP_16:
  400. case ARM::MVE_WLSTP_32:
  401. case ARM::MVE_WLSTP_64:
  402. case ARM::t2WLS:
  403. case ARM::MVE_LETP:
  404. case ARM::t2LEUpdate:
  405. OpId = 2;
  406. break;
  407. case ARM::t2LE:
  408. OpId = 1;
  409. break;
  410. }
  411. // We only handle PCRel branches for now.
  412. if (Info->get(Inst.getOpcode()).OpInfo[OpId].OperandType !=
  413. MCOI::OPERAND_PCREL)
  414. return false;
  415. // In Thumb mode the PC is always off by 4 bytes.
  416. Target = Addr + Inst.getOperand(OpId).getImm() + 4;
  417. return true;
  418. }
  419. };
  420. }
  421. static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
  422. return new ARMMCInstrAnalysis(Info);
  423. }
  424. static MCInstrAnalysis *createThumbMCInstrAnalysis(const MCInstrInfo *Info) {
  425. return new ThumbMCInstrAnalysis(Info);
  426. }
  427. bool ARM::isCDECoproc(size_t Coproc, const MCSubtargetInfo &STI) {
  428. // Unfortunately we don't have ARMTargetInfo in the disassembler, so we have
  429. // to rely on feature bits.
  430. if (Coproc >= 8)
  431. return false;
  432. return STI.getFeatureBits()[ARM::FeatureCoprocCDE0 + Coproc];
  433. }
  434. // Force static initialization.
  435. extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMTargetMC() {
  436. for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget(),
  437. &getTheThumbLETarget(), &getTheThumbBETarget()}) {
  438. // Register the MC asm info.
  439. RegisterMCAsmInfoFn X(*T, createARMMCAsmInfo);
  440. // Register the MC instruction info.
  441. TargetRegistry::RegisterMCInstrInfo(*T, createARMMCInstrInfo);
  442. // Register the MC register info.
  443. TargetRegistry::RegisterMCRegInfo(*T, createARMMCRegisterInfo);
  444. // Register the MC subtarget info.
  445. TargetRegistry::RegisterMCSubtargetInfo(*T,
  446. ARM_MC::createARMMCSubtargetInfo);
  447. TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
  448. TargetRegistry::RegisterCOFFStreamer(*T, createARMWinCOFFStreamer);
  449. TargetRegistry::RegisterMachOStreamer(*T, createARMMachOStreamer);
  450. // Register the obj target streamer.
  451. TargetRegistry::RegisterObjectTargetStreamer(*T,
  452. createARMObjectTargetStreamer);
  453. // Register the asm streamer.
  454. TargetRegistry::RegisterAsmTargetStreamer(*T, createARMTargetAsmStreamer);
  455. // Register the null TargetStreamer.
  456. TargetRegistry::RegisterNullTargetStreamer(*T, createARMNullTargetStreamer);
  457. // Register the MCInstPrinter.
  458. TargetRegistry::RegisterMCInstPrinter(*T, createARMMCInstPrinter);
  459. // Register the MC relocation info.
  460. TargetRegistry::RegisterMCRelocationInfo(*T, createARMMCRelocationInfo);
  461. }
  462. // Register the MC instruction analyzer.
  463. for (Target *T : {&getTheARMLETarget(), &getTheARMBETarget()})
  464. TargetRegistry::RegisterMCInstrAnalysis(*T, createARMMCInstrAnalysis);
  465. for (Target *T : {&getTheThumbLETarget(), &getTheThumbBETarget()})
  466. TargetRegistry::RegisterMCInstrAnalysis(*T, createThumbMCInstrAnalysis);
  467. for (Target *T : {&getTheARMLETarget(), &getTheThumbLETarget()}) {
  468. TargetRegistry::RegisterMCCodeEmitter(*T, createARMLEMCCodeEmitter);
  469. TargetRegistry::RegisterMCAsmBackend(*T, createARMLEAsmBackend);
  470. }
  471. for (Target *T : {&getTheARMBETarget(), &getTheThumbBETarget()}) {
  472. TargetRegistry::RegisterMCCodeEmitter(*T, createARMBEMCCodeEmitter);
  473. TargetRegistry::RegisterMCAsmBackend(*T, createARMBEAsmBackend);
  474. }
  475. }