ARMInstPrinter.cpp 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678
  1. //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This class prints an ARM MCInst to a .s file.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. #include "ARMInstPrinter.h"
  13. #include "Utils/ARMBaseInfo.h"
  14. #include "MCTargetDesc/ARMAddressingModes.h"
  15. #include "MCTargetDesc/ARMBaseInfo.h"
  16. #include "llvm/MC/MCAsmInfo.h"
  17. #include "llvm/MC/MCExpr.h"
  18. #include "llvm/MC/MCInst.h"
  19. #include "llvm/MC/MCInstrInfo.h"
  20. #include "llvm/MC/MCRegisterInfo.h"
  21. #include "llvm/MC/MCSubtargetInfo.h"
  22. #include "llvm/MC/SubtargetFeature.h"
  23. #include "llvm/Support/Casting.h"
  24. #include "llvm/Support/ErrorHandling.h"
  25. #include "llvm/Support/MathExtras.h"
  26. #include "llvm/Support/raw_ostream.h"
  27. #include <algorithm>
  28. #include <cassert>
  29. #include <cstdint>
  30. using namespace llvm;
  31. #define DEBUG_TYPE "asm-printer"
  32. #define PRINT_ALIAS_INSTR
  33. #include "ARMGenAsmWriter.inc"
  34. /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
  35. ///
  36. /// getSORegOffset returns an integer from 0-31, representing '32' as 0.
  37. static unsigned translateShiftImm(unsigned imm) {
  38. // lsr #32 and asr #32 exist, but should be encoded as a 0.
  39. assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
  40. if (imm == 0)
  41. return 32;
  42. return imm;
  43. }
  44. /// Prints the shift value with an immediate value.
  45. static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
  46. unsigned ShImm, bool UseMarkup) {
  47. if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
  48. return;
  49. O << ", ";
  50. assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
  51. O << getShiftOpcStr(ShOpc);
  52. if (ShOpc != ARM_AM::rrx) {
  53. O << " ";
  54. if (UseMarkup)
  55. O << "<imm:";
  56. O << "#" << translateShiftImm(ShImm);
  57. if (UseMarkup)
  58. O << ">";
  59. }
  60. }
  61. ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
  62. const MCRegisterInfo &MRI)
  63. : MCInstPrinter(MAI, MII, MRI) {}
  64. bool ARMInstPrinter::applyTargetSpecificCLOption(StringRef Opt) {
  65. if (Opt == "reg-names-std") {
  66. DefaultAltIdx = ARM::NoRegAltName;
  67. return true;
  68. }
  69. if (Opt == "reg-names-raw") {
  70. DefaultAltIdx = ARM::RegNamesRaw;
  71. return true;
  72. }
  73. return false;
  74. }
  75. void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
  76. OS << markup("<reg:") << getRegisterName(RegNo, DefaultAltIdx) << markup(">");
  77. }
  78. void ARMInstPrinter::printInst(const MCInst *MI, uint64_t Address,
  79. StringRef Annot, const MCSubtargetInfo &STI,
  80. raw_ostream &O) {
  81. unsigned Opcode = MI->getOpcode();
  82. switch (Opcode) {
  83. // Check for MOVs and print canonical forms, instead.
  84. case ARM::MOVsr: {
  85. // FIXME: Thumb variants?
  86. const MCOperand &Dst = MI->getOperand(0);
  87. const MCOperand &MO1 = MI->getOperand(1);
  88. const MCOperand &MO2 = MI->getOperand(2);
  89. const MCOperand &MO3 = MI->getOperand(3);
  90. O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
  91. printSBitModifierOperand(MI, 6, STI, O);
  92. printPredicateOperand(MI, 4, STI, O);
  93. O << '\t';
  94. printRegName(O, Dst.getReg());
  95. O << ", ";
  96. printRegName(O, MO1.getReg());
  97. O << ", ";
  98. printRegName(O, MO2.getReg());
  99. assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
  100. printAnnotation(O, Annot);
  101. return;
  102. }
  103. case ARM::MOVsi: {
  104. // FIXME: Thumb variants?
  105. const MCOperand &Dst = MI->getOperand(0);
  106. const MCOperand &MO1 = MI->getOperand(1);
  107. const MCOperand &MO2 = MI->getOperand(2);
  108. O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
  109. printSBitModifierOperand(MI, 5, STI, O);
  110. printPredicateOperand(MI, 3, STI, O);
  111. O << '\t';
  112. printRegName(O, Dst.getReg());
  113. O << ", ";
  114. printRegName(O, MO1.getReg());
  115. if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
  116. printAnnotation(O, Annot);
  117. return;
  118. }
  119. O << ", " << markup("<imm:") << "#"
  120. << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
  121. printAnnotation(O, Annot);
  122. return;
  123. }
  124. // A8.6.123 PUSH
  125. case ARM::STMDB_UPD:
  126. case ARM::t2STMDB_UPD:
  127. if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
  128. // Should only print PUSH if there are at least two registers in the list.
  129. O << '\t' << "push";
  130. printPredicateOperand(MI, 2, STI, O);
  131. if (Opcode == ARM::t2STMDB_UPD)
  132. O << ".w";
  133. O << '\t';
  134. printRegisterList(MI, 4, STI, O);
  135. printAnnotation(O, Annot);
  136. return;
  137. } else
  138. break;
  139. case ARM::STR_PRE_IMM:
  140. if (MI->getOperand(2).getReg() == ARM::SP &&
  141. MI->getOperand(3).getImm() == -4) {
  142. O << '\t' << "push";
  143. printPredicateOperand(MI, 4, STI, O);
  144. O << "\t{";
  145. printRegName(O, MI->getOperand(1).getReg());
  146. O << "}";
  147. printAnnotation(O, Annot);
  148. return;
  149. } else
  150. break;
  151. // A8.6.122 POP
  152. case ARM::LDMIA_UPD:
  153. case ARM::t2LDMIA_UPD:
  154. if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
  155. // Should only print POP if there are at least two registers in the list.
  156. O << '\t' << "pop";
  157. printPredicateOperand(MI, 2, STI, O);
  158. if (Opcode == ARM::t2LDMIA_UPD)
  159. O << ".w";
  160. O << '\t';
  161. printRegisterList(MI, 4, STI, O);
  162. printAnnotation(O, Annot);
  163. return;
  164. } else
  165. break;
  166. case ARM::LDR_POST_IMM:
  167. if (MI->getOperand(2).getReg() == ARM::SP &&
  168. MI->getOperand(4).getImm() == 4) {
  169. O << '\t' << "pop";
  170. printPredicateOperand(MI, 5, STI, O);
  171. O << "\t{";
  172. printRegName(O, MI->getOperand(0).getReg());
  173. O << "}";
  174. printAnnotation(O, Annot);
  175. return;
  176. } else
  177. break;
  178. // A8.6.355 VPUSH
  179. case ARM::VSTMSDB_UPD:
  180. case ARM::VSTMDDB_UPD:
  181. if (MI->getOperand(0).getReg() == ARM::SP) {
  182. O << '\t' << "vpush";
  183. printPredicateOperand(MI, 2, STI, O);
  184. O << '\t';
  185. printRegisterList(MI, 4, STI, O);
  186. printAnnotation(O, Annot);
  187. return;
  188. } else
  189. break;
  190. // A8.6.354 VPOP
  191. case ARM::VLDMSIA_UPD:
  192. case ARM::VLDMDIA_UPD:
  193. if (MI->getOperand(0).getReg() == ARM::SP) {
  194. O << '\t' << "vpop";
  195. printPredicateOperand(MI, 2, STI, O);
  196. O << '\t';
  197. printRegisterList(MI, 4, STI, O);
  198. printAnnotation(O, Annot);
  199. return;
  200. } else
  201. break;
  202. case ARM::tLDMIA: {
  203. bool Writeback = true;
  204. unsigned BaseReg = MI->getOperand(0).getReg();
  205. for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
  206. if (MI->getOperand(i).getReg() == BaseReg)
  207. Writeback = false;
  208. }
  209. O << "\tldm";
  210. printPredicateOperand(MI, 1, STI, O);
  211. O << '\t';
  212. printRegName(O, BaseReg);
  213. if (Writeback)
  214. O << "!";
  215. O << ", ";
  216. printRegisterList(MI, 3, STI, O);
  217. printAnnotation(O, Annot);
  218. return;
  219. }
  220. // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
  221. // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
  222. // a single GPRPair reg operand is used in the .td file to replace the two
  223. // GPRs. However, when decoding them, the two GRPs cannot be automatically
  224. // expressed as a GPRPair, so we have to manually merge them.
  225. // FIXME: We would really like to be able to tablegen'erate this.
  226. case ARM::LDREXD:
  227. case ARM::STREXD:
  228. case ARM::LDAEXD:
  229. case ARM::STLEXD: {
  230. const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
  231. bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
  232. unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
  233. if (MRC.contains(Reg)) {
  234. MCInst NewMI;
  235. MCOperand NewReg;
  236. NewMI.setOpcode(Opcode);
  237. if (isStore)
  238. NewMI.addOperand(MI->getOperand(0));
  239. NewReg = MCOperand::createReg(MRI.getMatchingSuperReg(
  240. Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
  241. NewMI.addOperand(NewReg);
  242. // Copy the rest operands into NewMI.
  243. for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
  244. NewMI.addOperand(MI->getOperand(i));
  245. printInstruction(&NewMI, Address, STI, O);
  246. return;
  247. }
  248. break;
  249. }
  250. case ARM::TSB:
  251. case ARM::t2TSB:
  252. O << "\ttsb\tcsync";
  253. return;
  254. case ARM::t2DSB:
  255. switch (MI->getOperand(0).getImm()) {
  256. default:
  257. if (!printAliasInstr(MI, Address, STI, O))
  258. printInstruction(MI, Address, STI, O);
  259. break;
  260. case 0:
  261. O << "\tssbb";
  262. break;
  263. case 4:
  264. O << "\tpssbb";
  265. break;
  266. }
  267. printAnnotation(O, Annot);
  268. return;
  269. }
  270. if (!printAliasInstr(MI, Address, STI, O))
  271. printInstruction(MI, Address, STI, O);
  272. printAnnotation(O, Annot);
  273. }
  274. void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
  275. const MCSubtargetInfo &STI, raw_ostream &O) {
  276. const MCOperand &Op = MI->getOperand(OpNo);
  277. if (Op.isReg()) {
  278. unsigned Reg = Op.getReg();
  279. printRegName(O, Reg);
  280. } else if (Op.isImm()) {
  281. O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
  282. } else {
  283. assert(Op.isExpr() && "unknown operand kind in printOperand");
  284. const MCExpr *Expr = Op.getExpr();
  285. switch (Expr->getKind()) {
  286. case MCExpr::Binary:
  287. O << '#';
  288. Expr->print(O, &MAI);
  289. break;
  290. case MCExpr::Constant: {
  291. // If a symbolic branch target was added as a constant expression then
  292. // print that address in hex. And only print 32 unsigned bits for the
  293. // address.
  294. const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
  295. int64_t TargetAddress;
  296. if (!Constant->evaluateAsAbsolute(TargetAddress)) {
  297. O << '#';
  298. Expr->print(O, &MAI);
  299. } else {
  300. O << "0x";
  301. O.write_hex(static_cast<uint32_t>(TargetAddress));
  302. }
  303. break;
  304. }
  305. default:
  306. // FIXME: Should we always treat this as if it is a constant literal and
  307. // prefix it with '#'?
  308. Expr->print(O, &MAI);
  309. break;
  310. }
  311. }
  312. }
  313. void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
  314. const MCSubtargetInfo &STI,
  315. raw_ostream &O) {
  316. const MCOperand &MO1 = MI->getOperand(OpNum);
  317. if (MO1.isExpr()) {
  318. MO1.getExpr()->print(O, &MAI);
  319. return;
  320. }
  321. O << markup("<mem:") << "[pc, ";
  322. int32_t OffImm = (int32_t)MO1.getImm();
  323. bool isSub = OffImm < 0;
  324. // Special value for #-0. All others are normal.
  325. if (OffImm == INT32_MIN)
  326. OffImm = 0;
  327. if (isSub) {
  328. O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
  329. } else {
  330. O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
  331. }
  332. O << "]" << markup(">");
  333. }
  334. // so_reg is a 4-operand unit corresponding to register forms of the A5.1
  335. // "Addressing Mode 1 - Data-processing operands" forms. This includes:
  336. // REG 0 0 - e.g. R5
  337. // REG REG 0,SH_OPC - e.g. R5, ROR R3
  338. // REG 0 IMM,SH_OPC - e.g. R5, LSL #3
  339. void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
  340. const MCSubtargetInfo &STI,
  341. raw_ostream &O) {
  342. const MCOperand &MO1 = MI->getOperand(OpNum);
  343. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  344. const MCOperand &MO3 = MI->getOperand(OpNum + 2);
  345. printRegName(O, MO1.getReg());
  346. // Print the shift opc.
  347. ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
  348. O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
  349. if (ShOpc == ARM_AM::rrx)
  350. return;
  351. O << ' ';
  352. printRegName(O, MO2.getReg());
  353. assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
  354. }
  355. void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
  356. const MCSubtargetInfo &STI,
  357. raw_ostream &O) {
  358. const MCOperand &MO1 = MI->getOperand(OpNum);
  359. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  360. printRegName(O, MO1.getReg());
  361. // Print the shift opc.
  362. printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
  363. ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
  364. }
  365. //===--------------------------------------------------------------------===//
  366. // Addressing Mode #2
  367. //===--------------------------------------------------------------------===//
  368. void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
  369. const MCSubtargetInfo &STI,
  370. raw_ostream &O) {
  371. const MCOperand &MO1 = MI->getOperand(Op);
  372. const MCOperand &MO2 = MI->getOperand(Op + 1);
  373. const MCOperand &MO3 = MI->getOperand(Op + 2);
  374. O << markup("<mem:") << "[";
  375. printRegName(O, MO1.getReg());
  376. if (!MO2.getReg()) {
  377. if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
  378. O << ", " << markup("<imm:") << "#"
  379. << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
  380. << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
  381. }
  382. O << "]" << markup(">");
  383. return;
  384. }
  385. O << ", ";
  386. O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
  387. printRegName(O, MO2.getReg());
  388. printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
  389. ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
  390. O << "]" << markup(">");
  391. }
  392. void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
  393. const MCSubtargetInfo &STI,
  394. raw_ostream &O) {
  395. const MCOperand &MO1 = MI->getOperand(Op);
  396. const MCOperand &MO2 = MI->getOperand(Op + 1);
  397. O << markup("<mem:") << "[";
  398. printRegName(O, MO1.getReg());
  399. O << ", ";
  400. printRegName(O, MO2.getReg());
  401. O << "]" << markup(">");
  402. }
  403. void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
  404. const MCSubtargetInfo &STI,
  405. raw_ostream &O) {
  406. const MCOperand &MO1 = MI->getOperand(Op);
  407. const MCOperand &MO2 = MI->getOperand(Op + 1);
  408. O << markup("<mem:") << "[";
  409. printRegName(O, MO1.getReg());
  410. O << ", ";
  411. printRegName(O, MO2.getReg());
  412. O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
  413. }
  414. void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
  415. const MCSubtargetInfo &STI,
  416. raw_ostream &O) {
  417. const MCOperand &MO1 = MI->getOperand(Op);
  418. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  419. printOperand(MI, Op, STI, O);
  420. return;
  421. }
  422. #ifndef NDEBUG
  423. const MCOperand &MO3 = MI->getOperand(Op + 2);
  424. unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
  425. assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
  426. #endif
  427. printAM2PreOrOffsetIndexOp(MI, Op, STI, O);
  428. }
  429. void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
  430. unsigned OpNum,
  431. const MCSubtargetInfo &STI,
  432. raw_ostream &O) {
  433. const MCOperand &MO1 = MI->getOperand(OpNum);
  434. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  435. if (!MO1.getReg()) {
  436. unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
  437. O << markup("<imm:") << '#'
  438. << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
  439. << markup(">");
  440. return;
  441. }
  442. O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
  443. printRegName(O, MO1.getReg());
  444. printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
  445. ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
  446. }
  447. //===--------------------------------------------------------------------===//
  448. // Addressing Mode #3
  449. //===--------------------------------------------------------------------===//
  450. void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
  451. raw_ostream &O,
  452. bool AlwaysPrintImm0) {
  453. const MCOperand &MO1 = MI->getOperand(Op);
  454. const MCOperand &MO2 = MI->getOperand(Op + 1);
  455. const MCOperand &MO3 = MI->getOperand(Op + 2);
  456. O << markup("<mem:") << '[';
  457. printRegName(O, MO1.getReg());
  458. if (MO2.getReg()) {
  459. O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
  460. printRegName(O, MO2.getReg());
  461. O << ']' << markup(">");
  462. return;
  463. }
  464. // If the op is sub we have to print the immediate even if it is 0
  465. unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
  466. ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
  467. if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
  468. O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
  469. << markup(">");
  470. }
  471. O << ']' << markup(">");
  472. }
  473. template <bool AlwaysPrintImm0>
  474. void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
  475. const MCSubtargetInfo &STI,
  476. raw_ostream &O) {
  477. const MCOperand &MO1 = MI->getOperand(Op);
  478. if (!MO1.isReg()) { // For label symbolic references.
  479. printOperand(MI, Op, STI, O);
  480. return;
  481. }
  482. assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
  483. ARMII::IndexModePost &&
  484. "unexpected idxmode");
  485. printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
  486. }
  487. void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
  488. unsigned OpNum,
  489. const MCSubtargetInfo &STI,
  490. raw_ostream &O) {
  491. const MCOperand &MO1 = MI->getOperand(OpNum);
  492. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  493. if (MO1.getReg()) {
  494. O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
  495. printRegName(O, MO1.getReg());
  496. return;
  497. }
  498. unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
  499. O << markup("<imm:") << '#'
  500. << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
  501. << markup(">");
  502. }
  503. void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
  504. const MCSubtargetInfo &STI,
  505. raw_ostream &O) {
  506. const MCOperand &MO = MI->getOperand(OpNum);
  507. unsigned Imm = MO.getImm();
  508. O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
  509. << markup(">");
  510. }
  511. void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
  512. const MCSubtargetInfo &STI,
  513. raw_ostream &O) {
  514. const MCOperand &MO1 = MI->getOperand(OpNum);
  515. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  516. O << (MO2.getImm() ? "" : "-");
  517. printRegName(O, MO1.getReg());
  518. }
  519. void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
  520. const MCSubtargetInfo &STI,
  521. raw_ostream &O) {
  522. const MCOperand &MO = MI->getOperand(OpNum);
  523. unsigned Imm = MO.getImm();
  524. O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
  525. << markup(">");
  526. }
  527. template<int shift>
  528. void ARMInstPrinter::printMveAddrModeRQOperand(const MCInst *MI, unsigned OpNum,
  529. const MCSubtargetInfo &STI,
  530. raw_ostream &O) {
  531. const MCOperand &MO1 = MI->getOperand(OpNum);
  532. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  533. O << markup("<mem:") << "[";
  534. printRegName(O, MO1.getReg());
  535. O << ", ";
  536. printRegName(O, MO2.getReg());
  537. if (shift > 0)
  538. printRegImmShift(O, ARM_AM::uxtw, shift, UseMarkup);
  539. O << "]" << markup(">");
  540. }
  541. void ARMInstPrinter::printMveAddrModeQOperand(const MCInst *MI, unsigned OpNum,
  542. const MCSubtargetInfo &STI,
  543. raw_ostream &O) {
  544. const MCOperand &MO1 = MI->getOperand(OpNum);
  545. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  546. O << markup("<mem:") << "[";
  547. printRegName(O, MO1.getReg());
  548. int64_t Imm = MO2.getImm();
  549. if (Imm != 0)
  550. O << ", " << markup("<imm:") << '#' << Imm << markup(">");
  551. O << "]" << markup(">");
  552. }
  553. void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
  554. const MCSubtargetInfo &STI,
  555. raw_ostream &O) {
  556. ARM_AM::AMSubMode Mode =
  557. ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
  558. O << ARM_AM::getAMSubModeStr(Mode);
  559. }
  560. template <bool AlwaysPrintImm0>
  561. void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
  562. const MCSubtargetInfo &STI,
  563. raw_ostream &O) {
  564. const MCOperand &MO1 = MI->getOperand(OpNum);
  565. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  566. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  567. printOperand(MI, OpNum, STI, O);
  568. return;
  569. }
  570. O << markup("<mem:") << "[";
  571. printRegName(O, MO1.getReg());
  572. unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
  573. ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
  574. if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
  575. O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
  576. << ImmOffs * 4 << markup(">");
  577. }
  578. O << "]" << markup(">");
  579. }
  580. template <bool AlwaysPrintImm0>
  581. void ARMInstPrinter::printAddrMode5FP16Operand(const MCInst *MI, unsigned OpNum,
  582. const MCSubtargetInfo &STI,
  583. raw_ostream &O) {
  584. const MCOperand &MO1 = MI->getOperand(OpNum);
  585. const MCOperand &MO2 = MI->getOperand(OpNum+1);
  586. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  587. printOperand(MI, OpNum, STI, O);
  588. return;
  589. }
  590. O << markup("<mem:") << "[";
  591. printRegName(O, MO1.getReg());
  592. unsigned ImmOffs = ARM_AM::getAM5FP16Offset(MO2.getImm());
  593. unsigned Op = ARM_AM::getAM5FP16Op(MO2.getImm());
  594. if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
  595. O << ", "
  596. << markup("<imm:")
  597. << "#"
  598. << ARM_AM::getAddrOpcStr(ARM_AM::getAM5FP16Op(MO2.getImm()))
  599. << ImmOffs * 2
  600. << markup(">");
  601. }
  602. O << "]" << markup(">");
  603. }
  604. void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
  605. const MCSubtargetInfo &STI,
  606. raw_ostream &O) {
  607. const MCOperand &MO1 = MI->getOperand(OpNum);
  608. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  609. O << markup("<mem:") << "[";
  610. printRegName(O, MO1.getReg());
  611. if (MO2.getImm()) {
  612. O << ":" << (MO2.getImm() << 3);
  613. }
  614. O << "]" << markup(">");
  615. }
  616. void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
  617. const MCSubtargetInfo &STI,
  618. raw_ostream &O) {
  619. const MCOperand &MO1 = MI->getOperand(OpNum);
  620. O << markup("<mem:") << "[";
  621. printRegName(O, MO1.getReg());
  622. O << "]" << markup(">");
  623. }
  624. void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
  625. unsigned OpNum,
  626. const MCSubtargetInfo &STI,
  627. raw_ostream &O) {
  628. const MCOperand &MO = MI->getOperand(OpNum);
  629. if (MO.getReg() == 0)
  630. O << "!";
  631. else {
  632. O << ", ";
  633. printRegName(O, MO.getReg());
  634. }
  635. }
  636. void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
  637. unsigned OpNum,
  638. const MCSubtargetInfo &STI,
  639. raw_ostream &O) {
  640. const MCOperand &MO = MI->getOperand(OpNum);
  641. uint32_t v = ~MO.getImm();
  642. int32_t lsb = countTrailingZeros(v);
  643. int32_t width = (32 - countLeadingZeros(v)) - lsb;
  644. assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
  645. O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
  646. << '#' << width << markup(">");
  647. }
  648. void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
  649. const MCSubtargetInfo &STI,
  650. raw_ostream &O) {
  651. unsigned val = MI->getOperand(OpNum).getImm();
  652. O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]);
  653. }
  654. void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
  655. const MCSubtargetInfo &STI,
  656. raw_ostream &O) {
  657. unsigned val = MI->getOperand(OpNum).getImm();
  658. O << ARM_ISB::InstSyncBOptToString(val);
  659. }
  660. void ARMInstPrinter::printTraceSyncBOption(const MCInst *MI, unsigned OpNum,
  661. const MCSubtargetInfo &STI,
  662. raw_ostream &O) {
  663. unsigned val = MI->getOperand(OpNum).getImm();
  664. O << ARM_TSB::TraceSyncBOptToString(val);
  665. }
  666. void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
  667. const MCSubtargetInfo &STI,
  668. raw_ostream &O) {
  669. unsigned ShiftOp = MI->getOperand(OpNum).getImm();
  670. bool isASR = (ShiftOp & (1 << 5)) != 0;
  671. unsigned Amt = ShiftOp & 0x1f;
  672. if (isASR) {
  673. O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
  674. << markup(">");
  675. } else if (Amt) {
  676. O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
  677. }
  678. }
  679. void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
  680. const MCSubtargetInfo &STI,
  681. raw_ostream &O) {
  682. unsigned Imm = MI->getOperand(OpNum).getImm();
  683. if (Imm == 0)
  684. return;
  685. assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
  686. O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
  687. }
  688. void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
  689. const MCSubtargetInfo &STI,
  690. raw_ostream &O) {
  691. unsigned Imm = MI->getOperand(OpNum).getImm();
  692. // A shift amount of 32 is encoded as 0.
  693. if (Imm == 0)
  694. Imm = 32;
  695. assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
  696. O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
  697. }
  698. void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
  699. const MCSubtargetInfo &STI,
  700. raw_ostream &O) {
  701. if (MI->getOpcode() != ARM::t2CLRM) {
  702. assert(std::is_sorted(MI->begin() + OpNum, MI->end(),
  703. [&](const MCOperand &LHS, const MCOperand &RHS) {
  704. return MRI.getEncodingValue(LHS.getReg()) <
  705. MRI.getEncodingValue(RHS.getReg());
  706. }));
  707. }
  708. O << "{";
  709. for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
  710. if (i != OpNum)
  711. O << ", ";
  712. printRegName(O, MI->getOperand(i).getReg());
  713. }
  714. O << "}";
  715. }
  716. void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
  717. const MCSubtargetInfo &STI,
  718. raw_ostream &O) {
  719. unsigned Reg = MI->getOperand(OpNum).getReg();
  720. printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
  721. O << ", ";
  722. printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
  723. }
  724. void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
  725. const MCSubtargetInfo &STI,
  726. raw_ostream &O) {
  727. const MCOperand &Op = MI->getOperand(OpNum);
  728. if (Op.getImm())
  729. O << "be";
  730. else
  731. O << "le";
  732. }
  733. void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
  734. const MCSubtargetInfo &STI, raw_ostream &O) {
  735. const MCOperand &Op = MI->getOperand(OpNum);
  736. O << ARM_PROC::IModToString(Op.getImm());
  737. }
  738. void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
  739. const MCSubtargetInfo &STI, raw_ostream &O) {
  740. const MCOperand &Op = MI->getOperand(OpNum);
  741. unsigned IFlags = Op.getImm();
  742. for (int i = 2; i >= 0; --i)
  743. if (IFlags & (1 << i))
  744. O << ARM_PROC::IFlagsToString(1 << i);
  745. if (IFlags == 0)
  746. O << "none";
  747. }
  748. void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
  749. const MCSubtargetInfo &STI,
  750. raw_ostream &O) {
  751. const MCOperand &Op = MI->getOperand(OpNum);
  752. const FeatureBitset &FeatureBits = STI.getFeatureBits();
  753. if (FeatureBits[ARM::FeatureMClass]) {
  754. unsigned SYSm = Op.getImm() & 0xFFF; // 12-bit SYSm
  755. unsigned Opcode = MI->getOpcode();
  756. // For writes, handle extended mask bits if the DSP extension is present.
  757. if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) {
  758. auto TheReg =ARMSysReg::lookupMClassSysRegBy12bitSYSmValue(SYSm);
  759. if (TheReg && TheReg->isInRequiredFeatures({ARM::FeatureDSP})) {
  760. O << TheReg->Name;
  761. return;
  762. }
  763. }
  764. // Handle the basic 8-bit mask.
  765. SYSm &= 0xff;
  766. if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) {
  767. // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
  768. // alias for MSR APSR_nzcvq.
  769. auto TheReg = ARMSysReg::lookupMClassSysRegAPSRNonDeprecated(SYSm);
  770. if (TheReg) {
  771. O << TheReg->Name;
  772. return;
  773. }
  774. }
  775. auto TheReg = ARMSysReg::lookupMClassSysRegBy8bitSYSmValue(SYSm);
  776. if (TheReg) {
  777. O << TheReg->Name;
  778. return;
  779. }
  780. O << SYSm;
  781. return;
  782. }
  783. // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
  784. // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
  785. unsigned SpecRegRBit = Op.getImm() >> 4;
  786. unsigned Mask = Op.getImm() & 0xf;
  787. if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
  788. O << "APSR_";
  789. switch (Mask) {
  790. default:
  791. llvm_unreachable("Unexpected mask value!");
  792. case 4:
  793. O << "g";
  794. return;
  795. case 8:
  796. O << "nzcvq";
  797. return;
  798. case 12:
  799. O << "nzcvqg";
  800. return;
  801. }
  802. }
  803. if (SpecRegRBit)
  804. O << "SPSR";
  805. else
  806. O << "CPSR";
  807. if (Mask) {
  808. O << '_';
  809. if (Mask & 8)
  810. O << 'f';
  811. if (Mask & 4)
  812. O << 's';
  813. if (Mask & 2)
  814. O << 'x';
  815. if (Mask & 1)
  816. O << 'c';
  817. }
  818. }
  819. void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
  820. const MCSubtargetInfo &STI,
  821. raw_ostream &O) {
  822. uint32_t Banked = MI->getOperand(OpNum).getImm();
  823. auto TheReg = ARMBankedReg::lookupBankedRegByEncoding(Banked);
  824. assert(TheReg && "invalid banked register operand");
  825. std::string Name = TheReg->Name;
  826. uint32_t isSPSR = (Banked & 0x20) >> 5;
  827. if (isSPSR)
  828. Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'
  829. O << Name;
  830. }
  831. void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
  832. const MCSubtargetInfo &STI,
  833. raw_ostream &O) {
  834. ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
  835. // Handle the undefined 15 CC value here for printing so we don't abort().
  836. if ((unsigned)CC == 15)
  837. O << "<und>";
  838. else if (CC != ARMCC::AL)
  839. O << ARMCondCodeToString(CC);
  840. }
  841. void ARMInstPrinter::printMandatoryRestrictedPredicateOperand(
  842. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  843. raw_ostream &O) {
  844. if ((ARMCC::CondCodes)MI->getOperand(OpNum).getImm() == ARMCC::HS)
  845. O << "cs";
  846. else
  847. printMandatoryPredicateOperand(MI, OpNum, STI, O);
  848. }
  849. void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
  850. unsigned OpNum,
  851. const MCSubtargetInfo &STI,
  852. raw_ostream &O) {
  853. ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
  854. O << ARMCondCodeToString(CC);
  855. }
  856. void ARMInstPrinter::printMandatoryInvertedPredicateOperand(const MCInst *MI,
  857. unsigned OpNum,
  858. const MCSubtargetInfo &STI,
  859. raw_ostream &O) {
  860. ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
  861. O << ARMCondCodeToString(ARMCC::getOppositeCondition(CC));
  862. }
  863. void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
  864. const MCSubtargetInfo &STI,
  865. raw_ostream &O) {
  866. if (MI->getOperand(OpNum).getReg()) {
  867. assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
  868. "Expect ARM CPSR register!");
  869. O << 's';
  870. }
  871. }
  872. void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
  873. const MCSubtargetInfo &STI,
  874. raw_ostream &O) {
  875. O << MI->getOperand(OpNum).getImm();
  876. }
  877. void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
  878. const MCSubtargetInfo &STI,
  879. raw_ostream &O) {
  880. O << "p" << MI->getOperand(OpNum).getImm();
  881. }
  882. void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
  883. const MCSubtargetInfo &STI,
  884. raw_ostream &O) {
  885. O << "c" << MI->getOperand(OpNum).getImm();
  886. }
  887. void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
  888. const MCSubtargetInfo &STI,
  889. raw_ostream &O) {
  890. O << "{" << MI->getOperand(OpNum).getImm() << "}";
  891. }
  892. void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
  893. const MCSubtargetInfo &STI, raw_ostream &O) {
  894. llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
  895. }
  896. template <unsigned scale>
  897. void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
  898. const MCSubtargetInfo &STI,
  899. raw_ostream &O) {
  900. const MCOperand &MO = MI->getOperand(OpNum);
  901. if (MO.isExpr()) {
  902. MO.getExpr()->print(O, &MAI);
  903. return;
  904. }
  905. int32_t OffImm = (int32_t)MO.getImm() << scale;
  906. O << markup("<imm:");
  907. if (OffImm == INT32_MIN)
  908. O << "#-0";
  909. else if (OffImm < 0)
  910. O << "#-" << -OffImm;
  911. else
  912. O << "#" << OffImm;
  913. O << markup(">");
  914. }
  915. void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
  916. const MCSubtargetInfo &STI,
  917. raw_ostream &O) {
  918. O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
  919. << markup(">");
  920. }
  921. void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
  922. const MCSubtargetInfo &STI,
  923. raw_ostream &O) {
  924. unsigned Imm = MI->getOperand(OpNum).getImm();
  925. O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
  926. << markup(">");
  927. }
  928. void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
  929. const MCSubtargetInfo &STI,
  930. raw_ostream &O) {
  931. // (3 - the number of trailing zeros) is the number of then / else.
  932. unsigned Mask = MI->getOperand(OpNum).getImm();
  933. unsigned NumTZ = countTrailingZeros(Mask);
  934. assert(NumTZ <= 3 && "Invalid IT mask!");
  935. for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
  936. if ((Mask >> Pos) & 1)
  937. O << 'e';
  938. else
  939. O << 't';
  940. }
  941. }
  942. void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
  943. const MCSubtargetInfo &STI,
  944. raw_ostream &O) {
  945. const MCOperand &MO1 = MI->getOperand(Op);
  946. const MCOperand &MO2 = MI->getOperand(Op + 1);
  947. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  948. printOperand(MI, Op, STI, O);
  949. return;
  950. }
  951. O << markup("<mem:") << "[";
  952. printRegName(O, MO1.getReg());
  953. if (unsigned RegNum = MO2.getReg()) {
  954. O << ", ";
  955. printRegName(O, RegNum);
  956. }
  957. O << "]" << markup(">");
  958. }
  959. void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
  960. unsigned Op,
  961. const MCSubtargetInfo &STI,
  962. raw_ostream &O,
  963. unsigned Scale) {
  964. const MCOperand &MO1 = MI->getOperand(Op);
  965. const MCOperand &MO2 = MI->getOperand(Op + 1);
  966. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  967. printOperand(MI, Op, STI, O);
  968. return;
  969. }
  970. O << markup("<mem:") << "[";
  971. printRegName(O, MO1.getReg());
  972. if (unsigned ImmOffs = MO2.getImm()) {
  973. O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
  974. << markup(">");
  975. }
  976. O << "]" << markup(">");
  977. }
  978. void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
  979. unsigned Op,
  980. const MCSubtargetInfo &STI,
  981. raw_ostream &O) {
  982. printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1);
  983. }
  984. void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
  985. unsigned Op,
  986. const MCSubtargetInfo &STI,
  987. raw_ostream &O) {
  988. printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2);
  989. }
  990. void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
  991. unsigned Op,
  992. const MCSubtargetInfo &STI,
  993. raw_ostream &O) {
  994. printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
  995. }
  996. void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
  997. const MCSubtargetInfo &STI,
  998. raw_ostream &O) {
  999. printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
  1000. }
  1001. // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
  1002. // register with shift forms.
  1003. // REG 0 0 - e.g. R5
  1004. // REG IMM, SH_OPC - e.g. R5, LSL #3
  1005. void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
  1006. const MCSubtargetInfo &STI,
  1007. raw_ostream &O) {
  1008. const MCOperand &MO1 = MI->getOperand(OpNum);
  1009. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1010. unsigned Reg = MO1.getReg();
  1011. printRegName(O, Reg);
  1012. // Print the shift opc.
  1013. assert(MO2.isImm() && "Not a valid t2_so_reg value!");
  1014. printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
  1015. ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
  1016. }
  1017. template <bool AlwaysPrintImm0>
  1018. void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
  1019. const MCSubtargetInfo &STI,
  1020. raw_ostream &O) {
  1021. const MCOperand &MO1 = MI->getOperand(OpNum);
  1022. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1023. if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
  1024. printOperand(MI, OpNum, STI, O);
  1025. return;
  1026. }
  1027. O << markup("<mem:") << "[";
  1028. printRegName(O, MO1.getReg());
  1029. int32_t OffImm = (int32_t)MO2.getImm();
  1030. bool isSub = OffImm < 0;
  1031. // Special value for #-0. All others are normal.
  1032. if (OffImm == INT32_MIN)
  1033. OffImm = 0;
  1034. if (isSub) {
  1035. O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
  1036. } else if (AlwaysPrintImm0 || OffImm > 0) {
  1037. O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
  1038. }
  1039. O << "]" << markup(">");
  1040. }
  1041. template <bool AlwaysPrintImm0>
  1042. void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
  1043. unsigned OpNum,
  1044. const MCSubtargetInfo &STI,
  1045. raw_ostream &O) {
  1046. const MCOperand &MO1 = MI->getOperand(OpNum);
  1047. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1048. O << markup("<mem:") << "[";
  1049. printRegName(O, MO1.getReg());
  1050. int32_t OffImm = (int32_t)MO2.getImm();
  1051. bool isSub = OffImm < 0;
  1052. // Don't print +0.
  1053. if (OffImm == INT32_MIN)
  1054. OffImm = 0;
  1055. if (isSub) {
  1056. O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
  1057. } else if (AlwaysPrintImm0 || OffImm > 0) {
  1058. O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
  1059. }
  1060. O << "]" << markup(">");
  1061. }
  1062. template <bool AlwaysPrintImm0>
  1063. void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
  1064. unsigned OpNum,
  1065. const MCSubtargetInfo &STI,
  1066. raw_ostream &O) {
  1067. const MCOperand &MO1 = MI->getOperand(OpNum);
  1068. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1069. if (!MO1.isReg()) { // For label symbolic references.
  1070. printOperand(MI, OpNum, STI, O);
  1071. return;
  1072. }
  1073. O << markup("<mem:") << "[";
  1074. printRegName(O, MO1.getReg());
  1075. int32_t OffImm = (int32_t)MO2.getImm();
  1076. bool isSub = OffImm < 0;
  1077. assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
  1078. // Don't print +0.
  1079. if (OffImm == INT32_MIN)
  1080. OffImm = 0;
  1081. if (isSub) {
  1082. O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
  1083. } else if (AlwaysPrintImm0 || OffImm > 0) {
  1084. O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
  1085. }
  1086. O << "]" << markup(">");
  1087. }
  1088. void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(
  1089. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1090. raw_ostream &O) {
  1091. const MCOperand &MO1 = MI->getOperand(OpNum);
  1092. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1093. O << markup("<mem:") << "[";
  1094. printRegName(O, MO1.getReg());
  1095. if (MO2.getImm()) {
  1096. O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
  1097. << markup(">");
  1098. }
  1099. O << "]" << markup(">");
  1100. }
  1101. void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(
  1102. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1103. raw_ostream &O) {
  1104. const MCOperand &MO1 = MI->getOperand(OpNum);
  1105. int32_t OffImm = (int32_t)MO1.getImm();
  1106. O << ", " << markup("<imm:");
  1107. if (OffImm == INT32_MIN)
  1108. O << "#-0";
  1109. else if (OffImm < 0)
  1110. O << "#-" << -OffImm;
  1111. else
  1112. O << "#" << OffImm;
  1113. O << markup(">");
  1114. }
  1115. void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(
  1116. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1117. raw_ostream &O) {
  1118. const MCOperand &MO1 = MI->getOperand(OpNum);
  1119. int32_t OffImm = (int32_t)MO1.getImm();
  1120. assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
  1121. O << ", " << markup("<imm:");
  1122. if (OffImm == INT32_MIN)
  1123. O << "#-0";
  1124. else if (OffImm < 0)
  1125. O << "#-" << -OffImm;
  1126. else
  1127. O << "#" << OffImm;
  1128. O << markup(">");
  1129. }
  1130. void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
  1131. unsigned OpNum,
  1132. const MCSubtargetInfo &STI,
  1133. raw_ostream &O) {
  1134. const MCOperand &MO1 = MI->getOperand(OpNum);
  1135. const MCOperand &MO2 = MI->getOperand(OpNum + 1);
  1136. const MCOperand &MO3 = MI->getOperand(OpNum + 2);
  1137. O << markup("<mem:") << "[";
  1138. printRegName(O, MO1.getReg());
  1139. assert(MO2.getReg() && "Invalid so_reg load / store address!");
  1140. O << ", ";
  1141. printRegName(O, MO2.getReg());
  1142. unsigned ShAmt = MO3.getImm();
  1143. if (ShAmt) {
  1144. assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
  1145. O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
  1146. }
  1147. O << "]" << markup(">");
  1148. }
  1149. void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
  1150. const MCSubtargetInfo &STI,
  1151. raw_ostream &O) {
  1152. const MCOperand &MO = MI->getOperand(OpNum);
  1153. O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
  1154. << markup(">");
  1155. }
  1156. void ARMInstPrinter::printVMOVModImmOperand(const MCInst *MI, unsigned OpNum,
  1157. const MCSubtargetInfo &STI,
  1158. raw_ostream &O) {
  1159. unsigned EncodedImm = MI->getOperand(OpNum).getImm();
  1160. unsigned EltBits;
  1161. uint64_t Val = ARM_AM::decodeVMOVModImm(EncodedImm, EltBits);
  1162. O << markup("<imm:") << "#0x";
  1163. O.write_hex(Val);
  1164. O << markup(">");
  1165. }
  1166. void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
  1167. const MCSubtargetInfo &STI,
  1168. raw_ostream &O) {
  1169. unsigned Imm = MI->getOperand(OpNum).getImm();
  1170. O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
  1171. }
  1172. void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
  1173. const MCSubtargetInfo &STI,
  1174. raw_ostream &O) {
  1175. unsigned Imm = MI->getOperand(OpNum).getImm();
  1176. if (Imm == 0)
  1177. return;
  1178. assert(Imm <= 3 && "illegal ror immediate!");
  1179. O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">");
  1180. }
  1181. void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
  1182. const MCSubtargetInfo &STI,
  1183. raw_ostream &O) {
  1184. MCOperand Op = MI->getOperand(OpNum);
  1185. // Support for fixups (MCFixup)
  1186. if (Op.isExpr())
  1187. return printOperand(MI, OpNum, STI, O);
  1188. unsigned Bits = Op.getImm() & 0xFF;
  1189. unsigned Rot = (Op.getImm() & 0xF00) >> 7;
  1190. bool PrintUnsigned = false;
  1191. switch (MI->getOpcode()) {
  1192. case ARM::MOVi:
  1193. // Movs to PC should be treated unsigned
  1194. PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
  1195. break;
  1196. case ARM::MSRi:
  1197. // Movs to special registers should be treated unsigned
  1198. PrintUnsigned = true;
  1199. break;
  1200. }
  1201. int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
  1202. if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
  1203. // #rot has the least possible value
  1204. O << "#" << markup("<imm:");
  1205. if (PrintUnsigned)
  1206. O << static_cast<uint32_t>(Rotated);
  1207. else
  1208. O << Rotated;
  1209. O << markup(">");
  1210. return;
  1211. }
  1212. // Explicit #bits, #rot implied
  1213. O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
  1214. << Rot << markup(">");
  1215. }
  1216. void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
  1217. const MCSubtargetInfo &STI, raw_ostream &O) {
  1218. O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
  1219. << markup(">");
  1220. }
  1221. void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
  1222. const MCSubtargetInfo &STI, raw_ostream &O) {
  1223. O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
  1224. << markup(">");
  1225. }
  1226. void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
  1227. const MCSubtargetInfo &STI,
  1228. raw_ostream &O) {
  1229. O << "[" << MI->getOperand(OpNum).getImm() << "]";
  1230. }
  1231. void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
  1232. const MCSubtargetInfo &STI,
  1233. raw_ostream &O) {
  1234. O << "{";
  1235. printRegName(O, MI->getOperand(OpNum).getReg());
  1236. O << "}";
  1237. }
  1238. void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
  1239. const MCSubtargetInfo &STI,
  1240. raw_ostream &O) {
  1241. unsigned Reg = MI->getOperand(OpNum).getReg();
  1242. unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
  1243. unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
  1244. O << "{";
  1245. printRegName(O, Reg0);
  1246. O << ", ";
  1247. printRegName(O, Reg1);
  1248. O << "}";
  1249. }
  1250. void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
  1251. const MCSubtargetInfo &STI,
  1252. raw_ostream &O) {
  1253. unsigned Reg = MI->getOperand(OpNum).getReg();
  1254. unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
  1255. unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
  1256. O << "{";
  1257. printRegName(O, Reg0);
  1258. O << ", ";
  1259. printRegName(O, Reg1);
  1260. O << "}";
  1261. }
  1262. void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
  1263. const MCSubtargetInfo &STI,
  1264. raw_ostream &O) {
  1265. // Normally, it's not safe to use register enum values directly with
  1266. // addition to get the next register, but for VFP registers, the
  1267. // sort order is guaranteed because they're all of the form D<n>.
  1268. O << "{";
  1269. printRegName(O, MI->getOperand(OpNum).getReg());
  1270. O << ", ";
  1271. printRegName(O, MI->getOperand(OpNum).getReg() + 1);
  1272. O << ", ";
  1273. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1274. O << "}";
  1275. }
  1276. void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
  1277. const MCSubtargetInfo &STI,
  1278. raw_ostream &O) {
  1279. // Normally, it's not safe to use register enum values directly with
  1280. // addition to get the next register, but for VFP registers, the
  1281. // sort order is guaranteed because they're all of the form D<n>.
  1282. O << "{";
  1283. printRegName(O, MI->getOperand(OpNum).getReg());
  1284. O << ", ";
  1285. printRegName(O, MI->getOperand(OpNum).getReg() + 1);
  1286. O << ", ";
  1287. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1288. O << ", ";
  1289. printRegName(O, MI->getOperand(OpNum).getReg() + 3);
  1290. O << "}";
  1291. }
  1292. void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
  1293. unsigned OpNum,
  1294. const MCSubtargetInfo &STI,
  1295. raw_ostream &O) {
  1296. O << "{";
  1297. printRegName(O, MI->getOperand(OpNum).getReg());
  1298. O << "[]}";
  1299. }
  1300. void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
  1301. unsigned OpNum,
  1302. const MCSubtargetInfo &STI,
  1303. raw_ostream &O) {
  1304. unsigned Reg = MI->getOperand(OpNum).getReg();
  1305. unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
  1306. unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
  1307. O << "{";
  1308. printRegName(O, Reg0);
  1309. O << "[], ";
  1310. printRegName(O, Reg1);
  1311. O << "[]}";
  1312. }
  1313. void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
  1314. unsigned OpNum,
  1315. const MCSubtargetInfo &STI,
  1316. raw_ostream &O) {
  1317. // Normally, it's not safe to use register enum values directly with
  1318. // addition to get the next register, but for VFP registers, the
  1319. // sort order is guaranteed because they're all of the form D<n>.
  1320. O << "{";
  1321. printRegName(O, MI->getOperand(OpNum).getReg());
  1322. O << "[], ";
  1323. printRegName(O, MI->getOperand(OpNum).getReg() + 1);
  1324. O << "[], ";
  1325. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1326. O << "[]}";
  1327. }
  1328. void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
  1329. unsigned OpNum,
  1330. const MCSubtargetInfo &STI,
  1331. raw_ostream &O) {
  1332. // Normally, it's not safe to use register enum values directly with
  1333. // addition to get the next register, but for VFP registers, the
  1334. // sort order is guaranteed because they're all of the form D<n>.
  1335. O << "{";
  1336. printRegName(O, MI->getOperand(OpNum).getReg());
  1337. O << "[], ";
  1338. printRegName(O, MI->getOperand(OpNum).getReg() + 1);
  1339. O << "[], ";
  1340. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1341. O << "[], ";
  1342. printRegName(O, MI->getOperand(OpNum).getReg() + 3);
  1343. O << "[]}";
  1344. }
  1345. void ARMInstPrinter::printVectorListTwoSpacedAllLanes(
  1346. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1347. raw_ostream &O) {
  1348. unsigned Reg = MI->getOperand(OpNum).getReg();
  1349. unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
  1350. unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
  1351. O << "{";
  1352. printRegName(O, Reg0);
  1353. O << "[], ";
  1354. printRegName(O, Reg1);
  1355. O << "[]}";
  1356. }
  1357. void ARMInstPrinter::printVectorListThreeSpacedAllLanes(
  1358. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1359. raw_ostream &O) {
  1360. // Normally, it's not safe to use register enum values directly with
  1361. // addition to get the next register, but for VFP registers, the
  1362. // sort order is guaranteed because they're all of the form D<n>.
  1363. O << "{";
  1364. printRegName(O, MI->getOperand(OpNum).getReg());
  1365. O << "[], ";
  1366. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1367. O << "[], ";
  1368. printRegName(O, MI->getOperand(OpNum).getReg() + 4);
  1369. O << "[]}";
  1370. }
  1371. void ARMInstPrinter::printVectorListFourSpacedAllLanes(
  1372. const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
  1373. raw_ostream &O) {
  1374. // Normally, it's not safe to use register enum values directly with
  1375. // addition to get the next register, but for VFP registers, the
  1376. // sort order is guaranteed because they're all of the form D<n>.
  1377. O << "{";
  1378. printRegName(O, MI->getOperand(OpNum).getReg());
  1379. O << "[], ";
  1380. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1381. O << "[], ";
  1382. printRegName(O, MI->getOperand(OpNum).getReg() + 4);
  1383. O << "[], ";
  1384. printRegName(O, MI->getOperand(OpNum).getReg() + 6);
  1385. O << "[]}";
  1386. }
  1387. void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
  1388. unsigned OpNum,
  1389. const MCSubtargetInfo &STI,
  1390. raw_ostream &O) {
  1391. // Normally, it's not safe to use register enum values directly with
  1392. // addition to get the next register, but for VFP registers, the
  1393. // sort order is guaranteed because they're all of the form D<n>.
  1394. O << "{";
  1395. printRegName(O, MI->getOperand(OpNum).getReg());
  1396. O << ", ";
  1397. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1398. O << ", ";
  1399. printRegName(O, MI->getOperand(OpNum).getReg() + 4);
  1400. O << "}";
  1401. }
  1402. void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
  1403. const MCSubtargetInfo &STI,
  1404. raw_ostream &O) {
  1405. // Normally, it's not safe to use register enum values directly with
  1406. // addition to get the next register, but for VFP registers, the
  1407. // sort order is guaranteed because they're all of the form D<n>.
  1408. O << "{";
  1409. printRegName(O, MI->getOperand(OpNum).getReg());
  1410. O << ", ";
  1411. printRegName(O, MI->getOperand(OpNum).getReg() + 2);
  1412. O << ", ";
  1413. printRegName(O, MI->getOperand(OpNum).getReg() + 4);
  1414. O << ", ";
  1415. printRegName(O, MI->getOperand(OpNum).getReg() + 6);
  1416. O << "}";
  1417. }
  1418. template<unsigned NumRegs>
  1419. void ARMInstPrinter::printMVEVectorList(const MCInst *MI, unsigned OpNum,
  1420. const MCSubtargetInfo &STI,
  1421. raw_ostream &O) {
  1422. unsigned Reg = MI->getOperand(OpNum).getReg();
  1423. const char *Prefix = "{";
  1424. for (unsigned i = 0; i < NumRegs; i++) {
  1425. O << Prefix;
  1426. printRegName(O, MRI.getSubReg(Reg, ARM::qsub_0 + i));
  1427. Prefix = ", ";
  1428. }
  1429. O << "}";
  1430. }
  1431. template<int64_t Angle, int64_t Remainder>
  1432. void ARMInstPrinter::printComplexRotationOp(const MCInst *MI, unsigned OpNo,
  1433. const MCSubtargetInfo &STI,
  1434. raw_ostream &O) {
  1435. unsigned Val = MI->getOperand(OpNo).getImm();
  1436. O << "#" << (Val * Angle) + Remainder;
  1437. }
  1438. void ARMInstPrinter::printVPTPredicateOperand(const MCInst *MI, unsigned OpNum,
  1439. const MCSubtargetInfo &STI,
  1440. raw_ostream &O) {
  1441. ARMVCC::VPTCodes CC = (ARMVCC::VPTCodes)MI->getOperand(OpNum).getImm();
  1442. if (CC != ARMVCC::None)
  1443. O << ARMVPTPredToString(CC);
  1444. }
  1445. void ARMInstPrinter::printVPTMask(const MCInst *MI, unsigned OpNum,
  1446. const MCSubtargetInfo &STI,
  1447. raw_ostream &O) {
  1448. // (3 - the number of trailing zeroes) is the number of them / else.
  1449. unsigned Mask = MI->getOperand(OpNum).getImm();
  1450. unsigned NumTZ = countTrailingZeros(Mask);
  1451. assert(NumTZ <= 3 && "Invalid VPT mask!");
  1452. for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
  1453. bool T = ((Mask >> Pos) & 1) == 0;
  1454. if (T)
  1455. O << 't';
  1456. else
  1457. O << 'e';
  1458. }
  1459. }
  1460. void ARMInstPrinter::printMveSaturateOp(const MCInst *MI, unsigned OpNum,
  1461. const MCSubtargetInfo &STI,
  1462. raw_ostream &O) {
  1463. uint32_t Val = MI->getOperand(OpNum).getImm();
  1464. assert(Val <= 1 && "Invalid MVE saturate operand");
  1465. O << "#" << (Val == 1 ? 48 : 64);
  1466. }