ARMDisassembler.cpp 229 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686
  1. //===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. #include "ARMBaseInstrInfo.h"
  9. #include "MCTargetDesc/ARMAddressingModes.h"
  10. #include "MCTargetDesc/ARMBaseInfo.h"
  11. #include "MCTargetDesc/ARMMCTargetDesc.h"
  12. #include "TargetInfo/ARMTargetInfo.h"
  13. #include "Utils/ARMBaseInfo.h"
  14. #include "llvm/MC/MCContext.h"
  15. #include "llvm/MC/MCDisassembler/MCDisassembler.h"
  16. #include "llvm/MC/MCFixedLenDisassembler.h"
  17. #include "llvm/MC/MCInst.h"
  18. #include "llvm/MC/MCInstrDesc.h"
  19. #include "llvm/MC/MCSubtargetInfo.h"
  20. #include "llvm/MC/SubtargetFeature.h"
  21. #include "llvm/Support/Compiler.h"
  22. #include "llvm/Support/ErrorHandling.h"
  23. #include "llvm/Support/MathExtras.h"
  24. #include "llvm/Support/TargetRegistry.h"
  25. #include "llvm/Support/raw_ostream.h"
  26. #include <algorithm>
  27. #include <cassert>
  28. #include <cstdint>
  29. #include <vector>
  30. using namespace llvm;
  31. #define DEBUG_TYPE "arm-disassembler"
  32. using DecodeStatus = MCDisassembler::DecodeStatus;
  33. namespace {
  34. // Handles the condition code status of instructions in IT blocks
  35. class ITStatus
  36. {
  37. public:
  38. // Returns the condition code for instruction in IT block
  39. unsigned getITCC() {
  40. unsigned CC = ARMCC::AL;
  41. if (instrInITBlock())
  42. CC = ITStates.back();
  43. return CC;
  44. }
  45. // Advances the IT block state to the next T or E
  46. void advanceITState() {
  47. ITStates.pop_back();
  48. }
  49. // Returns true if the current instruction is in an IT block
  50. bool instrInITBlock() {
  51. return !ITStates.empty();
  52. }
  53. // Returns true if current instruction is the last instruction in an IT block
  54. bool instrLastInITBlock() {
  55. return ITStates.size() == 1;
  56. }
  57. // Called when decoding an IT instruction. Sets the IT state for
  58. // the following instructions that for the IT block. Firstcond
  59. // corresponds to the field in the IT instruction encoding; Mask
  60. // is in the MCOperand format in which 1 means 'else' and 0 'then'.
  61. void setITState(char Firstcond, char Mask) {
  62. // (3 - the number of trailing zeros) is the number of then / else.
  63. unsigned NumTZ = countTrailingZeros<uint8_t>(Mask);
  64. unsigned char CCBits = static_cast<unsigned char>(Firstcond & 0xf);
  65. assert(NumTZ <= 3 && "Invalid IT mask!");
  66. // push condition codes onto the stack the correct order for the pops
  67. for (unsigned Pos = NumTZ+1; Pos <= 3; ++Pos) {
  68. unsigned Else = (Mask >> Pos) & 1;
  69. ITStates.push_back(CCBits ^ Else);
  70. }
  71. ITStates.push_back(CCBits);
  72. }
  73. private:
  74. std::vector<unsigned char> ITStates;
  75. };
  76. class VPTStatus
  77. {
  78. public:
  79. unsigned getVPTPred() {
  80. unsigned Pred = ARMVCC::None;
  81. if (instrInVPTBlock())
  82. Pred = VPTStates.back();
  83. return Pred;
  84. }
  85. void advanceVPTState() {
  86. VPTStates.pop_back();
  87. }
  88. bool instrInVPTBlock() {
  89. return !VPTStates.empty();
  90. }
  91. bool instrLastInVPTBlock() {
  92. return VPTStates.size() == 1;
  93. }
  94. void setVPTState(char Mask) {
  95. // (3 - the number of trailing zeros) is the number of then / else.
  96. unsigned NumTZ = countTrailingZeros<uint8_t>(Mask);
  97. assert(NumTZ <= 3 && "Invalid VPT mask!");
  98. // push predicates onto the stack the correct order for the pops
  99. for (unsigned Pos = NumTZ+1; Pos <= 3; ++Pos) {
  100. bool T = ((Mask >> Pos) & 1) == 0;
  101. if (T)
  102. VPTStates.push_back(ARMVCC::Then);
  103. else
  104. VPTStates.push_back(ARMVCC::Else);
  105. }
  106. VPTStates.push_back(ARMVCC::Then);
  107. }
  108. private:
  109. SmallVector<unsigned char, 4> VPTStates;
  110. };
  111. /// ARM disassembler for all ARM platforms.
  112. class ARMDisassembler : public MCDisassembler {
  113. public:
  114. ARMDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) :
  115. MCDisassembler(STI, Ctx) {
  116. }
  117. ~ARMDisassembler() override = default;
  118. DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
  119. ArrayRef<uint8_t> Bytes, uint64_t Address,
  120. raw_ostream &CStream) const override;
  121. private:
  122. DecodeStatus getARMInstruction(MCInst &Instr, uint64_t &Size,
  123. ArrayRef<uint8_t> Bytes, uint64_t Address,
  124. raw_ostream &CStream) const;
  125. DecodeStatus getThumbInstruction(MCInst &Instr, uint64_t &Size,
  126. ArrayRef<uint8_t> Bytes, uint64_t Address,
  127. raw_ostream &CStream) const;
  128. mutable ITStatus ITBlock;
  129. mutable VPTStatus VPTBlock;
  130. DecodeStatus AddThumbPredicate(MCInst&) const;
  131. void UpdateThumbVFPPredicate(DecodeStatus &, MCInst&) const;
  132. };
  133. } // end anonymous namespace
  134. static bool Check(DecodeStatus &Out, DecodeStatus In) {
  135. switch (In) {
  136. case MCDisassembler::Success:
  137. // Out stays the same.
  138. return true;
  139. case MCDisassembler::SoftFail:
  140. Out = In;
  141. return true;
  142. case MCDisassembler::Fail:
  143. Out = In;
  144. return false;
  145. }
  146. llvm_unreachable("Invalid DecodeStatus!");
  147. }
  148. // Forward declare these because the autogenerated code will reference them.
  149. // Definitions are further down.
  150. static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  151. uint64_t Address, const void *Decoder);
  152. static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  153. uint64_t Address, const void *Decoder);
  154. static DecodeStatus DecodetGPROddRegisterClass(MCInst &Inst, unsigned RegNo,
  155. uint64_t Address, const void *Decoder);
  156. static DecodeStatus DecodetGPREvenRegisterClass(MCInst &Inst, unsigned RegNo,
  157. uint64_t Address, const void *Decoder);
  158. static DecodeStatus
  159. DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst &Inst, unsigned RegNo,
  160. uint64_t Address, const void *Decoder);
  161. static DecodeStatus DecodeGPRnopcRegisterClass(MCInst &Inst,
  162. unsigned RegNo, uint64_t Address,
  163. const void *Decoder);
  164. static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst &Inst,
  165. unsigned RegNo, uint64_t Address,
  166. const void *Decoder);
  167. static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst &Inst,
  168. unsigned RegNo, uint64_t Address,
  169. const void *Decoder);
  170. static DecodeStatus DecodeGPRwithZRnospRegisterClass(
  171. MCInst &Inst, unsigned RegNo, uint64_t Address, const void *Decoder);
  172. static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  173. uint64_t Address, const void *Decoder);
  174. static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  175. uint64_t Address, const void *Decoder);
  176. static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  177. uint64_t Address, const void *Decoder);
  178. static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo,
  179. uint64_t Address, const void *Decoder);
  180. static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst &Inst, unsigned RegNo,
  181. uint64_t Address, const void *Decoder);
  182. static DecodeStatus DecodeGPRspRegisterClass(MCInst &Inst, unsigned RegNo,
  183. uint64_t Address,
  184. const void *Decoder);
  185. static DecodeStatus DecodeHPRRegisterClass(MCInst &Inst, unsigned RegNo,
  186. uint64_t Address, const void *Decoder);
  187. static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
  188. uint64_t Address, const void *Decoder);
  189. static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
  190. uint64_t Address, const void *Decoder);
  191. static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  192. uint64_t Address, const void *Decoder);
  193. static DecodeStatus DecodeSPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  194. uint64_t Address, const void *Decoder);
  195. static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst &Inst,
  196. unsigned RegNo,
  197. uint64_t Address,
  198. const void *Decoder);
  199. static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  200. uint64_t Address, const void *Decoder);
  201. static DecodeStatus DecodeMQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  202. uint64_t Address, const void *Decoder);
  203. static DecodeStatus DecodeQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  204. uint64_t Address, const void *Decoder);
  205. static DecodeStatus DecodeQQQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  206. uint64_t Address, const void *Decoder);
  207. static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
  208. uint64_t Address, const void *Decoder);
  209. static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
  210. unsigned RegNo, uint64_t Address,
  211. const void *Decoder);
  212. static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
  213. uint64_t Address, const void *Decoder);
  214. static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
  215. uint64_t Address, const void *Decoder);
  216. static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
  217. uint64_t Address, const void *Decoder);
  218. static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
  219. uint64_t Address, const void *Decoder);
  220. static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
  221. uint64_t Address, const void *Decoder);
  222. static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Insn,
  223. uint64_t Address, const void *Decoder);
  224. static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
  225. uint64_t Address, const void *Decoder);
  226. static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst &Inst,
  227. unsigned Insn,
  228. uint64_t Address,
  229. const void *Decoder);
  230. static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Insn,
  231. uint64_t Address, const void *Decoder);
  232. static DecodeStatus DecodeAddrMode3Instruction(MCInst &Inst,unsigned Insn,
  233. uint64_t Address, const void *Decoder);
  234. static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Insn,
  235. uint64_t Address, const void *Decoder);
  236. static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Insn,
  237. uint64_t Address, const void *Decoder);
  238. static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst & Inst,
  239. unsigned Insn,
  240. uint64_t Adddress,
  241. const void *Decoder);
  242. static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
  243. uint64_t Address, const void *Decoder);
  244. static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
  245. uint64_t Address, const void *Decoder);
  246. static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
  247. uint64_t Address, const void *Decoder);
  248. static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn,
  249. uint64_t Address, const void *Decoder);
  250. static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
  251. uint64_t Address, const void *Decoder);
  252. static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn,
  253. uint64_t Address, const void *Decoder);
  254. static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn,
  255. uint64_t Address, const void *Decoder);
  256. static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
  257. uint64_t Address, const void *Decoder);
  258. static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
  259. uint64_t Address, const void *Decoder);
  260. static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
  261. uint64_t Address, const void *Decoder);
  262. static DecodeStatus DecodeAddrMode5FP16Operand(MCInst &Inst, unsigned Val,
  263. uint64_t Address, const void *Decoder);
  264. static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
  265. uint64_t Address, const void *Decoder);
  266. static DecodeStatus DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
  267. uint64_t Address, const void *Decoder);
  268. static DecodeStatus DecodeBranchImmInstruction(MCInst &Inst,unsigned Insn,
  269. uint64_t Address, const void *Decoder);
  270. static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
  271. uint64_t Address, const void *Decoder);
  272. static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Val,
  273. uint64_t Address, const void *Decoder);
  274. static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Val,
  275. uint64_t Address, const void *Decoder);
  276. static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Val,
  277. uint64_t Address, const void *Decoder);
  278. static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Val,
  279. uint64_t Address, const void *Decoder);
  280. static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Val,
  281. uint64_t Address, const void *Decoder);
  282. static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Val,
  283. uint64_t Address, const void *Decoder);
  284. static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Val,
  285. uint64_t Address, const void *Decoder);
  286. static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Val,
  287. uint64_t Address, const void *Decoder);
  288. static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Val,
  289. uint64_t Address, const void *Decoder);
  290. static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Val,
  291. uint64_t Address, const void *Decoder);
  292. static DecodeStatus DecodeVMOVModImmInstruction(MCInst &Inst,unsigned Val,
  293. uint64_t Address, const void *Decoder);
  294. static DecodeStatus DecodeMVEModImmInstruction(MCInst &Inst,unsigned Val,
  295. uint64_t Address, const void *Decoder);
  296. static DecodeStatus DecodeMVEVADCInstruction(MCInst &Inst, unsigned Insn,
  297. uint64_t Address, const void *Decoder);
  298. static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Val,
  299. uint64_t Address, const void *Decoder);
  300. static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
  301. uint64_t Address, const void *Decoder);
  302. static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
  303. uint64_t Address, const void *Decoder);
  304. static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
  305. uint64_t Address, const void *Decoder);
  306. static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
  307. uint64_t Address, const void *Decoder);
  308. static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
  309. uint64_t Address, const void *Decoder);
  310. static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
  311. uint64_t Address, const void *Decoder);
  312. static DecodeStatus DecodeMveAddrModeRQ(MCInst &Inst, unsigned Insn,
  313. uint64_t Address, const void *Decoder);
  314. template<int shift>
  315. static DecodeStatus DecodeMveAddrModeQ(MCInst &Inst, unsigned Insn,
  316. uint64_t Address, const void *Decoder);
  317. static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Insn,
  318. uint64_t Address, const void *Decoder);
  319. static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Insn,
  320. uint64_t Address, const void *Decoder);
  321. static DecodeStatus DecodeInstSyncBarrierOption(MCInst &Inst, unsigned Insn,
  322. uint64_t Address, const void *Decoder);
  323. static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Insn,
  324. uint64_t Address, const void *Decoder);
  325. static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Insn,
  326. uint64_t Address, const void *Decoder);
  327. static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
  328. uint64_t Address, const void *Decoder);
  329. static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
  330. uint64_t Address, const void *Decoder);
  331. static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
  332. uint64_t Address, const void *Decoder);
  333. static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
  334. uint64_t Address, const void *Decoder);
  335. static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
  336. uint64_t Address, const void *Decoder);
  337. static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
  338. uint64_t Address, const void *Decoder);
  339. static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
  340. uint64_t Address, const void *Decoder);
  341. static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
  342. uint64_t Address, const void *Decoder);
  343. static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
  344. uint64_t Address, const void *Decoder);
  345. static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
  346. uint64_t Address, const void *Decoder);
  347. static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
  348. uint64_t Address, const void *Decoder);
  349. static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
  350. uint64_t Address, const void *Decoder);
  351. static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
  352. uint64_t Address, const void *Decoder);
  353. static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
  354. uint64_t Address, const void *Decoder);
  355. static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
  356. uint64_t Address, const void *Decoder);
  357. static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
  358. uint64_t Address, const void *Decoder);
  359. static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
  360. uint64_t Address, const void *Decoder);
  361. static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
  362. uint64_t Address, const void *Decoder);
  363. static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
  364. uint64_t Address, const void *Decoder);
  365. static DecodeStatus DecodeVCVTImmOperand(MCInst &Inst, unsigned Insn,
  366. uint64_t Address, const void *Decoder);
  367. static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst &Inst,
  368. unsigned Val,
  369. uint64_t Address,
  370. const void *Decoder);
  371. static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
  372. uint64_t Address, const void *Decoder);
  373. static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
  374. uint64_t Address, const void *Decoder);
  375. static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
  376. uint64_t Address, const void *Decoder);
  377. static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
  378. uint64_t Address, const void *Decoder);
  379. static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
  380. uint64_t Address, const void *Decoder);
  381. static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
  382. uint64_t Address, const void *Decoder);
  383. static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
  384. uint64_t Address, const void *Decoder);
  385. static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
  386. uint64_t Address, const void *Decoder);
  387. static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
  388. uint64_t Address, const void *Decoder);
  389. static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Val,
  390. uint64_t Address, const void *Decoder);
  391. static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn,
  392. uint64_t Address, const void* Decoder);
  393. static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn,
  394. uint64_t Address, const void* Decoder);
  395. static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn,
  396. uint64_t Address, const void* Decoder);
  397. static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn,
  398. uint64_t Address, const void* Decoder);
  399. static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
  400. uint64_t Address, const void *Decoder);
  401. static DecodeStatus DecodeT2Imm7S4(MCInst &Inst, unsigned Val,
  402. uint64_t Address, const void *Decoder);
  403. static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
  404. uint64_t Address, const void *Decoder);
  405. static DecodeStatus DecodeT2AddrModeImm7s4(MCInst &Inst, unsigned Val,
  406. uint64_t Address,
  407. const void *Decoder);
  408. static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
  409. uint64_t Address, const void *Decoder);
  410. static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
  411. uint64_t Address, const void *Decoder);
  412. template<int shift>
  413. static DecodeStatus DecodeT2Imm7(MCInst &Inst, unsigned Val,
  414. uint64_t Address, const void *Decoder);
  415. static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
  416. uint64_t Address, const void *Decoder);
  417. template<int shift>
  418. static DecodeStatus DecodeTAddrModeImm7(MCInst &Inst, unsigned Val,
  419. uint64_t Address, const void *Decoder);
  420. template<int shift, int WriteBack>
  421. static DecodeStatus DecodeT2AddrModeImm7(MCInst &Inst, unsigned Val,
  422. uint64_t Address, const void *Decoder);
  423. static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Val,
  424. uint64_t Address, const void *Decoder);
  425. static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
  426. uint64_t Address, const void *Decoder);
  427. static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
  428. uint64_t Address, const void *Decoder);
  429. static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn,
  430. uint64_t Address, const void *Decoder);
  431. static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Insn,
  432. uint64_t Address, const void *Decoder);
  433. static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
  434. uint64_t Address, const void *Decoder);
  435. static DecodeStatus DecodeThumbTableBranch(MCInst &Inst, unsigned Val,
  436. uint64_t Address, const void *Decoder);
  437. static DecodeStatus DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Val,
  438. uint64_t Address, const void *Decoder);
  439. static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
  440. uint64_t Address, const void *Decoder);
  441. static DecodeStatus DecodeThumbBCCTargetOperand(MCInst &Inst,unsigned Val,
  442. uint64_t Address, const void *Decoder);
  443. static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
  444. uint64_t Address, const void *Decoder);
  445. static DecodeStatus DecodeIT(MCInst &Inst, unsigned Val,
  446. uint64_t Address, const void *Decoder);
  447. static DecodeStatus DecodeT2LDRDPreInstruction(MCInst &Inst,unsigned Insn,
  448. uint64_t Address, const void *Decoder);
  449. static DecodeStatus DecodeT2STRDPreInstruction(MCInst &Inst,unsigned Insn,
  450. uint64_t Address, const void *Decoder);
  451. static DecodeStatus DecodeT2Adr(MCInst &Inst, unsigned Val,
  452. uint64_t Address, const void *Decoder);
  453. static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Val,
  454. uint64_t Address, const void *Decoder);
  455. static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, unsigned Val,
  456. uint64_t Address, const void *Decoder);
  457. static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
  458. uint64_t Address, const void *Decoder);
  459. static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst &Inst, unsigned Val,
  460. uint64_t Address, const void *Decoder);
  461. static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val,
  462. uint64_t Address, const void *Decoder);
  463. template <bool isSigned, bool isNeg, bool zeroPermitted, int size>
  464. static DecodeStatus DecodeBFLabelOperand(MCInst &Inst, unsigned val,
  465. uint64_t Address, const void *Decoder);
  466. static DecodeStatus DecodeBFAfterTargetOperand(MCInst &Inst, unsigned val,
  467. uint64_t Address,
  468. const void *Decoder);
  469. static DecodeStatus DecodePredNoALOperand(MCInst &Inst, unsigned Val,
  470. uint64_t Address,
  471. const void *Decoder);
  472. static DecodeStatus DecodeLOLoop(MCInst &Inst, unsigned Insn, uint64_t Address,
  473. const void *Decoder);
  474. static DecodeStatus DecodeLongShiftOperand(MCInst &Inst, unsigned Val,
  475. uint64_t Address,
  476. const void *Decoder);
  477. static DecodeStatus DecodeVSCCLRM(MCInst &Inst, unsigned Insn, uint64_t Address,
  478. const void *Decoder);
  479. static DecodeStatus DecodeVPTMaskOperand(MCInst &Inst, unsigned Val,
  480. uint64_t Address, const void *Decoder);
  481. static DecodeStatus DecodeVpredROperand(MCInst &Inst, unsigned Val,
  482. uint64_t Address, const void *Decoder);
  483. static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst &Inst, unsigned Val,
  484. uint64_t Address,
  485. const void *Decoder);
  486. static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst &Inst, unsigned Val,
  487. uint64_t Address,
  488. const void *Decoder);
  489. static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst &Inst, unsigned Val,
  490. uint64_t Address,
  491. const void *Decoder);
  492. static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst &Inst,
  493. unsigned Val,
  494. uint64_t Address,
  495. const void *Decoder);
  496. template<bool Writeback>
  497. static DecodeStatus DecodeVSTRVLDR_SYSREG(MCInst &Inst, unsigned Insn,
  498. uint64_t Address,
  499. const void *Decoder);
  500. template<int shift>
  501. static DecodeStatus DecodeMVE_MEM_1_pre(MCInst &Inst, unsigned Val,
  502. uint64_t Address, const void *Decoder);
  503. template<int shift>
  504. static DecodeStatus DecodeMVE_MEM_2_pre(MCInst &Inst, unsigned Val,
  505. uint64_t Address, const void *Decoder);
  506. template<int shift>
  507. static DecodeStatus DecodeMVE_MEM_3_pre(MCInst &Inst, unsigned Val,
  508. uint64_t Address, const void *Decoder);
  509. template<unsigned MinLog, unsigned MaxLog>
  510. static DecodeStatus DecodePowerTwoOperand(MCInst &Inst, unsigned Val,
  511. uint64_t Address,
  512. const void *Decoder);
  513. template<unsigned start>
  514. static DecodeStatus DecodeMVEPairVectorIndexOperand(MCInst &Inst, unsigned Val,
  515. uint64_t Address,
  516. const void *Decoder);
  517. static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst &Inst, unsigned Insn,
  518. uint64_t Address,
  519. const void *Decoder);
  520. static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst &Inst, unsigned Insn,
  521. uint64_t Address,
  522. const void *Decoder);
  523. static DecodeStatus DecodeMVEVCVTt1fp(MCInst &Inst, unsigned Insn,
  524. uint64_t Address, const void *Decoder);
  525. typedef DecodeStatus OperandDecoder(MCInst &Inst, unsigned Val,
  526. uint64_t Address, const void *Decoder);
  527. template<bool scalar, OperandDecoder predicate_decoder>
  528. static DecodeStatus DecodeMVEVCMP(MCInst &Inst, unsigned Insn,
  529. uint64_t Address, const void *Decoder);
  530. static DecodeStatus DecodeMveVCTP(MCInst &Inst, unsigned Insn,
  531. uint64_t Address, const void *Decoder);
  532. static DecodeStatus DecodeMVEVPNOT(MCInst &Inst, unsigned Insn,
  533. uint64_t Address, const void *Decoder);
  534. static DecodeStatus DecodeMVEOverlappingLongShift(MCInst &Inst, unsigned Insn,
  535. uint64_t Address,
  536. const void *Decoder);
  537. static DecodeStatus DecodeT2AddSubSPImm(MCInst &Inst, unsigned Insn,
  538. uint64_t Address, const void *Decoder);
  539. #include "ARMGenDisassemblerTables.inc"
  540. static MCDisassembler *createARMDisassembler(const Target &T,
  541. const MCSubtargetInfo &STI,
  542. MCContext &Ctx) {
  543. return new ARMDisassembler(STI, Ctx);
  544. }
  545. // Post-decoding checks
  546. static DecodeStatus checkDecodedInstruction(MCInst &MI, uint64_t &Size,
  547. uint64_t Address, raw_ostream &CS,
  548. uint32_t Insn,
  549. DecodeStatus Result) {
  550. switch (MI.getOpcode()) {
  551. case ARM::HVC: {
  552. // HVC is undefined if condition = 0xf otherwise upredictable
  553. // if condition != 0xe
  554. uint32_t Cond = (Insn >> 28) & 0xF;
  555. if (Cond == 0xF)
  556. return MCDisassembler::Fail;
  557. if (Cond != 0xE)
  558. return MCDisassembler::SoftFail;
  559. return Result;
  560. }
  561. case ARM::t2ADDri:
  562. case ARM::t2ADDri12:
  563. case ARM::t2ADDrr:
  564. case ARM::t2ADDrs:
  565. case ARM::t2SUBri:
  566. case ARM::t2SUBri12:
  567. case ARM::t2SUBrr:
  568. case ARM::t2SUBrs:
  569. if (MI.getOperand(0).getReg() == ARM::SP &&
  570. MI.getOperand(1).getReg() != ARM::SP)
  571. return MCDisassembler::SoftFail;
  572. return Result;
  573. default: return Result;
  574. }
  575. }
  576. DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
  577. ArrayRef<uint8_t> Bytes,
  578. uint64_t Address,
  579. raw_ostream &CS) const {
  580. if (STI.getFeatureBits()[ARM::ModeThumb])
  581. return getThumbInstruction(MI, Size, Bytes, Address, CS);
  582. return getARMInstruction(MI, Size, Bytes, Address, CS);
  583. }
  584. DecodeStatus ARMDisassembler::getARMInstruction(MCInst &MI, uint64_t &Size,
  585. ArrayRef<uint8_t> Bytes,
  586. uint64_t Address,
  587. raw_ostream &CS) const {
  588. CommentStream = &CS;
  589. assert(!STI.getFeatureBits()[ARM::ModeThumb] &&
  590. "Asked to disassemble an ARM instruction but Subtarget is in Thumb "
  591. "mode!");
  592. // We want to read exactly 4 bytes of data.
  593. if (Bytes.size() < 4) {
  594. Size = 0;
  595. return MCDisassembler::Fail;
  596. }
  597. // Encoded as a small-endian 32-bit word in the stream.
  598. uint32_t Insn =
  599. (Bytes[3] << 24) | (Bytes[2] << 16) | (Bytes[1] << 8) | (Bytes[0] << 0);
  600. // Calling the auto-generated decoder function.
  601. DecodeStatus Result =
  602. decodeInstruction(DecoderTableARM32, MI, Insn, Address, this, STI);
  603. if (Result != MCDisassembler::Fail) {
  604. Size = 4;
  605. return checkDecodedInstruction(MI, Size, Address, CS, Insn, Result);
  606. }
  607. struct DecodeTable {
  608. const uint8_t *P;
  609. bool DecodePred;
  610. };
  611. const DecodeTable Tables[] = {
  612. {DecoderTableVFP32, false}, {DecoderTableVFPV832, false},
  613. {DecoderTableNEONData32, true}, {DecoderTableNEONLoadStore32, true},
  614. {DecoderTableNEONDup32, true}, {DecoderTablev8NEON32, false},
  615. {DecoderTablev8Crypto32, false},
  616. };
  617. for (auto Table : Tables) {
  618. Result = decodeInstruction(Table.P, MI, Insn, Address, this, STI);
  619. if (Result != MCDisassembler::Fail) {
  620. Size = 4;
  621. // Add a fake predicate operand, because we share these instruction
  622. // definitions with Thumb2 where these instructions are predicable.
  623. if (Table.DecodePred && !DecodePredicateOperand(MI, 0xE, Address, this))
  624. return MCDisassembler::Fail;
  625. return Result;
  626. }
  627. }
  628. Result =
  629. decodeInstruction(DecoderTableCoProc32, MI, Insn, Address, this, STI);
  630. if (Result != MCDisassembler::Fail) {
  631. Size = 4;
  632. return checkDecodedInstruction(MI, Size, Address, CS, Insn, Result);
  633. }
  634. Size = 4;
  635. return MCDisassembler::Fail;
  636. }
  637. namespace llvm {
  638. extern const MCInstrDesc ARMInsts[];
  639. } // end namespace llvm
  640. /// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
  641. /// immediate Value in the MCInst. The immediate Value has had any PC
  642. /// adjustment made by the caller. If the instruction is a branch instruction
  643. /// then isBranch is true, else false. If the getOpInfo() function was set as
  644. /// part of the setupForSymbolicDisassembly() call then that function is called
  645. /// to get any symbolic information at the Address for this instruction. If
  646. /// that returns non-zero then the symbolic information it returns is used to
  647. /// create an MCExpr and that is added as an operand to the MCInst. If
  648. /// getOpInfo() returns zero and isBranch is true then a symbol look up for
  649. /// Value is done and if a symbol is found an MCExpr is created with that, else
  650. /// an MCExpr with Value is created. This function returns true if it adds an
  651. /// operand to the MCInst and false otherwise.
  652. static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
  653. bool isBranch, uint64_t InstSize,
  654. MCInst &MI, const void *Decoder) {
  655. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  656. // FIXME: Does it make sense for value to be negative?
  657. return Dis->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address, isBranch,
  658. /* Offset */ 0, InstSize);
  659. }
  660. /// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
  661. /// referenced by a load instruction with the base register that is the Pc.
  662. /// These can often be values in a literal pool near the Address of the
  663. /// instruction. The Address of the instruction and its immediate Value are
  664. /// used as a possible literal pool entry. The SymbolLookUp call back will
  665. /// return the name of a symbol referenced by the literal pool's entry if
  666. /// the referenced address is that of a symbol. Or it will return a pointer to
  667. /// a literal 'C' string if the referenced address of the literal pool's entry
  668. /// is an address into a section with 'C' string literals.
  669. static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
  670. const void *Decoder) {
  671. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  672. Dis->tryAddingPcLoadReferenceComment(Value, Address);
  673. }
  674. // Thumb1 instructions don't have explicit S bits. Rather, they
  675. // implicitly set CPSR. Since it's not represented in the encoding, the
  676. // auto-generated decoder won't inject the CPSR operand. We need to fix
  677. // that as a post-pass.
  678. static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
  679. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  680. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  681. MCInst::iterator I = MI.begin();
  682. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  683. if (I == MI.end()) break;
  684. if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
  685. if (i > 0 && OpInfo[i-1].isPredicate()) continue;
  686. MI.insert(I, MCOperand::createReg(InITBlock ? 0 : ARM::CPSR));
  687. return;
  688. }
  689. }
  690. MI.insert(I, MCOperand::createReg(InITBlock ? 0 : ARM::CPSR));
  691. }
  692. static bool isVectorPredicable(unsigned Opcode) {
  693. const MCOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
  694. unsigned short NumOps = ARMInsts[Opcode].NumOperands;
  695. for (unsigned i = 0; i < NumOps; ++i) {
  696. if (ARM::isVpred(OpInfo[i].OperandType))
  697. return true;
  698. }
  699. return false;
  700. }
  701. // Most Thumb instructions don't have explicit predicates in the
  702. // encoding, but rather get their predicates from IT context. We need
  703. // to fix up the predicate operands using this context information as a
  704. // post-pass.
  705. MCDisassembler::DecodeStatus
  706. ARMDisassembler::AddThumbPredicate(MCInst &MI) const {
  707. MCDisassembler::DecodeStatus S = Success;
  708. const FeatureBitset &FeatureBits = getSubtargetInfo().getFeatureBits();
  709. // A few instructions actually have predicates encoded in them. Don't
  710. // try to overwrite it if we're seeing one of those.
  711. switch (MI.getOpcode()) {
  712. case ARM::tBcc:
  713. case ARM::t2Bcc:
  714. case ARM::tCBZ:
  715. case ARM::tCBNZ:
  716. case ARM::tCPS:
  717. case ARM::t2CPS3p:
  718. case ARM::t2CPS2p:
  719. case ARM::t2CPS1p:
  720. case ARM::t2CSEL:
  721. case ARM::t2CSINC:
  722. case ARM::t2CSINV:
  723. case ARM::t2CSNEG:
  724. case ARM::tMOVSr:
  725. case ARM::tSETEND:
  726. // Some instructions (mostly conditional branches) are not
  727. // allowed in IT blocks.
  728. if (ITBlock.instrInITBlock())
  729. S = SoftFail;
  730. else
  731. return Success;
  732. break;
  733. case ARM::t2HINT:
  734. if (MI.getOperand(0).getImm() == 0x10 && (FeatureBits[ARM::FeatureRAS]) != 0)
  735. S = SoftFail;
  736. break;
  737. case ARM::tB:
  738. case ARM::t2B:
  739. case ARM::t2TBB:
  740. case ARM::t2TBH:
  741. // Some instructions (mostly unconditional branches) can
  742. // only appears at the end of, or outside of, an IT.
  743. if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
  744. S = SoftFail;
  745. break;
  746. default:
  747. break;
  748. }
  749. // Warn on non-VPT predicable instruction in a VPT block and a VPT
  750. // predicable instruction in an IT block
  751. if ((!isVectorPredicable(MI.getOpcode()) && VPTBlock.instrInVPTBlock()) ||
  752. (isVectorPredicable(MI.getOpcode()) && ITBlock.instrInITBlock()))
  753. S = SoftFail;
  754. // If we're in an IT/VPT block, base the predicate on that. Otherwise,
  755. // assume a predicate of AL.
  756. unsigned CC = ARMCC::AL;
  757. unsigned VCC = ARMVCC::None;
  758. if (ITBlock.instrInITBlock()) {
  759. CC = ITBlock.getITCC();
  760. ITBlock.advanceITState();
  761. } else if (VPTBlock.instrInVPTBlock()) {
  762. VCC = VPTBlock.getVPTPred();
  763. VPTBlock.advanceVPTState();
  764. }
  765. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  766. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  767. MCInst::iterator CCI = MI.begin();
  768. for (unsigned i = 0; i < NumOps; ++i, ++CCI) {
  769. if (OpInfo[i].isPredicate() || CCI == MI.end()) break;
  770. }
  771. if (ARMInsts[MI.getOpcode()].isPredicable()) {
  772. CCI = MI.insert(CCI, MCOperand::createImm(CC));
  773. ++CCI;
  774. if (CC == ARMCC::AL)
  775. MI.insert(CCI, MCOperand::createReg(0));
  776. else
  777. MI.insert(CCI, MCOperand::createReg(ARM::CPSR));
  778. } else if (CC != ARMCC::AL) {
  779. Check(S, SoftFail);
  780. }
  781. MCInst::iterator VCCI = MI.begin();
  782. unsigned VCCPos;
  783. for (VCCPos = 0; VCCPos < NumOps; ++VCCPos, ++VCCI) {
  784. if (ARM::isVpred(OpInfo[VCCPos].OperandType) || VCCI == MI.end()) break;
  785. }
  786. if (isVectorPredicable(MI.getOpcode())) {
  787. VCCI = MI.insert(VCCI, MCOperand::createImm(VCC));
  788. ++VCCI;
  789. if (VCC == ARMVCC::None)
  790. MI.insert(VCCI, MCOperand::createReg(0));
  791. else
  792. MI.insert(VCCI, MCOperand::createReg(ARM::P0));
  793. if (OpInfo[VCCPos].OperandType == ARM::OPERAND_VPRED_R) {
  794. int TiedOp = ARMInsts[MI.getOpcode()].getOperandConstraint(
  795. VCCPos + 2, MCOI::TIED_TO);
  796. assert(TiedOp >= 0 &&
  797. "Inactive register in vpred_r is not tied to an output!");
  798. // Copy the operand to ensure it's not invalidated when MI grows.
  799. MI.insert(VCCI, MCOperand(MI.getOperand(TiedOp)));
  800. }
  801. } else if (VCC != ARMVCC::None) {
  802. Check(S, SoftFail);
  803. }
  804. return S;
  805. }
  806. // Thumb VFP instructions are a special case. Because we share their
  807. // encodings between ARM and Thumb modes, and they are predicable in ARM
  808. // mode, the auto-generated decoder will give them an (incorrect)
  809. // predicate operand. We need to rewrite these operands based on the IT
  810. // context as a post-pass.
  811. void ARMDisassembler::UpdateThumbVFPPredicate(
  812. DecodeStatus &S, MCInst &MI) const {
  813. unsigned CC;
  814. CC = ITBlock.getITCC();
  815. if (CC == 0xF)
  816. CC = ARMCC::AL;
  817. if (ITBlock.instrInITBlock())
  818. ITBlock.advanceITState();
  819. else if (VPTBlock.instrInVPTBlock()) {
  820. CC = VPTBlock.getVPTPred();
  821. VPTBlock.advanceVPTState();
  822. }
  823. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  824. MCInst::iterator I = MI.begin();
  825. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  826. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  827. if (OpInfo[i].isPredicate() ) {
  828. if (CC != ARMCC::AL && !ARMInsts[MI.getOpcode()].isPredicable())
  829. Check(S, SoftFail);
  830. I->setImm(CC);
  831. ++I;
  832. if (CC == ARMCC::AL)
  833. I->setReg(0);
  834. else
  835. I->setReg(ARM::CPSR);
  836. return;
  837. }
  838. }
  839. }
  840. DecodeStatus ARMDisassembler::getThumbInstruction(MCInst &MI, uint64_t &Size,
  841. ArrayRef<uint8_t> Bytes,
  842. uint64_t Address,
  843. raw_ostream &CS) const {
  844. CommentStream = &CS;
  845. assert(STI.getFeatureBits()[ARM::ModeThumb] &&
  846. "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
  847. // We want to read exactly 2 bytes of data.
  848. if (Bytes.size() < 2) {
  849. Size = 0;
  850. return MCDisassembler::Fail;
  851. }
  852. uint16_t Insn16 = (Bytes[1] << 8) | Bytes[0];
  853. DecodeStatus Result =
  854. decodeInstruction(DecoderTableThumb16, MI, Insn16, Address, this, STI);
  855. if (Result != MCDisassembler::Fail) {
  856. Size = 2;
  857. Check(Result, AddThumbPredicate(MI));
  858. return Result;
  859. }
  860. Result = decodeInstruction(DecoderTableThumbSBit16, MI, Insn16, Address, this,
  861. STI);
  862. if (Result) {
  863. Size = 2;
  864. bool InITBlock = ITBlock.instrInITBlock();
  865. Check(Result, AddThumbPredicate(MI));
  866. AddThumb1SBit(MI, InITBlock);
  867. return Result;
  868. }
  869. Result =
  870. decodeInstruction(DecoderTableThumb216, MI, Insn16, Address, this, STI);
  871. if (Result != MCDisassembler::Fail) {
  872. Size = 2;
  873. // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
  874. // the Thumb predicate.
  875. if (MI.getOpcode() == ARM::t2IT && ITBlock.instrInITBlock())
  876. Result = MCDisassembler::SoftFail;
  877. Check(Result, AddThumbPredicate(MI));
  878. // If we find an IT instruction, we need to parse its condition
  879. // code and mask operands so that we can apply them correctly
  880. // to the subsequent instructions.
  881. if (MI.getOpcode() == ARM::t2IT) {
  882. unsigned Firstcond = MI.getOperand(0).getImm();
  883. unsigned Mask = MI.getOperand(1).getImm();
  884. ITBlock.setITState(Firstcond, Mask);
  885. // An IT instruction that would give a 'NV' predicate is unpredictable.
  886. if (Firstcond == ARMCC::AL && !isPowerOf2_32(Mask))
  887. CS << "unpredictable IT predicate sequence";
  888. }
  889. return Result;
  890. }
  891. // We want to read exactly 4 bytes of data.
  892. if (Bytes.size() < 4) {
  893. Size = 0;
  894. return MCDisassembler::Fail;
  895. }
  896. uint32_t Insn32 =
  897. (Bytes[3] << 8) | (Bytes[2] << 0) | (Bytes[1] << 24) | (Bytes[0] << 16);
  898. Result =
  899. decodeInstruction(DecoderTableMVE32, MI, Insn32, Address, this, STI);
  900. if (Result != MCDisassembler::Fail) {
  901. Size = 4;
  902. // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
  903. // the VPT predicate.
  904. if (isVPTOpcode(MI.getOpcode()) && VPTBlock.instrInVPTBlock())
  905. Result = MCDisassembler::SoftFail;
  906. Check(Result, AddThumbPredicate(MI));
  907. if (isVPTOpcode(MI.getOpcode())) {
  908. unsigned Mask = MI.getOperand(0).getImm();
  909. VPTBlock.setVPTState(Mask);
  910. }
  911. return Result;
  912. }
  913. Result =
  914. decodeInstruction(DecoderTableThumb32, MI, Insn32, Address, this, STI);
  915. if (Result != MCDisassembler::Fail) {
  916. Size = 4;
  917. bool InITBlock = ITBlock.instrInITBlock();
  918. Check(Result, AddThumbPredicate(MI));
  919. AddThumb1SBit(MI, InITBlock);
  920. return Result;
  921. }
  922. Result =
  923. decodeInstruction(DecoderTableThumb232, MI, Insn32, Address, this, STI);
  924. if (Result != MCDisassembler::Fail) {
  925. Size = 4;
  926. Check(Result, AddThumbPredicate(MI));
  927. return checkDecodedInstruction(MI, Size, Address, CS, Insn32, Result);
  928. }
  929. if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
  930. Result =
  931. decodeInstruction(DecoderTableVFP32, MI, Insn32, Address, this, STI);
  932. if (Result != MCDisassembler::Fail) {
  933. Size = 4;
  934. UpdateThumbVFPPredicate(Result, MI);
  935. return Result;
  936. }
  937. }
  938. Result =
  939. decodeInstruction(DecoderTableVFPV832, MI, Insn32, Address, this, STI);
  940. if (Result != MCDisassembler::Fail) {
  941. Size = 4;
  942. return Result;
  943. }
  944. if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
  945. Result = decodeInstruction(DecoderTableNEONDup32, MI, Insn32, Address, this,
  946. STI);
  947. if (Result != MCDisassembler::Fail) {
  948. Size = 4;
  949. Check(Result, AddThumbPredicate(MI));
  950. return Result;
  951. }
  952. }
  953. if (fieldFromInstruction(Insn32, 24, 8) == 0xF9) {
  954. uint32_t NEONLdStInsn = Insn32;
  955. NEONLdStInsn &= 0xF0FFFFFF;
  956. NEONLdStInsn |= 0x04000000;
  957. Result = decodeInstruction(DecoderTableNEONLoadStore32, MI, NEONLdStInsn,
  958. Address, this, STI);
  959. if (Result != MCDisassembler::Fail) {
  960. Size = 4;
  961. Check(Result, AddThumbPredicate(MI));
  962. return Result;
  963. }
  964. }
  965. if (fieldFromInstruction(Insn32, 24, 4) == 0xF) {
  966. uint32_t NEONDataInsn = Insn32;
  967. NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
  968. NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
  969. NEONDataInsn |= 0x12000000; // Set bits 28 and 25
  970. Result = decodeInstruction(DecoderTableNEONData32, MI, NEONDataInsn,
  971. Address, this, STI);
  972. if (Result != MCDisassembler::Fail) {
  973. Size = 4;
  974. Check(Result, AddThumbPredicate(MI));
  975. return Result;
  976. }
  977. uint32_t NEONCryptoInsn = Insn32;
  978. NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
  979. NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
  980. NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
  981. Result = decodeInstruction(DecoderTablev8Crypto32, MI, NEONCryptoInsn,
  982. Address, this, STI);
  983. if (Result != MCDisassembler::Fail) {
  984. Size = 4;
  985. return Result;
  986. }
  987. uint32_t NEONv8Insn = Insn32;
  988. NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
  989. Result = decodeInstruction(DecoderTablev8NEON32, MI, NEONv8Insn, Address,
  990. this, STI);
  991. if (Result != MCDisassembler::Fail) {
  992. Size = 4;
  993. return Result;
  994. }
  995. }
  996. uint32_t Coproc = fieldFromInstruction(Insn32, 8, 4);
  997. const uint8_t *DecoderTable = ARM::isCDECoproc(Coproc, STI)
  998. ? DecoderTableThumb2CDE32
  999. : DecoderTableThumb2CoProc32;
  1000. Result =
  1001. decodeInstruction(DecoderTable, MI, Insn32, Address, this, STI);
  1002. if (Result != MCDisassembler::Fail) {
  1003. Size = 4;
  1004. Check(Result, AddThumbPredicate(MI));
  1005. return Result;
  1006. }
  1007. Size = 0;
  1008. return MCDisassembler::Fail;
  1009. }
  1010. extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMDisassembler() {
  1011. TargetRegistry::RegisterMCDisassembler(getTheARMLETarget(),
  1012. createARMDisassembler);
  1013. TargetRegistry::RegisterMCDisassembler(getTheARMBETarget(),
  1014. createARMDisassembler);
  1015. TargetRegistry::RegisterMCDisassembler(getTheThumbLETarget(),
  1016. createARMDisassembler);
  1017. TargetRegistry::RegisterMCDisassembler(getTheThumbBETarget(),
  1018. createARMDisassembler);
  1019. }
  1020. static const uint16_t GPRDecoderTable[] = {
  1021. ARM::R0, ARM::R1, ARM::R2, ARM::R3,
  1022. ARM::R4, ARM::R5, ARM::R6, ARM::R7,
  1023. ARM::R8, ARM::R9, ARM::R10, ARM::R11,
  1024. ARM::R12, ARM::SP, ARM::LR, ARM::PC
  1025. };
  1026. static const uint16_t CLRMGPRDecoderTable[] = {
  1027. ARM::R0, ARM::R1, ARM::R2, ARM::R3,
  1028. ARM::R4, ARM::R5, ARM::R6, ARM::R7,
  1029. ARM::R8, ARM::R9, ARM::R10, ARM::R11,
  1030. ARM::R12, 0, ARM::LR, ARM::APSR
  1031. };
  1032. static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1033. uint64_t Address, const void *Decoder) {
  1034. if (RegNo > 15)
  1035. return MCDisassembler::Fail;
  1036. unsigned Register = GPRDecoderTable[RegNo];
  1037. Inst.addOperand(MCOperand::createReg(Register));
  1038. return MCDisassembler::Success;
  1039. }
  1040. static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1041. uint64_t Address,
  1042. const void *Decoder) {
  1043. if (RegNo > 15)
  1044. return MCDisassembler::Fail;
  1045. unsigned Register = CLRMGPRDecoderTable[RegNo];
  1046. if (Register == 0)
  1047. return MCDisassembler::Fail;
  1048. Inst.addOperand(MCOperand::createReg(Register));
  1049. return MCDisassembler::Success;
  1050. }
  1051. static DecodeStatus
  1052. DecodeGPRnopcRegisterClass(MCInst &Inst, unsigned RegNo,
  1053. uint64_t Address, const void *Decoder) {
  1054. DecodeStatus S = MCDisassembler::Success;
  1055. if (RegNo == 15)
  1056. S = MCDisassembler::SoftFail;
  1057. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  1058. return S;
  1059. }
  1060. static DecodeStatus
  1061. DecodeGPRwithAPSRRegisterClass(MCInst &Inst, unsigned RegNo,
  1062. uint64_t Address, const void *Decoder) {
  1063. DecodeStatus S = MCDisassembler::Success;
  1064. if (RegNo == 15)
  1065. {
  1066. Inst.addOperand(MCOperand::createReg(ARM::APSR_NZCV));
  1067. return MCDisassembler::Success;
  1068. }
  1069. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  1070. return S;
  1071. }
  1072. static DecodeStatus
  1073. DecodeGPRwithZRRegisterClass(MCInst &Inst, unsigned RegNo,
  1074. uint64_t Address, const void *Decoder) {
  1075. DecodeStatus S = MCDisassembler::Success;
  1076. if (RegNo == 15)
  1077. {
  1078. Inst.addOperand(MCOperand::createReg(ARM::ZR));
  1079. return MCDisassembler::Success;
  1080. }
  1081. if (RegNo == 13)
  1082. Check(S, MCDisassembler::SoftFail);
  1083. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  1084. return S;
  1085. }
  1086. static DecodeStatus
  1087. DecodeGPRwithZRnospRegisterClass(MCInst &Inst, unsigned RegNo,
  1088. uint64_t Address, const void *Decoder) {
  1089. DecodeStatus S = MCDisassembler::Success;
  1090. if (RegNo == 13)
  1091. return MCDisassembler::Fail;
  1092. Check(S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
  1093. return S;
  1094. }
  1095. static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1096. uint64_t Address, const void *Decoder) {
  1097. if (RegNo > 7)
  1098. return MCDisassembler::Fail;
  1099. return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
  1100. }
  1101. static const uint16_t GPRPairDecoderTable[] = {
  1102. ARM::R0_R1, ARM::R2_R3, ARM::R4_R5, ARM::R6_R7,
  1103. ARM::R8_R9, ARM::R10_R11, ARM::R12_SP
  1104. };
  1105. static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo,
  1106. uint64_t Address, const void *Decoder) {
  1107. DecodeStatus S = MCDisassembler::Success;
  1108. // According to the Arm ARM RegNo = 14 is undefined, but we return fail
  1109. // rather than SoftFail as there is no GPRPair table entry for index 7.
  1110. if (RegNo > 13)
  1111. return MCDisassembler::Fail;
  1112. if (RegNo & 1)
  1113. S = MCDisassembler::SoftFail;
  1114. unsigned RegisterPair = GPRPairDecoderTable[RegNo/2];
  1115. Inst.addOperand(MCOperand::createReg(RegisterPair));
  1116. return S;
  1117. }
  1118. static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst &Inst, unsigned RegNo,
  1119. uint64_t Address, const void *Decoder) {
  1120. if (RegNo > 13)
  1121. return MCDisassembler::Fail;
  1122. unsigned RegisterPair = GPRPairDecoderTable[RegNo/2];
  1123. Inst.addOperand(MCOperand::createReg(RegisterPair));
  1124. if ((RegNo & 1) || RegNo > 10)
  1125. return MCDisassembler::SoftFail;
  1126. return MCDisassembler::Success;
  1127. }
  1128. static DecodeStatus DecodeGPRspRegisterClass(MCInst &Inst, unsigned RegNo,
  1129. uint64_t Address,
  1130. const void *Decoder) {
  1131. if (RegNo != 13)
  1132. return MCDisassembler::Fail;
  1133. unsigned Register = GPRDecoderTable[RegNo];
  1134. Inst.addOperand(MCOperand::createReg(Register));
  1135. return MCDisassembler::Success;
  1136. }
  1137. static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1138. uint64_t Address, const void *Decoder) {
  1139. unsigned Register = 0;
  1140. switch (RegNo) {
  1141. case 0:
  1142. Register = ARM::R0;
  1143. break;
  1144. case 1:
  1145. Register = ARM::R1;
  1146. break;
  1147. case 2:
  1148. Register = ARM::R2;
  1149. break;
  1150. case 3:
  1151. Register = ARM::R3;
  1152. break;
  1153. case 9:
  1154. Register = ARM::R9;
  1155. break;
  1156. case 12:
  1157. Register = ARM::R12;
  1158. break;
  1159. default:
  1160. return MCDisassembler::Fail;
  1161. }
  1162. Inst.addOperand(MCOperand::createReg(Register));
  1163. return MCDisassembler::Success;
  1164. }
  1165. static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1166. uint64_t Address, const void *Decoder) {
  1167. DecodeStatus S = MCDisassembler::Success;
  1168. const FeatureBitset &featureBits =
  1169. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  1170. if ((RegNo == 13 && !featureBits[ARM::HasV8Ops]) || RegNo == 15)
  1171. S = MCDisassembler::SoftFail;
  1172. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  1173. return S;
  1174. }
  1175. static const uint16_t SPRDecoderTable[] = {
  1176. ARM::S0, ARM::S1, ARM::S2, ARM::S3,
  1177. ARM::S4, ARM::S5, ARM::S6, ARM::S7,
  1178. ARM::S8, ARM::S9, ARM::S10, ARM::S11,
  1179. ARM::S12, ARM::S13, ARM::S14, ARM::S15,
  1180. ARM::S16, ARM::S17, ARM::S18, ARM::S19,
  1181. ARM::S20, ARM::S21, ARM::S22, ARM::S23,
  1182. ARM::S24, ARM::S25, ARM::S26, ARM::S27,
  1183. ARM::S28, ARM::S29, ARM::S30, ARM::S31
  1184. };
  1185. static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1186. uint64_t Address, const void *Decoder) {
  1187. if (RegNo > 31)
  1188. return MCDisassembler::Fail;
  1189. unsigned Register = SPRDecoderTable[RegNo];
  1190. Inst.addOperand(MCOperand::createReg(Register));
  1191. return MCDisassembler::Success;
  1192. }
  1193. static DecodeStatus DecodeHPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1194. uint64_t Address, const void *Decoder) {
  1195. return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
  1196. }
  1197. static const uint16_t DPRDecoderTable[] = {
  1198. ARM::D0, ARM::D1, ARM::D2, ARM::D3,
  1199. ARM::D4, ARM::D5, ARM::D6, ARM::D7,
  1200. ARM::D8, ARM::D9, ARM::D10, ARM::D11,
  1201. ARM::D12, ARM::D13, ARM::D14, ARM::D15,
  1202. ARM::D16, ARM::D17, ARM::D18, ARM::D19,
  1203. ARM::D20, ARM::D21, ARM::D22, ARM::D23,
  1204. ARM::D24, ARM::D25, ARM::D26, ARM::D27,
  1205. ARM::D28, ARM::D29, ARM::D30, ARM::D31
  1206. };
  1207. static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1208. uint64_t Address, const void *Decoder) {
  1209. const FeatureBitset &featureBits =
  1210. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  1211. bool hasD32 = featureBits[ARM::FeatureD32];
  1212. if (RegNo > 31 || (!hasD32 && RegNo > 15))
  1213. return MCDisassembler::Fail;
  1214. unsigned Register = DPRDecoderTable[RegNo];
  1215. Inst.addOperand(MCOperand::createReg(Register));
  1216. return MCDisassembler::Success;
  1217. }
  1218. static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  1219. uint64_t Address, const void *Decoder) {
  1220. if (RegNo > 7)
  1221. return MCDisassembler::Fail;
  1222. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  1223. }
  1224. static DecodeStatus DecodeSPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  1225. uint64_t Address, const void *Decoder) {
  1226. if (RegNo > 15)
  1227. return MCDisassembler::Fail;
  1228. return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
  1229. }
  1230. static DecodeStatus
  1231. DecodeDPR_VFP2RegisterClass(MCInst &Inst, unsigned RegNo,
  1232. uint64_t Address, const void *Decoder) {
  1233. if (RegNo > 15)
  1234. return MCDisassembler::Fail;
  1235. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  1236. }
  1237. static const uint16_t QPRDecoderTable[] = {
  1238. ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
  1239. ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
  1240. ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
  1241. ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
  1242. };
  1243. static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  1244. uint64_t Address, const void *Decoder) {
  1245. if (RegNo > 31 || (RegNo & 1) != 0)
  1246. return MCDisassembler::Fail;
  1247. RegNo >>= 1;
  1248. unsigned Register = QPRDecoderTable[RegNo];
  1249. Inst.addOperand(MCOperand::createReg(Register));
  1250. return MCDisassembler::Success;
  1251. }
  1252. static const uint16_t DPairDecoderTable[] = {
  1253. ARM::Q0, ARM::D1_D2, ARM::Q1, ARM::D3_D4, ARM::Q2, ARM::D5_D6,
  1254. ARM::Q3, ARM::D7_D8, ARM::Q4, ARM::D9_D10, ARM::Q5, ARM::D11_D12,
  1255. ARM::Q6, ARM::D13_D14, ARM::Q7, ARM::D15_D16, ARM::Q8, ARM::D17_D18,
  1256. ARM::Q9, ARM::D19_D20, ARM::Q10, ARM::D21_D22, ARM::Q11, ARM::D23_D24,
  1257. ARM::Q12, ARM::D25_D26, ARM::Q13, ARM::D27_D28, ARM::Q14, ARM::D29_D30,
  1258. ARM::Q15
  1259. };
  1260. static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
  1261. uint64_t Address, const void *Decoder) {
  1262. if (RegNo > 30)
  1263. return MCDisassembler::Fail;
  1264. unsigned Register = DPairDecoderTable[RegNo];
  1265. Inst.addOperand(MCOperand::createReg(Register));
  1266. return MCDisassembler::Success;
  1267. }
  1268. static const uint16_t DPairSpacedDecoderTable[] = {
  1269. ARM::D0_D2, ARM::D1_D3, ARM::D2_D4, ARM::D3_D5,
  1270. ARM::D4_D6, ARM::D5_D7, ARM::D6_D8, ARM::D7_D9,
  1271. ARM::D8_D10, ARM::D9_D11, ARM::D10_D12, ARM::D11_D13,
  1272. ARM::D12_D14, ARM::D13_D15, ARM::D14_D16, ARM::D15_D17,
  1273. ARM::D16_D18, ARM::D17_D19, ARM::D18_D20, ARM::D19_D21,
  1274. ARM::D20_D22, ARM::D21_D23, ARM::D22_D24, ARM::D23_D25,
  1275. ARM::D24_D26, ARM::D25_D27, ARM::D26_D28, ARM::D27_D29,
  1276. ARM::D28_D30, ARM::D29_D31
  1277. };
  1278. static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
  1279. unsigned RegNo,
  1280. uint64_t Address,
  1281. const void *Decoder) {
  1282. if (RegNo > 29)
  1283. return MCDisassembler::Fail;
  1284. unsigned Register = DPairSpacedDecoderTable[RegNo];
  1285. Inst.addOperand(MCOperand::createReg(Register));
  1286. return MCDisassembler::Success;
  1287. }
  1288. static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
  1289. uint64_t Address, const void *Decoder) {
  1290. DecodeStatus S = MCDisassembler::Success;
  1291. if (Val == 0xF) return MCDisassembler::Fail;
  1292. // AL predicate is not allowed on Thumb1 branches.
  1293. if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
  1294. return MCDisassembler::Fail;
  1295. if (Val != ARMCC::AL && !ARMInsts[Inst.getOpcode()].isPredicable())
  1296. Check(S, MCDisassembler::SoftFail);
  1297. Inst.addOperand(MCOperand::createImm(Val));
  1298. if (Val == ARMCC::AL) {
  1299. Inst.addOperand(MCOperand::createReg(0));
  1300. } else
  1301. Inst.addOperand(MCOperand::createReg(ARM::CPSR));
  1302. return S;
  1303. }
  1304. static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
  1305. uint64_t Address, const void *Decoder) {
  1306. if (Val)
  1307. Inst.addOperand(MCOperand::createReg(ARM::CPSR));
  1308. else
  1309. Inst.addOperand(MCOperand::createReg(0));
  1310. return MCDisassembler::Success;
  1311. }
  1312. static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Val,
  1313. uint64_t Address, const void *Decoder) {
  1314. DecodeStatus S = MCDisassembler::Success;
  1315. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1316. unsigned type = fieldFromInstruction(Val, 5, 2);
  1317. unsigned imm = fieldFromInstruction(Val, 7, 5);
  1318. // Register-immediate
  1319. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1320. return MCDisassembler::Fail;
  1321. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  1322. switch (type) {
  1323. case 0:
  1324. Shift = ARM_AM::lsl;
  1325. break;
  1326. case 1:
  1327. Shift = ARM_AM::lsr;
  1328. break;
  1329. case 2:
  1330. Shift = ARM_AM::asr;
  1331. break;
  1332. case 3:
  1333. Shift = ARM_AM::ror;
  1334. break;
  1335. }
  1336. if (Shift == ARM_AM::ror && imm == 0)
  1337. Shift = ARM_AM::rrx;
  1338. unsigned Op = Shift | (imm << 3);
  1339. Inst.addOperand(MCOperand::createImm(Op));
  1340. return S;
  1341. }
  1342. static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Val,
  1343. uint64_t Address, const void *Decoder) {
  1344. DecodeStatus S = MCDisassembler::Success;
  1345. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1346. unsigned type = fieldFromInstruction(Val, 5, 2);
  1347. unsigned Rs = fieldFromInstruction(Val, 8, 4);
  1348. // Register-register
  1349. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1350. return MCDisassembler::Fail;
  1351. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
  1352. return MCDisassembler::Fail;
  1353. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  1354. switch (type) {
  1355. case 0:
  1356. Shift = ARM_AM::lsl;
  1357. break;
  1358. case 1:
  1359. Shift = ARM_AM::lsr;
  1360. break;
  1361. case 2:
  1362. Shift = ARM_AM::asr;
  1363. break;
  1364. case 3:
  1365. Shift = ARM_AM::ror;
  1366. break;
  1367. }
  1368. Inst.addOperand(MCOperand::createImm(Shift));
  1369. return S;
  1370. }
  1371. static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
  1372. uint64_t Address, const void *Decoder) {
  1373. DecodeStatus S = MCDisassembler::Success;
  1374. bool NeedDisjointWriteback = false;
  1375. unsigned WritebackReg = 0;
  1376. bool CLRM = false;
  1377. switch (Inst.getOpcode()) {
  1378. default:
  1379. break;
  1380. case ARM::LDMIA_UPD:
  1381. case ARM::LDMDB_UPD:
  1382. case ARM::LDMIB_UPD:
  1383. case ARM::LDMDA_UPD:
  1384. case ARM::t2LDMIA_UPD:
  1385. case ARM::t2LDMDB_UPD:
  1386. case ARM::t2STMIA_UPD:
  1387. case ARM::t2STMDB_UPD:
  1388. NeedDisjointWriteback = true;
  1389. WritebackReg = Inst.getOperand(0).getReg();
  1390. break;
  1391. case ARM::t2CLRM:
  1392. CLRM = true;
  1393. break;
  1394. }
  1395. // Empty register lists are not allowed.
  1396. if (Val == 0) return MCDisassembler::Fail;
  1397. for (unsigned i = 0; i < 16; ++i) {
  1398. if (Val & (1 << i)) {
  1399. if (CLRM) {
  1400. if (!Check(S, DecodeCLRMGPRRegisterClass(Inst, i, Address, Decoder))) {
  1401. return MCDisassembler::Fail;
  1402. }
  1403. } else {
  1404. if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
  1405. return MCDisassembler::Fail;
  1406. // Writeback not allowed if Rn is in the target list.
  1407. if (NeedDisjointWriteback && WritebackReg == Inst.end()[-1].getReg())
  1408. Check(S, MCDisassembler::SoftFail);
  1409. }
  1410. }
  1411. }
  1412. return S;
  1413. }
  1414. static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
  1415. uint64_t Address, const void *Decoder) {
  1416. DecodeStatus S = MCDisassembler::Success;
  1417. unsigned Vd = fieldFromInstruction(Val, 8, 5);
  1418. unsigned regs = fieldFromInstruction(Val, 0, 8);
  1419. // In case of unpredictable encoding, tweak the operands.
  1420. if (regs == 0 || (Vd + regs) > 32) {
  1421. regs = Vd + regs > 32 ? 32 - Vd : regs;
  1422. regs = std::max( 1u, regs);
  1423. S = MCDisassembler::SoftFail;
  1424. }
  1425. if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
  1426. return MCDisassembler::Fail;
  1427. for (unsigned i = 0; i < (regs - 1); ++i) {
  1428. if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1429. return MCDisassembler::Fail;
  1430. }
  1431. return S;
  1432. }
  1433. static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
  1434. uint64_t Address, const void *Decoder) {
  1435. DecodeStatus S = MCDisassembler::Success;
  1436. unsigned Vd = fieldFromInstruction(Val, 8, 5);
  1437. unsigned regs = fieldFromInstruction(Val, 1, 7);
  1438. // In case of unpredictable encoding, tweak the operands.
  1439. if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
  1440. regs = Vd + regs > 32 ? 32 - Vd : regs;
  1441. regs = std::max( 1u, regs);
  1442. regs = std::min(16u, regs);
  1443. S = MCDisassembler::SoftFail;
  1444. }
  1445. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  1446. return MCDisassembler::Fail;
  1447. for (unsigned i = 0; i < (regs - 1); ++i) {
  1448. if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1449. return MCDisassembler::Fail;
  1450. }
  1451. return S;
  1452. }
  1453. static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Val,
  1454. uint64_t Address, const void *Decoder) {
  1455. // This operand encodes a mask of contiguous zeros between a specified MSB
  1456. // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
  1457. // the mask of all bits LSB-and-lower, and then xor them to create
  1458. // the mask of that's all ones on [msb, lsb]. Finally we not it to
  1459. // create the final mask.
  1460. unsigned msb = fieldFromInstruction(Val, 5, 5);
  1461. unsigned lsb = fieldFromInstruction(Val, 0, 5);
  1462. DecodeStatus S = MCDisassembler::Success;
  1463. if (lsb > msb) {
  1464. Check(S, MCDisassembler::SoftFail);
  1465. // The check above will cause the warning for the "potentially undefined
  1466. // instruction encoding" but we can't build a bad MCOperand value here
  1467. // with a lsb > msb or else printing the MCInst will cause a crash.
  1468. lsb = msb;
  1469. }
  1470. uint32_t msb_mask = 0xFFFFFFFF;
  1471. if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
  1472. uint32_t lsb_mask = (1U << lsb) - 1;
  1473. Inst.addOperand(MCOperand::createImm(~(msb_mask ^ lsb_mask)));
  1474. return S;
  1475. }
  1476. static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
  1477. uint64_t Address, const void *Decoder) {
  1478. DecodeStatus S = MCDisassembler::Success;
  1479. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1480. unsigned CRd = fieldFromInstruction(Insn, 12, 4);
  1481. unsigned coproc = fieldFromInstruction(Insn, 8, 4);
  1482. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  1483. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1484. unsigned U = fieldFromInstruction(Insn, 23, 1);
  1485. const FeatureBitset &featureBits =
  1486. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  1487. switch (Inst.getOpcode()) {
  1488. case ARM::LDC_OFFSET:
  1489. case ARM::LDC_PRE:
  1490. case ARM::LDC_POST:
  1491. case ARM::LDC_OPTION:
  1492. case ARM::LDCL_OFFSET:
  1493. case ARM::LDCL_PRE:
  1494. case ARM::LDCL_POST:
  1495. case ARM::LDCL_OPTION:
  1496. case ARM::STC_OFFSET:
  1497. case ARM::STC_PRE:
  1498. case ARM::STC_POST:
  1499. case ARM::STC_OPTION:
  1500. case ARM::STCL_OFFSET:
  1501. case ARM::STCL_PRE:
  1502. case ARM::STCL_POST:
  1503. case ARM::STCL_OPTION:
  1504. case ARM::t2LDC_OFFSET:
  1505. case ARM::t2LDC_PRE:
  1506. case ARM::t2LDC_POST:
  1507. case ARM::t2LDC_OPTION:
  1508. case ARM::t2LDCL_OFFSET:
  1509. case ARM::t2LDCL_PRE:
  1510. case ARM::t2LDCL_POST:
  1511. case ARM::t2LDCL_OPTION:
  1512. case ARM::t2STC_OFFSET:
  1513. case ARM::t2STC_PRE:
  1514. case ARM::t2STC_POST:
  1515. case ARM::t2STC_OPTION:
  1516. case ARM::t2STCL_OFFSET:
  1517. case ARM::t2STCL_PRE:
  1518. case ARM::t2STCL_POST:
  1519. case ARM::t2STCL_OPTION:
  1520. case ARM::t2LDC2_OFFSET:
  1521. case ARM::t2LDC2L_OFFSET:
  1522. case ARM::t2LDC2_PRE:
  1523. case ARM::t2LDC2L_PRE:
  1524. case ARM::t2STC2_OFFSET:
  1525. case ARM::t2STC2L_OFFSET:
  1526. case ARM::t2STC2_PRE:
  1527. case ARM::t2STC2L_PRE:
  1528. case ARM::LDC2_OFFSET:
  1529. case ARM::LDC2L_OFFSET:
  1530. case ARM::LDC2_PRE:
  1531. case ARM::LDC2L_PRE:
  1532. case ARM::STC2_OFFSET:
  1533. case ARM::STC2L_OFFSET:
  1534. case ARM::STC2_PRE:
  1535. case ARM::STC2L_PRE:
  1536. case ARM::t2LDC2_OPTION:
  1537. case ARM::t2STC2_OPTION:
  1538. case ARM::t2LDC2_POST:
  1539. case ARM::t2LDC2L_POST:
  1540. case ARM::t2STC2_POST:
  1541. case ARM::t2STC2L_POST:
  1542. case ARM::LDC2_POST:
  1543. case ARM::LDC2L_POST:
  1544. case ARM::STC2_POST:
  1545. case ARM::STC2L_POST:
  1546. if (coproc == 0xA || coproc == 0xB ||
  1547. (featureBits[ARM::HasV8_1MMainlineOps] &&
  1548. (coproc == 0x8 || coproc == 0x9 || coproc == 0xA || coproc == 0xB ||
  1549. coproc == 0xE || coproc == 0xF)))
  1550. return MCDisassembler::Fail;
  1551. break;
  1552. default:
  1553. break;
  1554. }
  1555. if (featureBits[ARM::HasV8Ops] && (coproc != 14))
  1556. return MCDisassembler::Fail;
  1557. Inst.addOperand(MCOperand::createImm(coproc));
  1558. Inst.addOperand(MCOperand::createImm(CRd));
  1559. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1560. return MCDisassembler::Fail;
  1561. switch (Inst.getOpcode()) {
  1562. case ARM::t2LDC2_OFFSET:
  1563. case ARM::t2LDC2L_OFFSET:
  1564. case ARM::t2LDC2_PRE:
  1565. case ARM::t2LDC2L_PRE:
  1566. case ARM::t2STC2_OFFSET:
  1567. case ARM::t2STC2L_OFFSET:
  1568. case ARM::t2STC2_PRE:
  1569. case ARM::t2STC2L_PRE:
  1570. case ARM::LDC2_OFFSET:
  1571. case ARM::LDC2L_OFFSET:
  1572. case ARM::LDC2_PRE:
  1573. case ARM::LDC2L_PRE:
  1574. case ARM::STC2_OFFSET:
  1575. case ARM::STC2L_OFFSET:
  1576. case ARM::STC2_PRE:
  1577. case ARM::STC2L_PRE:
  1578. case ARM::t2LDC_OFFSET:
  1579. case ARM::t2LDCL_OFFSET:
  1580. case ARM::t2LDC_PRE:
  1581. case ARM::t2LDCL_PRE:
  1582. case ARM::t2STC_OFFSET:
  1583. case ARM::t2STCL_OFFSET:
  1584. case ARM::t2STC_PRE:
  1585. case ARM::t2STCL_PRE:
  1586. case ARM::LDC_OFFSET:
  1587. case ARM::LDCL_OFFSET:
  1588. case ARM::LDC_PRE:
  1589. case ARM::LDCL_PRE:
  1590. case ARM::STC_OFFSET:
  1591. case ARM::STCL_OFFSET:
  1592. case ARM::STC_PRE:
  1593. case ARM::STCL_PRE:
  1594. imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
  1595. Inst.addOperand(MCOperand::createImm(imm));
  1596. break;
  1597. case ARM::t2LDC2_POST:
  1598. case ARM::t2LDC2L_POST:
  1599. case ARM::t2STC2_POST:
  1600. case ARM::t2STC2L_POST:
  1601. case ARM::LDC2_POST:
  1602. case ARM::LDC2L_POST:
  1603. case ARM::STC2_POST:
  1604. case ARM::STC2L_POST:
  1605. case ARM::t2LDC_POST:
  1606. case ARM::t2LDCL_POST:
  1607. case ARM::t2STC_POST:
  1608. case ARM::t2STCL_POST:
  1609. case ARM::LDC_POST:
  1610. case ARM::LDCL_POST:
  1611. case ARM::STC_POST:
  1612. case ARM::STCL_POST:
  1613. imm |= U << 8;
  1614. LLVM_FALLTHROUGH;
  1615. default:
  1616. // The 'option' variant doesn't encode 'U' in the immediate since
  1617. // the immediate is unsigned [0,255].
  1618. Inst.addOperand(MCOperand::createImm(imm));
  1619. break;
  1620. }
  1621. switch (Inst.getOpcode()) {
  1622. case ARM::LDC_OFFSET:
  1623. case ARM::LDC_PRE:
  1624. case ARM::LDC_POST:
  1625. case ARM::LDC_OPTION:
  1626. case ARM::LDCL_OFFSET:
  1627. case ARM::LDCL_PRE:
  1628. case ARM::LDCL_POST:
  1629. case ARM::LDCL_OPTION:
  1630. case ARM::STC_OFFSET:
  1631. case ARM::STC_PRE:
  1632. case ARM::STC_POST:
  1633. case ARM::STC_OPTION:
  1634. case ARM::STCL_OFFSET:
  1635. case ARM::STCL_PRE:
  1636. case ARM::STCL_POST:
  1637. case ARM::STCL_OPTION:
  1638. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1639. return MCDisassembler::Fail;
  1640. break;
  1641. default:
  1642. break;
  1643. }
  1644. return S;
  1645. }
  1646. static DecodeStatus
  1647. DecodeAddrMode2IdxInstruction(MCInst &Inst, unsigned Insn,
  1648. uint64_t Address, const void *Decoder) {
  1649. DecodeStatus S = MCDisassembler::Success;
  1650. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1651. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  1652. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1653. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  1654. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1655. unsigned reg = fieldFromInstruction(Insn, 25, 1);
  1656. unsigned P = fieldFromInstruction(Insn, 24, 1);
  1657. unsigned W = fieldFromInstruction(Insn, 21, 1);
  1658. // On stores, the writeback operand precedes Rt.
  1659. switch (Inst.getOpcode()) {
  1660. case ARM::STR_POST_IMM:
  1661. case ARM::STR_POST_REG:
  1662. case ARM::STRB_POST_IMM:
  1663. case ARM::STRB_POST_REG:
  1664. case ARM::STRT_POST_REG:
  1665. case ARM::STRT_POST_IMM:
  1666. case ARM::STRBT_POST_REG:
  1667. case ARM::STRBT_POST_IMM:
  1668. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1669. return MCDisassembler::Fail;
  1670. break;
  1671. default:
  1672. break;
  1673. }
  1674. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1675. return MCDisassembler::Fail;
  1676. // On loads, the writeback operand comes after Rt.
  1677. switch (Inst.getOpcode()) {
  1678. case ARM::LDR_POST_IMM:
  1679. case ARM::LDR_POST_REG:
  1680. case ARM::LDRB_POST_IMM:
  1681. case ARM::LDRB_POST_REG:
  1682. case ARM::LDRBT_POST_REG:
  1683. case ARM::LDRBT_POST_IMM:
  1684. case ARM::LDRT_POST_REG:
  1685. case ARM::LDRT_POST_IMM:
  1686. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1687. return MCDisassembler::Fail;
  1688. break;
  1689. default:
  1690. break;
  1691. }
  1692. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1693. return MCDisassembler::Fail;
  1694. ARM_AM::AddrOpc Op = ARM_AM::add;
  1695. if (!fieldFromInstruction(Insn, 23, 1))
  1696. Op = ARM_AM::sub;
  1697. bool writeback = (P == 0) || (W == 1);
  1698. unsigned idx_mode = 0;
  1699. if (P && writeback)
  1700. idx_mode = ARMII::IndexModePre;
  1701. else if (!P && writeback)
  1702. idx_mode = ARMII::IndexModePost;
  1703. if (writeback && (Rn == 15 || Rn == Rt))
  1704. S = MCDisassembler::SoftFail; // UNPREDICTABLE
  1705. if (reg) {
  1706. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1707. return MCDisassembler::Fail;
  1708. ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
  1709. switch( fieldFromInstruction(Insn, 5, 2)) {
  1710. case 0:
  1711. Opc = ARM_AM::lsl;
  1712. break;
  1713. case 1:
  1714. Opc = ARM_AM::lsr;
  1715. break;
  1716. case 2:
  1717. Opc = ARM_AM::asr;
  1718. break;
  1719. case 3:
  1720. Opc = ARM_AM::ror;
  1721. break;
  1722. default:
  1723. return MCDisassembler::Fail;
  1724. }
  1725. unsigned amt = fieldFromInstruction(Insn, 7, 5);
  1726. if (Opc == ARM_AM::ror && amt == 0)
  1727. Opc = ARM_AM::rrx;
  1728. unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
  1729. Inst.addOperand(MCOperand::createImm(imm));
  1730. } else {
  1731. Inst.addOperand(MCOperand::createReg(0));
  1732. unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
  1733. Inst.addOperand(MCOperand::createImm(tmp));
  1734. }
  1735. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1736. return MCDisassembler::Fail;
  1737. return S;
  1738. }
  1739. static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Val,
  1740. uint64_t Address, const void *Decoder) {
  1741. DecodeStatus S = MCDisassembler::Success;
  1742. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  1743. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1744. unsigned type = fieldFromInstruction(Val, 5, 2);
  1745. unsigned imm = fieldFromInstruction(Val, 7, 5);
  1746. unsigned U = fieldFromInstruction(Val, 12, 1);
  1747. ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
  1748. switch (type) {
  1749. case 0:
  1750. ShOp = ARM_AM::lsl;
  1751. break;
  1752. case 1:
  1753. ShOp = ARM_AM::lsr;
  1754. break;
  1755. case 2:
  1756. ShOp = ARM_AM::asr;
  1757. break;
  1758. case 3:
  1759. ShOp = ARM_AM::ror;
  1760. break;
  1761. }
  1762. if (ShOp == ARM_AM::ror && imm == 0)
  1763. ShOp = ARM_AM::rrx;
  1764. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1765. return MCDisassembler::Fail;
  1766. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1767. return MCDisassembler::Fail;
  1768. unsigned shift;
  1769. if (U)
  1770. shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
  1771. else
  1772. shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
  1773. Inst.addOperand(MCOperand::createImm(shift));
  1774. return S;
  1775. }
  1776. static DecodeStatus
  1777. DecodeAddrMode3Instruction(MCInst &Inst, unsigned Insn,
  1778. uint64_t Address, const void *Decoder) {
  1779. DecodeStatus S = MCDisassembler::Success;
  1780. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  1781. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1782. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1783. unsigned type = fieldFromInstruction(Insn, 22, 1);
  1784. unsigned imm = fieldFromInstruction(Insn, 8, 4);
  1785. unsigned U = ((~fieldFromInstruction(Insn, 23, 1)) & 1) << 8;
  1786. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1787. unsigned W = fieldFromInstruction(Insn, 21, 1);
  1788. unsigned P = fieldFromInstruction(Insn, 24, 1);
  1789. unsigned Rt2 = Rt + 1;
  1790. bool writeback = (W == 1) | (P == 0);
  1791. // For {LD,ST}RD, Rt must be even, else undefined.
  1792. switch (Inst.getOpcode()) {
  1793. case ARM::STRD:
  1794. case ARM::STRD_PRE:
  1795. case ARM::STRD_POST:
  1796. case ARM::LDRD:
  1797. case ARM::LDRD_PRE:
  1798. case ARM::LDRD_POST:
  1799. if (Rt & 0x1) S = MCDisassembler::SoftFail;
  1800. break;
  1801. default:
  1802. break;
  1803. }
  1804. switch (Inst.getOpcode()) {
  1805. case ARM::STRD:
  1806. case ARM::STRD_PRE:
  1807. case ARM::STRD_POST:
  1808. if (P == 0 && W == 1)
  1809. S = MCDisassembler::SoftFail;
  1810. if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
  1811. S = MCDisassembler::SoftFail;
  1812. if (type && Rm == 15)
  1813. S = MCDisassembler::SoftFail;
  1814. if (Rt2 == 15)
  1815. S = MCDisassembler::SoftFail;
  1816. if (!type && fieldFromInstruction(Insn, 8, 4))
  1817. S = MCDisassembler::SoftFail;
  1818. break;
  1819. case ARM::STRH:
  1820. case ARM::STRH_PRE:
  1821. case ARM::STRH_POST:
  1822. if (Rt == 15)
  1823. S = MCDisassembler::SoftFail;
  1824. if (writeback && (Rn == 15 || Rn == Rt))
  1825. S = MCDisassembler::SoftFail;
  1826. if (!type && Rm == 15)
  1827. S = MCDisassembler::SoftFail;
  1828. break;
  1829. case ARM::LDRD:
  1830. case ARM::LDRD_PRE:
  1831. case ARM::LDRD_POST:
  1832. if (type && Rn == 15) {
  1833. if (Rt2 == 15)
  1834. S = MCDisassembler::SoftFail;
  1835. break;
  1836. }
  1837. if (P == 0 && W == 1)
  1838. S = MCDisassembler::SoftFail;
  1839. if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
  1840. S = MCDisassembler::SoftFail;
  1841. if (!type && writeback && Rn == 15)
  1842. S = MCDisassembler::SoftFail;
  1843. if (writeback && (Rn == Rt || Rn == Rt2))
  1844. S = MCDisassembler::SoftFail;
  1845. break;
  1846. case ARM::LDRH:
  1847. case ARM::LDRH_PRE:
  1848. case ARM::LDRH_POST:
  1849. if (type && Rn == 15) {
  1850. if (Rt == 15)
  1851. S = MCDisassembler::SoftFail;
  1852. break;
  1853. }
  1854. if (Rt == 15)
  1855. S = MCDisassembler::SoftFail;
  1856. if (!type && Rm == 15)
  1857. S = MCDisassembler::SoftFail;
  1858. if (!type && writeback && (Rn == 15 || Rn == Rt))
  1859. S = MCDisassembler::SoftFail;
  1860. break;
  1861. case ARM::LDRSH:
  1862. case ARM::LDRSH_PRE:
  1863. case ARM::LDRSH_POST:
  1864. case ARM::LDRSB:
  1865. case ARM::LDRSB_PRE:
  1866. case ARM::LDRSB_POST:
  1867. if (type && Rn == 15) {
  1868. if (Rt == 15)
  1869. S = MCDisassembler::SoftFail;
  1870. break;
  1871. }
  1872. if (type && (Rt == 15 || (writeback && Rn == Rt)))
  1873. S = MCDisassembler::SoftFail;
  1874. if (!type && (Rt == 15 || Rm == 15))
  1875. S = MCDisassembler::SoftFail;
  1876. if (!type && writeback && (Rn == 15 || Rn == Rt))
  1877. S = MCDisassembler::SoftFail;
  1878. break;
  1879. default:
  1880. break;
  1881. }
  1882. if (writeback) { // Writeback
  1883. if (P)
  1884. U |= ARMII::IndexModePre << 9;
  1885. else
  1886. U |= ARMII::IndexModePost << 9;
  1887. // On stores, the writeback operand precedes Rt.
  1888. switch (Inst.getOpcode()) {
  1889. case ARM::STRD:
  1890. case ARM::STRD_PRE:
  1891. case ARM::STRD_POST:
  1892. case ARM::STRH:
  1893. case ARM::STRH_PRE:
  1894. case ARM::STRH_POST:
  1895. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1896. return MCDisassembler::Fail;
  1897. break;
  1898. default:
  1899. break;
  1900. }
  1901. }
  1902. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1903. return MCDisassembler::Fail;
  1904. switch (Inst.getOpcode()) {
  1905. case ARM::STRD:
  1906. case ARM::STRD_PRE:
  1907. case ARM::STRD_POST:
  1908. case ARM::LDRD:
  1909. case ARM::LDRD_PRE:
  1910. case ARM::LDRD_POST:
  1911. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
  1912. return MCDisassembler::Fail;
  1913. break;
  1914. default:
  1915. break;
  1916. }
  1917. if (writeback) {
  1918. // On loads, the writeback operand comes after Rt.
  1919. switch (Inst.getOpcode()) {
  1920. case ARM::LDRD:
  1921. case ARM::LDRD_PRE:
  1922. case ARM::LDRD_POST:
  1923. case ARM::LDRH:
  1924. case ARM::LDRH_PRE:
  1925. case ARM::LDRH_POST:
  1926. case ARM::LDRSH:
  1927. case ARM::LDRSH_PRE:
  1928. case ARM::LDRSH_POST:
  1929. case ARM::LDRSB:
  1930. case ARM::LDRSB_PRE:
  1931. case ARM::LDRSB_POST:
  1932. case ARM::LDRHTr:
  1933. case ARM::LDRSBTr:
  1934. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1935. return MCDisassembler::Fail;
  1936. break;
  1937. default:
  1938. break;
  1939. }
  1940. }
  1941. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1942. return MCDisassembler::Fail;
  1943. if (type) {
  1944. Inst.addOperand(MCOperand::createReg(0));
  1945. Inst.addOperand(MCOperand::createImm(U | (imm << 4) | Rm));
  1946. } else {
  1947. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1948. return MCDisassembler::Fail;
  1949. Inst.addOperand(MCOperand::createImm(U));
  1950. }
  1951. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1952. return MCDisassembler::Fail;
  1953. return S;
  1954. }
  1955. static DecodeStatus DecodeRFEInstruction(MCInst &Inst, unsigned Insn,
  1956. uint64_t Address, const void *Decoder) {
  1957. DecodeStatus S = MCDisassembler::Success;
  1958. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1959. unsigned mode = fieldFromInstruction(Insn, 23, 2);
  1960. switch (mode) {
  1961. case 0:
  1962. mode = ARM_AM::da;
  1963. break;
  1964. case 1:
  1965. mode = ARM_AM::ia;
  1966. break;
  1967. case 2:
  1968. mode = ARM_AM::db;
  1969. break;
  1970. case 3:
  1971. mode = ARM_AM::ib;
  1972. break;
  1973. }
  1974. Inst.addOperand(MCOperand::createImm(mode));
  1975. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1976. return MCDisassembler::Fail;
  1977. return S;
  1978. }
  1979. static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn,
  1980. uint64_t Address, const void *Decoder) {
  1981. DecodeStatus S = MCDisassembler::Success;
  1982. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  1983. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1984. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1985. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1986. if (pred == 0xF)
  1987. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  1988. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1989. return MCDisassembler::Fail;
  1990. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1991. return MCDisassembler::Fail;
  1992. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  1993. return MCDisassembler::Fail;
  1994. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1995. return MCDisassembler::Fail;
  1996. return S;
  1997. }
  1998. static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst &Inst,
  1999. unsigned Insn,
  2000. uint64_t Address, const void *Decoder) {
  2001. DecodeStatus S = MCDisassembler::Success;
  2002. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2003. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  2004. unsigned reglist = fieldFromInstruction(Insn, 0, 16);
  2005. if (pred == 0xF) {
  2006. // Ambiguous with RFE and SRS
  2007. switch (Inst.getOpcode()) {
  2008. case ARM::LDMDA:
  2009. Inst.setOpcode(ARM::RFEDA);
  2010. break;
  2011. case ARM::LDMDA_UPD:
  2012. Inst.setOpcode(ARM::RFEDA_UPD);
  2013. break;
  2014. case ARM::LDMDB:
  2015. Inst.setOpcode(ARM::RFEDB);
  2016. break;
  2017. case ARM::LDMDB_UPD:
  2018. Inst.setOpcode(ARM::RFEDB_UPD);
  2019. break;
  2020. case ARM::LDMIA:
  2021. Inst.setOpcode(ARM::RFEIA);
  2022. break;
  2023. case ARM::LDMIA_UPD:
  2024. Inst.setOpcode(ARM::RFEIA_UPD);
  2025. break;
  2026. case ARM::LDMIB:
  2027. Inst.setOpcode(ARM::RFEIB);
  2028. break;
  2029. case ARM::LDMIB_UPD:
  2030. Inst.setOpcode(ARM::RFEIB_UPD);
  2031. break;
  2032. case ARM::STMDA:
  2033. Inst.setOpcode(ARM::SRSDA);
  2034. break;
  2035. case ARM::STMDA_UPD:
  2036. Inst.setOpcode(ARM::SRSDA_UPD);
  2037. break;
  2038. case ARM::STMDB:
  2039. Inst.setOpcode(ARM::SRSDB);
  2040. break;
  2041. case ARM::STMDB_UPD:
  2042. Inst.setOpcode(ARM::SRSDB_UPD);
  2043. break;
  2044. case ARM::STMIA:
  2045. Inst.setOpcode(ARM::SRSIA);
  2046. break;
  2047. case ARM::STMIA_UPD:
  2048. Inst.setOpcode(ARM::SRSIA_UPD);
  2049. break;
  2050. case ARM::STMIB:
  2051. Inst.setOpcode(ARM::SRSIB);
  2052. break;
  2053. case ARM::STMIB_UPD:
  2054. Inst.setOpcode(ARM::SRSIB_UPD);
  2055. break;
  2056. default:
  2057. return MCDisassembler::Fail;
  2058. }
  2059. // For stores (which become SRS's, the only operand is the mode.
  2060. if (fieldFromInstruction(Insn, 20, 1) == 0) {
  2061. // Check SRS encoding constraints
  2062. if (!(fieldFromInstruction(Insn, 22, 1) == 1 &&
  2063. fieldFromInstruction(Insn, 20, 1) == 0))
  2064. return MCDisassembler::Fail;
  2065. Inst.addOperand(
  2066. MCOperand::createImm(fieldFromInstruction(Insn, 0, 4)));
  2067. return S;
  2068. }
  2069. return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
  2070. }
  2071. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2072. return MCDisassembler::Fail;
  2073. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2074. return MCDisassembler::Fail; // Tied
  2075. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2076. return MCDisassembler::Fail;
  2077. if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
  2078. return MCDisassembler::Fail;
  2079. return S;
  2080. }
  2081. // Check for UNPREDICTABLE predicated ESB instruction
  2082. static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn,
  2083. uint64_t Address, const void *Decoder) {
  2084. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  2085. unsigned imm8 = fieldFromInstruction(Insn, 0, 8);
  2086. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  2087. const FeatureBitset &FeatureBits = Dis->getSubtargetInfo().getFeatureBits();
  2088. DecodeStatus S = MCDisassembler::Success;
  2089. Inst.addOperand(MCOperand::createImm(imm8));
  2090. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2091. return MCDisassembler::Fail;
  2092. // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
  2093. // so all predicates should be allowed.
  2094. if (imm8 == 0x10 && pred != 0xe && ((FeatureBits[ARM::FeatureRAS]) != 0))
  2095. S = MCDisassembler::SoftFail;
  2096. return S;
  2097. }
  2098. static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
  2099. uint64_t Address, const void *Decoder) {
  2100. unsigned imod = fieldFromInstruction(Insn, 18, 2);
  2101. unsigned M = fieldFromInstruction(Insn, 17, 1);
  2102. unsigned iflags = fieldFromInstruction(Insn, 6, 3);
  2103. unsigned mode = fieldFromInstruction(Insn, 0, 5);
  2104. DecodeStatus S = MCDisassembler::Success;
  2105. // This decoder is called from multiple location that do not check
  2106. // the full encoding is valid before they do.
  2107. if (fieldFromInstruction(Insn, 5, 1) != 0 ||
  2108. fieldFromInstruction(Insn, 16, 1) != 0 ||
  2109. fieldFromInstruction(Insn, 20, 8) != 0x10)
  2110. return MCDisassembler::Fail;
  2111. // imod == '01' --> UNPREDICTABLE
  2112. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  2113. // return failure here. The '01' imod value is unprintable, so there's
  2114. // nothing useful we could do even if we returned UNPREDICTABLE.
  2115. if (imod == 1) return MCDisassembler::Fail;
  2116. if (imod && M) {
  2117. Inst.setOpcode(ARM::CPS3p);
  2118. Inst.addOperand(MCOperand::createImm(imod));
  2119. Inst.addOperand(MCOperand::createImm(iflags));
  2120. Inst.addOperand(MCOperand::createImm(mode));
  2121. } else if (imod && !M) {
  2122. Inst.setOpcode(ARM::CPS2p);
  2123. Inst.addOperand(MCOperand::createImm(imod));
  2124. Inst.addOperand(MCOperand::createImm(iflags));
  2125. if (mode) S = MCDisassembler::SoftFail;
  2126. } else if (!imod && M) {
  2127. Inst.setOpcode(ARM::CPS1p);
  2128. Inst.addOperand(MCOperand::createImm(mode));
  2129. if (iflags) S = MCDisassembler::SoftFail;
  2130. } else {
  2131. // imod == '00' && M == '0' --> UNPREDICTABLE
  2132. Inst.setOpcode(ARM::CPS1p);
  2133. Inst.addOperand(MCOperand::createImm(mode));
  2134. S = MCDisassembler::SoftFail;
  2135. }
  2136. return S;
  2137. }
  2138. static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
  2139. uint64_t Address, const void *Decoder) {
  2140. unsigned imod = fieldFromInstruction(Insn, 9, 2);
  2141. unsigned M = fieldFromInstruction(Insn, 8, 1);
  2142. unsigned iflags = fieldFromInstruction(Insn, 5, 3);
  2143. unsigned mode = fieldFromInstruction(Insn, 0, 5);
  2144. DecodeStatus S = MCDisassembler::Success;
  2145. // imod == '01' --> UNPREDICTABLE
  2146. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  2147. // return failure here. The '01' imod value is unprintable, so there's
  2148. // nothing useful we could do even if we returned UNPREDICTABLE.
  2149. if (imod == 1) return MCDisassembler::Fail;
  2150. if (imod && M) {
  2151. Inst.setOpcode(ARM::t2CPS3p);
  2152. Inst.addOperand(MCOperand::createImm(imod));
  2153. Inst.addOperand(MCOperand::createImm(iflags));
  2154. Inst.addOperand(MCOperand::createImm(mode));
  2155. } else if (imod && !M) {
  2156. Inst.setOpcode(ARM::t2CPS2p);
  2157. Inst.addOperand(MCOperand::createImm(imod));
  2158. Inst.addOperand(MCOperand::createImm(iflags));
  2159. if (mode) S = MCDisassembler::SoftFail;
  2160. } else if (!imod && M) {
  2161. Inst.setOpcode(ARM::t2CPS1p);
  2162. Inst.addOperand(MCOperand::createImm(mode));
  2163. if (iflags) S = MCDisassembler::SoftFail;
  2164. } else {
  2165. // imod == '00' && M == '0' --> this is a HINT instruction
  2166. int imm = fieldFromInstruction(Insn, 0, 8);
  2167. // HINT are defined only for immediate in [0..4]
  2168. if(imm > 4) return MCDisassembler::Fail;
  2169. Inst.setOpcode(ARM::t2HINT);
  2170. Inst.addOperand(MCOperand::createImm(imm));
  2171. }
  2172. return S;
  2173. }
  2174. static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
  2175. uint64_t Address, const void *Decoder) {
  2176. DecodeStatus S = MCDisassembler::Success;
  2177. unsigned Rd = fieldFromInstruction(Insn, 8, 4);
  2178. unsigned imm = 0;
  2179. imm |= (fieldFromInstruction(Insn, 0, 8) << 0);
  2180. imm |= (fieldFromInstruction(Insn, 12, 3) << 8);
  2181. imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
  2182. imm |= (fieldFromInstruction(Insn, 26, 1) << 11);
  2183. if (Inst.getOpcode() == ARM::t2MOVTi16)
  2184. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  2185. return MCDisassembler::Fail;
  2186. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  2187. return MCDisassembler::Fail;
  2188. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  2189. Inst.addOperand(MCOperand::createImm(imm));
  2190. return S;
  2191. }
  2192. static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
  2193. uint64_t Address, const void *Decoder) {
  2194. DecodeStatus S = MCDisassembler::Success;
  2195. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2196. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  2197. unsigned imm = 0;
  2198. imm |= (fieldFromInstruction(Insn, 0, 12) << 0);
  2199. imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
  2200. if (Inst.getOpcode() == ARM::MOVTi16)
  2201. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  2202. return MCDisassembler::Fail;
  2203. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  2204. return MCDisassembler::Fail;
  2205. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  2206. Inst.addOperand(MCOperand::createImm(imm));
  2207. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2208. return MCDisassembler::Fail;
  2209. return S;
  2210. }
  2211. static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
  2212. uint64_t Address, const void *Decoder) {
  2213. DecodeStatus S = MCDisassembler::Success;
  2214. unsigned Rd = fieldFromInstruction(Insn, 16, 4);
  2215. unsigned Rn = fieldFromInstruction(Insn, 0, 4);
  2216. unsigned Rm = fieldFromInstruction(Insn, 8, 4);
  2217. unsigned Ra = fieldFromInstruction(Insn, 12, 4);
  2218. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  2219. if (pred == 0xF)
  2220. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  2221. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  2222. return MCDisassembler::Fail;
  2223. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  2224. return MCDisassembler::Fail;
  2225. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  2226. return MCDisassembler::Fail;
  2227. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
  2228. return MCDisassembler::Fail;
  2229. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2230. return MCDisassembler::Fail;
  2231. return S;
  2232. }
  2233. static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn,
  2234. uint64_t Address, const void *Decoder) {
  2235. DecodeStatus S = MCDisassembler::Success;
  2236. unsigned Pred = fieldFromInstruction(Insn, 28, 4);
  2237. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2238. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2239. if (Pred == 0xF)
  2240. return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
  2241. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2242. return MCDisassembler::Fail;
  2243. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2244. return MCDisassembler::Fail;
  2245. if (!Check(S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
  2246. return MCDisassembler::Fail;
  2247. return S;
  2248. }
  2249. static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn,
  2250. uint64_t Address, const void *Decoder) {
  2251. DecodeStatus S = MCDisassembler::Success;
  2252. unsigned Imm = fieldFromInstruction(Insn, 9, 1);
  2253. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  2254. const FeatureBitset &FeatureBits = Dis->getSubtargetInfo().getFeatureBits();
  2255. if (!FeatureBits[ARM::HasV8_1aOps] ||
  2256. !FeatureBits[ARM::HasV8Ops])
  2257. return MCDisassembler::Fail;
  2258. // Decoder can be called from DecodeTST, which does not check the full
  2259. // encoding is valid.
  2260. if (fieldFromInstruction(Insn, 20,12) != 0xf11 ||
  2261. fieldFromInstruction(Insn, 4,4) != 0)
  2262. return MCDisassembler::Fail;
  2263. if (fieldFromInstruction(Insn, 10,10) != 0 ||
  2264. fieldFromInstruction(Insn, 0,4) != 0)
  2265. S = MCDisassembler::SoftFail;
  2266. Inst.setOpcode(ARM::SETPAN);
  2267. Inst.addOperand(MCOperand::createImm(Imm));
  2268. return S;
  2269. }
  2270. static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
  2271. uint64_t Address, const void *Decoder) {
  2272. DecodeStatus S = MCDisassembler::Success;
  2273. unsigned add = fieldFromInstruction(Val, 12, 1);
  2274. unsigned imm = fieldFromInstruction(Val, 0, 12);
  2275. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  2276. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2277. return MCDisassembler::Fail;
  2278. if (!add) imm *= -1;
  2279. if (imm == 0 && !add) imm = INT32_MIN;
  2280. Inst.addOperand(MCOperand::createImm(imm));
  2281. if (Rn == 15)
  2282. tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
  2283. return S;
  2284. }
  2285. static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
  2286. uint64_t Address, const void *Decoder) {
  2287. DecodeStatus S = MCDisassembler::Success;
  2288. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  2289. // U == 1 to add imm, 0 to subtract it.
  2290. unsigned U = fieldFromInstruction(Val, 8, 1);
  2291. unsigned imm = fieldFromInstruction(Val, 0, 8);
  2292. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2293. return MCDisassembler::Fail;
  2294. if (U)
  2295. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
  2296. else
  2297. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
  2298. return S;
  2299. }
  2300. static DecodeStatus DecodeAddrMode5FP16Operand(MCInst &Inst, unsigned Val,
  2301. uint64_t Address, const void *Decoder) {
  2302. DecodeStatus S = MCDisassembler::Success;
  2303. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  2304. // U == 1 to add imm, 0 to subtract it.
  2305. unsigned U = fieldFromInstruction(Val, 8, 1);
  2306. unsigned imm = fieldFromInstruction(Val, 0, 8);
  2307. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2308. return MCDisassembler::Fail;
  2309. if (U)
  2310. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5FP16Opc(ARM_AM::add, imm)));
  2311. else
  2312. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5FP16Opc(ARM_AM::sub, imm)));
  2313. return S;
  2314. }
  2315. static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
  2316. uint64_t Address, const void *Decoder) {
  2317. return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
  2318. }
  2319. static DecodeStatus
  2320. DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
  2321. uint64_t Address, const void *Decoder) {
  2322. DecodeStatus Status = MCDisassembler::Success;
  2323. // Note the J1 and J2 values are from the encoded instruction. So here
  2324. // change them to I1 and I2 values via as documented:
  2325. // I1 = NOT(J1 EOR S);
  2326. // I2 = NOT(J2 EOR S);
  2327. // and build the imm32 with one trailing zero as documented:
  2328. // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
  2329. unsigned S = fieldFromInstruction(Insn, 26, 1);
  2330. unsigned J1 = fieldFromInstruction(Insn, 13, 1);
  2331. unsigned J2 = fieldFromInstruction(Insn, 11, 1);
  2332. unsigned I1 = !(J1 ^ S);
  2333. unsigned I2 = !(J2 ^ S);
  2334. unsigned imm10 = fieldFromInstruction(Insn, 16, 10);
  2335. unsigned imm11 = fieldFromInstruction(Insn, 0, 11);
  2336. unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
  2337. int imm32 = SignExtend32<25>(tmp << 1);
  2338. if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
  2339. true, 4, Inst, Decoder))
  2340. Inst.addOperand(MCOperand::createImm(imm32));
  2341. return Status;
  2342. }
  2343. static DecodeStatus
  2344. DecodeBranchImmInstruction(MCInst &Inst, unsigned Insn,
  2345. uint64_t Address, const void *Decoder) {
  2346. DecodeStatus S = MCDisassembler::Success;
  2347. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  2348. unsigned imm = fieldFromInstruction(Insn, 0, 24) << 2;
  2349. if (pred == 0xF) {
  2350. Inst.setOpcode(ARM::BLXi);
  2351. imm |= fieldFromInstruction(Insn, 24, 1) << 1;
  2352. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  2353. true, 4, Inst, Decoder))
  2354. Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
  2355. return S;
  2356. }
  2357. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  2358. true, 4, Inst, Decoder))
  2359. Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
  2360. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2361. return MCDisassembler::Fail;
  2362. return S;
  2363. }
  2364. static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
  2365. uint64_t Address, const void *Decoder) {
  2366. DecodeStatus S = MCDisassembler::Success;
  2367. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  2368. unsigned align = fieldFromInstruction(Val, 4, 2);
  2369. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2370. return MCDisassembler::Fail;
  2371. if (!align)
  2372. Inst.addOperand(MCOperand::createImm(0));
  2373. else
  2374. Inst.addOperand(MCOperand::createImm(4 << align));
  2375. return S;
  2376. }
  2377. static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Insn,
  2378. uint64_t Address, const void *Decoder) {
  2379. DecodeStatus S = MCDisassembler::Success;
  2380. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2381. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2382. unsigned wb = fieldFromInstruction(Insn, 16, 4);
  2383. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2384. Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
  2385. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2386. // First output register
  2387. switch (Inst.getOpcode()) {
  2388. case ARM::VLD1q16: case ARM::VLD1q32: case ARM::VLD1q64: case ARM::VLD1q8:
  2389. case ARM::VLD1q16wb_fixed: case ARM::VLD1q16wb_register:
  2390. case ARM::VLD1q32wb_fixed: case ARM::VLD1q32wb_register:
  2391. case ARM::VLD1q64wb_fixed: case ARM::VLD1q64wb_register:
  2392. case ARM::VLD1q8wb_fixed: case ARM::VLD1q8wb_register:
  2393. case ARM::VLD2d16: case ARM::VLD2d32: case ARM::VLD2d8:
  2394. case ARM::VLD2d16wb_fixed: case ARM::VLD2d16wb_register:
  2395. case ARM::VLD2d32wb_fixed: case ARM::VLD2d32wb_register:
  2396. case ARM::VLD2d8wb_fixed: case ARM::VLD2d8wb_register:
  2397. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2398. return MCDisassembler::Fail;
  2399. break;
  2400. case ARM::VLD2b16:
  2401. case ARM::VLD2b32:
  2402. case ARM::VLD2b8:
  2403. case ARM::VLD2b16wb_fixed:
  2404. case ARM::VLD2b16wb_register:
  2405. case ARM::VLD2b32wb_fixed:
  2406. case ARM::VLD2b32wb_register:
  2407. case ARM::VLD2b8wb_fixed:
  2408. case ARM::VLD2b8wb_register:
  2409. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  2410. return MCDisassembler::Fail;
  2411. break;
  2412. default:
  2413. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2414. return MCDisassembler::Fail;
  2415. }
  2416. // Second output register
  2417. switch (Inst.getOpcode()) {
  2418. case ARM::VLD3d8:
  2419. case ARM::VLD3d16:
  2420. case ARM::VLD3d32:
  2421. case ARM::VLD3d8_UPD:
  2422. case ARM::VLD3d16_UPD:
  2423. case ARM::VLD3d32_UPD:
  2424. case ARM::VLD4d8:
  2425. case ARM::VLD4d16:
  2426. case ARM::VLD4d32:
  2427. case ARM::VLD4d8_UPD:
  2428. case ARM::VLD4d16_UPD:
  2429. case ARM::VLD4d32_UPD:
  2430. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  2431. return MCDisassembler::Fail;
  2432. break;
  2433. case ARM::VLD3q8:
  2434. case ARM::VLD3q16:
  2435. case ARM::VLD3q32:
  2436. case ARM::VLD3q8_UPD:
  2437. case ARM::VLD3q16_UPD:
  2438. case ARM::VLD3q32_UPD:
  2439. case ARM::VLD4q8:
  2440. case ARM::VLD4q16:
  2441. case ARM::VLD4q32:
  2442. case ARM::VLD4q8_UPD:
  2443. case ARM::VLD4q16_UPD:
  2444. case ARM::VLD4q32_UPD:
  2445. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2446. return MCDisassembler::Fail;
  2447. break;
  2448. default:
  2449. break;
  2450. }
  2451. // Third output register
  2452. switch(Inst.getOpcode()) {
  2453. case ARM::VLD3d8:
  2454. case ARM::VLD3d16:
  2455. case ARM::VLD3d32:
  2456. case ARM::VLD3d8_UPD:
  2457. case ARM::VLD3d16_UPD:
  2458. case ARM::VLD3d32_UPD:
  2459. case ARM::VLD4d8:
  2460. case ARM::VLD4d16:
  2461. case ARM::VLD4d32:
  2462. case ARM::VLD4d8_UPD:
  2463. case ARM::VLD4d16_UPD:
  2464. case ARM::VLD4d32_UPD:
  2465. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2466. return MCDisassembler::Fail;
  2467. break;
  2468. case ARM::VLD3q8:
  2469. case ARM::VLD3q16:
  2470. case ARM::VLD3q32:
  2471. case ARM::VLD3q8_UPD:
  2472. case ARM::VLD3q16_UPD:
  2473. case ARM::VLD3q32_UPD:
  2474. case ARM::VLD4q8:
  2475. case ARM::VLD4q16:
  2476. case ARM::VLD4q32:
  2477. case ARM::VLD4q8_UPD:
  2478. case ARM::VLD4q16_UPD:
  2479. case ARM::VLD4q32_UPD:
  2480. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  2481. return MCDisassembler::Fail;
  2482. break;
  2483. default:
  2484. break;
  2485. }
  2486. // Fourth output register
  2487. switch (Inst.getOpcode()) {
  2488. case ARM::VLD4d8:
  2489. case ARM::VLD4d16:
  2490. case ARM::VLD4d32:
  2491. case ARM::VLD4d8_UPD:
  2492. case ARM::VLD4d16_UPD:
  2493. case ARM::VLD4d32_UPD:
  2494. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  2495. return MCDisassembler::Fail;
  2496. break;
  2497. case ARM::VLD4q8:
  2498. case ARM::VLD4q16:
  2499. case ARM::VLD4q32:
  2500. case ARM::VLD4q8_UPD:
  2501. case ARM::VLD4q16_UPD:
  2502. case ARM::VLD4q32_UPD:
  2503. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  2504. return MCDisassembler::Fail;
  2505. break;
  2506. default:
  2507. break;
  2508. }
  2509. // Writeback operand
  2510. switch (Inst.getOpcode()) {
  2511. case ARM::VLD1d8wb_fixed:
  2512. case ARM::VLD1d16wb_fixed:
  2513. case ARM::VLD1d32wb_fixed:
  2514. case ARM::VLD1d64wb_fixed:
  2515. case ARM::VLD1d8wb_register:
  2516. case ARM::VLD1d16wb_register:
  2517. case ARM::VLD1d32wb_register:
  2518. case ARM::VLD1d64wb_register:
  2519. case ARM::VLD1q8wb_fixed:
  2520. case ARM::VLD1q16wb_fixed:
  2521. case ARM::VLD1q32wb_fixed:
  2522. case ARM::VLD1q64wb_fixed:
  2523. case ARM::VLD1q8wb_register:
  2524. case ARM::VLD1q16wb_register:
  2525. case ARM::VLD1q32wb_register:
  2526. case ARM::VLD1q64wb_register:
  2527. case ARM::VLD1d8Twb_fixed:
  2528. case ARM::VLD1d8Twb_register:
  2529. case ARM::VLD1d16Twb_fixed:
  2530. case ARM::VLD1d16Twb_register:
  2531. case ARM::VLD1d32Twb_fixed:
  2532. case ARM::VLD1d32Twb_register:
  2533. case ARM::VLD1d64Twb_fixed:
  2534. case ARM::VLD1d64Twb_register:
  2535. case ARM::VLD1d8Qwb_fixed:
  2536. case ARM::VLD1d8Qwb_register:
  2537. case ARM::VLD1d16Qwb_fixed:
  2538. case ARM::VLD1d16Qwb_register:
  2539. case ARM::VLD1d32Qwb_fixed:
  2540. case ARM::VLD1d32Qwb_register:
  2541. case ARM::VLD1d64Qwb_fixed:
  2542. case ARM::VLD1d64Qwb_register:
  2543. case ARM::VLD2d8wb_fixed:
  2544. case ARM::VLD2d16wb_fixed:
  2545. case ARM::VLD2d32wb_fixed:
  2546. case ARM::VLD2q8wb_fixed:
  2547. case ARM::VLD2q16wb_fixed:
  2548. case ARM::VLD2q32wb_fixed:
  2549. case ARM::VLD2d8wb_register:
  2550. case ARM::VLD2d16wb_register:
  2551. case ARM::VLD2d32wb_register:
  2552. case ARM::VLD2q8wb_register:
  2553. case ARM::VLD2q16wb_register:
  2554. case ARM::VLD2q32wb_register:
  2555. case ARM::VLD2b8wb_fixed:
  2556. case ARM::VLD2b16wb_fixed:
  2557. case ARM::VLD2b32wb_fixed:
  2558. case ARM::VLD2b8wb_register:
  2559. case ARM::VLD2b16wb_register:
  2560. case ARM::VLD2b32wb_register:
  2561. Inst.addOperand(MCOperand::createImm(0));
  2562. break;
  2563. case ARM::VLD3d8_UPD:
  2564. case ARM::VLD3d16_UPD:
  2565. case ARM::VLD3d32_UPD:
  2566. case ARM::VLD3q8_UPD:
  2567. case ARM::VLD3q16_UPD:
  2568. case ARM::VLD3q32_UPD:
  2569. case ARM::VLD4d8_UPD:
  2570. case ARM::VLD4d16_UPD:
  2571. case ARM::VLD4d32_UPD:
  2572. case ARM::VLD4q8_UPD:
  2573. case ARM::VLD4q16_UPD:
  2574. case ARM::VLD4q32_UPD:
  2575. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  2576. return MCDisassembler::Fail;
  2577. break;
  2578. default:
  2579. break;
  2580. }
  2581. // AddrMode6 Base (register+alignment)
  2582. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  2583. return MCDisassembler::Fail;
  2584. // AddrMode6 Offset (register)
  2585. switch (Inst.getOpcode()) {
  2586. default:
  2587. // The below have been updated to have explicit am6offset split
  2588. // between fixed and register offset. For those instructions not
  2589. // yet updated, we need to add an additional reg0 operand for the
  2590. // fixed variant.
  2591. //
  2592. // The fixed offset encodes as Rm == 0xd, so we check for that.
  2593. if (Rm == 0xd) {
  2594. Inst.addOperand(MCOperand::createReg(0));
  2595. break;
  2596. }
  2597. // Fall through to handle the register offset variant.
  2598. LLVM_FALLTHROUGH;
  2599. case ARM::VLD1d8wb_fixed:
  2600. case ARM::VLD1d16wb_fixed:
  2601. case ARM::VLD1d32wb_fixed:
  2602. case ARM::VLD1d64wb_fixed:
  2603. case ARM::VLD1d8Twb_fixed:
  2604. case ARM::VLD1d16Twb_fixed:
  2605. case ARM::VLD1d32Twb_fixed:
  2606. case ARM::VLD1d64Twb_fixed:
  2607. case ARM::VLD1d8Qwb_fixed:
  2608. case ARM::VLD1d16Qwb_fixed:
  2609. case ARM::VLD1d32Qwb_fixed:
  2610. case ARM::VLD1d64Qwb_fixed:
  2611. case ARM::VLD1d8wb_register:
  2612. case ARM::VLD1d16wb_register:
  2613. case ARM::VLD1d32wb_register:
  2614. case ARM::VLD1d64wb_register:
  2615. case ARM::VLD1q8wb_fixed:
  2616. case ARM::VLD1q16wb_fixed:
  2617. case ARM::VLD1q32wb_fixed:
  2618. case ARM::VLD1q64wb_fixed:
  2619. case ARM::VLD1q8wb_register:
  2620. case ARM::VLD1q16wb_register:
  2621. case ARM::VLD1q32wb_register:
  2622. case ARM::VLD1q64wb_register:
  2623. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  2624. // variant encodes Rm == 0xf. Anything else is a register offset post-
  2625. // increment and we need to add the register operand to the instruction.
  2626. if (Rm != 0xD && Rm != 0xF &&
  2627. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2628. return MCDisassembler::Fail;
  2629. break;
  2630. case ARM::VLD2d8wb_fixed:
  2631. case ARM::VLD2d16wb_fixed:
  2632. case ARM::VLD2d32wb_fixed:
  2633. case ARM::VLD2b8wb_fixed:
  2634. case ARM::VLD2b16wb_fixed:
  2635. case ARM::VLD2b32wb_fixed:
  2636. case ARM::VLD2q8wb_fixed:
  2637. case ARM::VLD2q16wb_fixed:
  2638. case ARM::VLD2q32wb_fixed:
  2639. break;
  2640. }
  2641. return S;
  2642. }
  2643. static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Insn,
  2644. uint64_t Address, const void *Decoder) {
  2645. unsigned type = fieldFromInstruction(Insn, 8, 4);
  2646. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2647. if (type == 6 && (align & 2)) return MCDisassembler::Fail;
  2648. if (type == 7 && (align & 2)) return MCDisassembler::Fail;
  2649. if (type == 10 && align == 3) return MCDisassembler::Fail;
  2650. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2651. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2652. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2653. }
  2654. static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Insn,
  2655. uint64_t Address, const void *Decoder) {
  2656. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2657. if (size == 3) return MCDisassembler::Fail;
  2658. unsigned type = fieldFromInstruction(Insn, 8, 4);
  2659. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2660. if (type == 8 && align == 3) return MCDisassembler::Fail;
  2661. if (type == 9 && align == 3) return MCDisassembler::Fail;
  2662. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2663. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2664. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2665. }
  2666. static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Insn,
  2667. uint64_t Address, const void *Decoder) {
  2668. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2669. if (size == 3) return MCDisassembler::Fail;
  2670. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2671. if (align & 2) return MCDisassembler::Fail;
  2672. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2673. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2674. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2675. }
  2676. static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Insn,
  2677. uint64_t Address, const void *Decoder) {
  2678. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2679. if (size == 3) return MCDisassembler::Fail;
  2680. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2681. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2682. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2683. }
  2684. static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Insn,
  2685. uint64_t Address, const void *Decoder) {
  2686. DecodeStatus S = MCDisassembler::Success;
  2687. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2688. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2689. unsigned wb = fieldFromInstruction(Insn, 16, 4);
  2690. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2691. Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
  2692. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2693. // Writeback Operand
  2694. switch (Inst.getOpcode()) {
  2695. case ARM::VST1d8wb_fixed:
  2696. case ARM::VST1d16wb_fixed:
  2697. case ARM::VST1d32wb_fixed:
  2698. case ARM::VST1d64wb_fixed:
  2699. case ARM::VST1d8wb_register:
  2700. case ARM::VST1d16wb_register:
  2701. case ARM::VST1d32wb_register:
  2702. case ARM::VST1d64wb_register:
  2703. case ARM::VST1q8wb_fixed:
  2704. case ARM::VST1q16wb_fixed:
  2705. case ARM::VST1q32wb_fixed:
  2706. case ARM::VST1q64wb_fixed:
  2707. case ARM::VST1q8wb_register:
  2708. case ARM::VST1q16wb_register:
  2709. case ARM::VST1q32wb_register:
  2710. case ARM::VST1q64wb_register:
  2711. case ARM::VST1d8Twb_fixed:
  2712. case ARM::VST1d16Twb_fixed:
  2713. case ARM::VST1d32Twb_fixed:
  2714. case ARM::VST1d64Twb_fixed:
  2715. case ARM::VST1d8Twb_register:
  2716. case ARM::VST1d16Twb_register:
  2717. case ARM::VST1d32Twb_register:
  2718. case ARM::VST1d64Twb_register:
  2719. case ARM::VST1d8Qwb_fixed:
  2720. case ARM::VST1d16Qwb_fixed:
  2721. case ARM::VST1d32Qwb_fixed:
  2722. case ARM::VST1d64Qwb_fixed:
  2723. case ARM::VST1d8Qwb_register:
  2724. case ARM::VST1d16Qwb_register:
  2725. case ARM::VST1d32Qwb_register:
  2726. case ARM::VST1d64Qwb_register:
  2727. case ARM::VST2d8wb_fixed:
  2728. case ARM::VST2d16wb_fixed:
  2729. case ARM::VST2d32wb_fixed:
  2730. case ARM::VST2d8wb_register:
  2731. case ARM::VST2d16wb_register:
  2732. case ARM::VST2d32wb_register:
  2733. case ARM::VST2q8wb_fixed:
  2734. case ARM::VST2q16wb_fixed:
  2735. case ARM::VST2q32wb_fixed:
  2736. case ARM::VST2q8wb_register:
  2737. case ARM::VST2q16wb_register:
  2738. case ARM::VST2q32wb_register:
  2739. case ARM::VST2b8wb_fixed:
  2740. case ARM::VST2b16wb_fixed:
  2741. case ARM::VST2b32wb_fixed:
  2742. case ARM::VST2b8wb_register:
  2743. case ARM::VST2b16wb_register:
  2744. case ARM::VST2b32wb_register:
  2745. if (Rm == 0xF)
  2746. return MCDisassembler::Fail;
  2747. Inst.addOperand(MCOperand::createImm(0));
  2748. break;
  2749. case ARM::VST3d8_UPD:
  2750. case ARM::VST3d16_UPD:
  2751. case ARM::VST3d32_UPD:
  2752. case ARM::VST3q8_UPD:
  2753. case ARM::VST3q16_UPD:
  2754. case ARM::VST3q32_UPD:
  2755. case ARM::VST4d8_UPD:
  2756. case ARM::VST4d16_UPD:
  2757. case ARM::VST4d32_UPD:
  2758. case ARM::VST4q8_UPD:
  2759. case ARM::VST4q16_UPD:
  2760. case ARM::VST4q32_UPD:
  2761. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  2762. return MCDisassembler::Fail;
  2763. break;
  2764. default:
  2765. break;
  2766. }
  2767. // AddrMode6 Base (register+alignment)
  2768. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  2769. return MCDisassembler::Fail;
  2770. // AddrMode6 Offset (register)
  2771. switch (Inst.getOpcode()) {
  2772. default:
  2773. if (Rm == 0xD)
  2774. Inst.addOperand(MCOperand::createReg(0));
  2775. else if (Rm != 0xF) {
  2776. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2777. return MCDisassembler::Fail;
  2778. }
  2779. break;
  2780. case ARM::VST1d8wb_fixed:
  2781. case ARM::VST1d16wb_fixed:
  2782. case ARM::VST1d32wb_fixed:
  2783. case ARM::VST1d64wb_fixed:
  2784. case ARM::VST1q8wb_fixed:
  2785. case ARM::VST1q16wb_fixed:
  2786. case ARM::VST1q32wb_fixed:
  2787. case ARM::VST1q64wb_fixed:
  2788. case ARM::VST1d8Twb_fixed:
  2789. case ARM::VST1d16Twb_fixed:
  2790. case ARM::VST1d32Twb_fixed:
  2791. case ARM::VST1d64Twb_fixed:
  2792. case ARM::VST1d8Qwb_fixed:
  2793. case ARM::VST1d16Qwb_fixed:
  2794. case ARM::VST1d32Qwb_fixed:
  2795. case ARM::VST1d64Qwb_fixed:
  2796. case ARM::VST2d8wb_fixed:
  2797. case ARM::VST2d16wb_fixed:
  2798. case ARM::VST2d32wb_fixed:
  2799. case ARM::VST2q8wb_fixed:
  2800. case ARM::VST2q16wb_fixed:
  2801. case ARM::VST2q32wb_fixed:
  2802. case ARM::VST2b8wb_fixed:
  2803. case ARM::VST2b16wb_fixed:
  2804. case ARM::VST2b32wb_fixed:
  2805. break;
  2806. }
  2807. // First input register
  2808. switch (Inst.getOpcode()) {
  2809. case ARM::VST1q16:
  2810. case ARM::VST1q32:
  2811. case ARM::VST1q64:
  2812. case ARM::VST1q8:
  2813. case ARM::VST1q16wb_fixed:
  2814. case ARM::VST1q16wb_register:
  2815. case ARM::VST1q32wb_fixed:
  2816. case ARM::VST1q32wb_register:
  2817. case ARM::VST1q64wb_fixed:
  2818. case ARM::VST1q64wb_register:
  2819. case ARM::VST1q8wb_fixed:
  2820. case ARM::VST1q8wb_register:
  2821. case ARM::VST2d16:
  2822. case ARM::VST2d32:
  2823. case ARM::VST2d8:
  2824. case ARM::VST2d16wb_fixed:
  2825. case ARM::VST2d16wb_register:
  2826. case ARM::VST2d32wb_fixed:
  2827. case ARM::VST2d32wb_register:
  2828. case ARM::VST2d8wb_fixed:
  2829. case ARM::VST2d8wb_register:
  2830. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2831. return MCDisassembler::Fail;
  2832. break;
  2833. case ARM::VST2b16:
  2834. case ARM::VST2b32:
  2835. case ARM::VST2b8:
  2836. case ARM::VST2b16wb_fixed:
  2837. case ARM::VST2b16wb_register:
  2838. case ARM::VST2b32wb_fixed:
  2839. case ARM::VST2b32wb_register:
  2840. case ARM::VST2b8wb_fixed:
  2841. case ARM::VST2b8wb_register:
  2842. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  2843. return MCDisassembler::Fail;
  2844. break;
  2845. default:
  2846. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2847. return MCDisassembler::Fail;
  2848. }
  2849. // Second input register
  2850. switch (Inst.getOpcode()) {
  2851. case ARM::VST3d8:
  2852. case ARM::VST3d16:
  2853. case ARM::VST3d32:
  2854. case ARM::VST3d8_UPD:
  2855. case ARM::VST3d16_UPD:
  2856. case ARM::VST3d32_UPD:
  2857. case ARM::VST4d8:
  2858. case ARM::VST4d16:
  2859. case ARM::VST4d32:
  2860. case ARM::VST4d8_UPD:
  2861. case ARM::VST4d16_UPD:
  2862. case ARM::VST4d32_UPD:
  2863. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  2864. return MCDisassembler::Fail;
  2865. break;
  2866. case ARM::VST3q8:
  2867. case ARM::VST3q16:
  2868. case ARM::VST3q32:
  2869. case ARM::VST3q8_UPD:
  2870. case ARM::VST3q16_UPD:
  2871. case ARM::VST3q32_UPD:
  2872. case ARM::VST4q8:
  2873. case ARM::VST4q16:
  2874. case ARM::VST4q32:
  2875. case ARM::VST4q8_UPD:
  2876. case ARM::VST4q16_UPD:
  2877. case ARM::VST4q32_UPD:
  2878. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2879. return MCDisassembler::Fail;
  2880. break;
  2881. default:
  2882. break;
  2883. }
  2884. // Third input register
  2885. switch (Inst.getOpcode()) {
  2886. case ARM::VST3d8:
  2887. case ARM::VST3d16:
  2888. case ARM::VST3d32:
  2889. case ARM::VST3d8_UPD:
  2890. case ARM::VST3d16_UPD:
  2891. case ARM::VST3d32_UPD:
  2892. case ARM::VST4d8:
  2893. case ARM::VST4d16:
  2894. case ARM::VST4d32:
  2895. case ARM::VST4d8_UPD:
  2896. case ARM::VST4d16_UPD:
  2897. case ARM::VST4d32_UPD:
  2898. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2899. return MCDisassembler::Fail;
  2900. break;
  2901. case ARM::VST3q8:
  2902. case ARM::VST3q16:
  2903. case ARM::VST3q32:
  2904. case ARM::VST3q8_UPD:
  2905. case ARM::VST3q16_UPD:
  2906. case ARM::VST3q32_UPD:
  2907. case ARM::VST4q8:
  2908. case ARM::VST4q16:
  2909. case ARM::VST4q32:
  2910. case ARM::VST4q8_UPD:
  2911. case ARM::VST4q16_UPD:
  2912. case ARM::VST4q32_UPD:
  2913. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  2914. return MCDisassembler::Fail;
  2915. break;
  2916. default:
  2917. break;
  2918. }
  2919. // Fourth input register
  2920. switch (Inst.getOpcode()) {
  2921. case ARM::VST4d8:
  2922. case ARM::VST4d16:
  2923. case ARM::VST4d32:
  2924. case ARM::VST4d8_UPD:
  2925. case ARM::VST4d16_UPD:
  2926. case ARM::VST4d32_UPD:
  2927. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  2928. return MCDisassembler::Fail;
  2929. break;
  2930. case ARM::VST4q8:
  2931. case ARM::VST4q16:
  2932. case ARM::VST4q32:
  2933. case ARM::VST4q8_UPD:
  2934. case ARM::VST4q16_UPD:
  2935. case ARM::VST4q32_UPD:
  2936. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  2937. return MCDisassembler::Fail;
  2938. break;
  2939. default:
  2940. break;
  2941. }
  2942. return S;
  2943. }
  2944. static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Insn,
  2945. uint64_t Address, const void *Decoder) {
  2946. DecodeStatus S = MCDisassembler::Success;
  2947. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2948. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2949. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2950. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2951. unsigned align = fieldFromInstruction(Insn, 4, 1);
  2952. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2953. if (size == 0 && align == 1)
  2954. return MCDisassembler::Fail;
  2955. align *= (1 << size);
  2956. switch (Inst.getOpcode()) {
  2957. case ARM::VLD1DUPq16: case ARM::VLD1DUPq32: case ARM::VLD1DUPq8:
  2958. case ARM::VLD1DUPq16wb_fixed: case ARM::VLD1DUPq16wb_register:
  2959. case ARM::VLD1DUPq32wb_fixed: case ARM::VLD1DUPq32wb_register:
  2960. case ARM::VLD1DUPq8wb_fixed: case ARM::VLD1DUPq8wb_register:
  2961. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2962. return MCDisassembler::Fail;
  2963. break;
  2964. default:
  2965. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2966. return MCDisassembler::Fail;
  2967. break;
  2968. }
  2969. if (Rm != 0xF) {
  2970. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2971. return MCDisassembler::Fail;
  2972. }
  2973. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2974. return MCDisassembler::Fail;
  2975. Inst.addOperand(MCOperand::createImm(align));
  2976. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  2977. // variant encodes Rm == 0xf. Anything else is a register offset post-
  2978. // increment and we need to add the register operand to the instruction.
  2979. if (Rm != 0xD && Rm != 0xF &&
  2980. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2981. return MCDisassembler::Fail;
  2982. return S;
  2983. }
  2984. static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Insn,
  2985. uint64_t Address, const void *Decoder) {
  2986. DecodeStatus S = MCDisassembler::Success;
  2987. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2988. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2989. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2990. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2991. unsigned align = fieldFromInstruction(Insn, 4, 1);
  2992. unsigned size = 1 << fieldFromInstruction(Insn, 6, 2);
  2993. align *= 2*size;
  2994. switch (Inst.getOpcode()) {
  2995. case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
  2996. case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
  2997. case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
  2998. case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
  2999. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  3000. return MCDisassembler::Fail;
  3001. break;
  3002. case ARM::VLD2DUPd16x2: case ARM::VLD2DUPd32x2: case ARM::VLD2DUPd8x2:
  3003. case ARM::VLD2DUPd16x2wb_fixed: case ARM::VLD2DUPd16x2wb_register:
  3004. case ARM::VLD2DUPd32x2wb_fixed: case ARM::VLD2DUPd32x2wb_register:
  3005. case ARM::VLD2DUPd8x2wb_fixed: case ARM::VLD2DUPd8x2wb_register:
  3006. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  3007. return MCDisassembler::Fail;
  3008. break;
  3009. default:
  3010. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3011. return MCDisassembler::Fail;
  3012. break;
  3013. }
  3014. if (Rm != 0xF)
  3015. Inst.addOperand(MCOperand::createImm(0));
  3016. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3017. return MCDisassembler::Fail;
  3018. Inst.addOperand(MCOperand::createImm(align));
  3019. if (Rm != 0xD && Rm != 0xF) {
  3020. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3021. return MCDisassembler::Fail;
  3022. }
  3023. return S;
  3024. }
  3025. static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Insn,
  3026. uint64_t Address, const void *Decoder) {
  3027. DecodeStatus S = MCDisassembler::Success;
  3028. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3029. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3030. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3031. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3032. unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
  3033. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3034. return MCDisassembler::Fail;
  3035. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  3036. return MCDisassembler::Fail;
  3037. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  3038. return MCDisassembler::Fail;
  3039. if (Rm != 0xF) {
  3040. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3041. return MCDisassembler::Fail;
  3042. }
  3043. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3044. return MCDisassembler::Fail;
  3045. Inst.addOperand(MCOperand::createImm(0));
  3046. if (Rm == 0xD)
  3047. Inst.addOperand(MCOperand::createReg(0));
  3048. else if (Rm != 0xF) {
  3049. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3050. return MCDisassembler::Fail;
  3051. }
  3052. return S;
  3053. }
  3054. static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Insn,
  3055. uint64_t Address, const void *Decoder) {
  3056. DecodeStatus S = MCDisassembler::Success;
  3057. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3058. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3059. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3060. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3061. unsigned size = fieldFromInstruction(Insn, 6, 2);
  3062. unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
  3063. unsigned align = fieldFromInstruction(Insn, 4, 1);
  3064. if (size == 0x3) {
  3065. if (align == 0)
  3066. return MCDisassembler::Fail;
  3067. align = 16;
  3068. } else {
  3069. if (size == 2) {
  3070. align *= 8;
  3071. } else {
  3072. size = 1 << size;
  3073. align *= 4*size;
  3074. }
  3075. }
  3076. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3077. return MCDisassembler::Fail;
  3078. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  3079. return MCDisassembler::Fail;
  3080. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  3081. return MCDisassembler::Fail;
  3082. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
  3083. return MCDisassembler::Fail;
  3084. if (Rm != 0xF) {
  3085. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3086. return MCDisassembler::Fail;
  3087. }
  3088. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3089. return MCDisassembler::Fail;
  3090. Inst.addOperand(MCOperand::createImm(align));
  3091. if (Rm == 0xD)
  3092. Inst.addOperand(MCOperand::createReg(0));
  3093. else if (Rm != 0xF) {
  3094. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3095. return MCDisassembler::Fail;
  3096. }
  3097. return S;
  3098. }
  3099. static DecodeStatus
  3100. DecodeVMOVModImmInstruction(MCInst &Inst, unsigned Insn,
  3101. uint64_t Address, const void *Decoder) {
  3102. DecodeStatus S = MCDisassembler::Success;
  3103. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3104. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3105. unsigned imm = fieldFromInstruction(Insn, 0, 4);
  3106. imm |= fieldFromInstruction(Insn, 16, 3) << 4;
  3107. imm |= fieldFromInstruction(Insn, 24, 1) << 7;
  3108. imm |= fieldFromInstruction(Insn, 8, 4) << 8;
  3109. imm |= fieldFromInstruction(Insn, 5, 1) << 12;
  3110. unsigned Q = fieldFromInstruction(Insn, 6, 1);
  3111. if (Q) {
  3112. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  3113. return MCDisassembler::Fail;
  3114. } else {
  3115. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3116. return MCDisassembler::Fail;
  3117. }
  3118. Inst.addOperand(MCOperand::createImm(imm));
  3119. switch (Inst.getOpcode()) {
  3120. case ARM::VORRiv4i16:
  3121. case ARM::VORRiv2i32:
  3122. case ARM::VBICiv4i16:
  3123. case ARM::VBICiv2i32:
  3124. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3125. return MCDisassembler::Fail;
  3126. break;
  3127. case ARM::VORRiv8i16:
  3128. case ARM::VORRiv4i32:
  3129. case ARM::VBICiv8i16:
  3130. case ARM::VBICiv4i32:
  3131. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  3132. return MCDisassembler::Fail;
  3133. break;
  3134. default:
  3135. break;
  3136. }
  3137. return S;
  3138. }
  3139. static DecodeStatus
  3140. DecodeMVEModImmInstruction(MCInst &Inst, unsigned Insn,
  3141. uint64_t Address, const void *Decoder) {
  3142. DecodeStatus S = MCDisassembler::Success;
  3143. unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
  3144. fieldFromInstruction(Insn, 13, 3));
  3145. unsigned cmode = fieldFromInstruction(Insn, 8, 4);
  3146. unsigned imm = fieldFromInstruction(Insn, 0, 4);
  3147. imm |= fieldFromInstruction(Insn, 16, 3) << 4;
  3148. imm |= fieldFromInstruction(Insn, 28, 1) << 7;
  3149. imm |= cmode << 8;
  3150. imm |= fieldFromInstruction(Insn, 5, 1) << 12;
  3151. if (cmode == 0xF && Inst.getOpcode() == ARM::MVE_VMVNimmi32)
  3152. return MCDisassembler::Fail;
  3153. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  3154. return MCDisassembler::Fail;
  3155. Inst.addOperand(MCOperand::createImm(imm));
  3156. Inst.addOperand(MCOperand::createImm(ARMVCC::None));
  3157. Inst.addOperand(MCOperand::createReg(0));
  3158. Inst.addOperand(MCOperand::createImm(0));
  3159. return S;
  3160. }
  3161. static DecodeStatus DecodeMVEVADCInstruction(MCInst &Inst, unsigned Insn,
  3162. uint64_t Address, const void *Decoder) {
  3163. DecodeStatus S = MCDisassembler::Success;
  3164. unsigned Qd = fieldFromInstruction(Insn, 13, 3);
  3165. Qd |= fieldFromInstruction(Insn, 22, 1) << 3;
  3166. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  3167. return MCDisassembler::Fail;
  3168. Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
  3169. unsigned Qn = fieldFromInstruction(Insn, 17, 3);
  3170. Qn |= fieldFromInstruction(Insn, 7, 1) << 3;
  3171. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
  3172. return MCDisassembler::Fail;
  3173. unsigned Qm = fieldFromInstruction(Insn, 1, 3);
  3174. Qm |= fieldFromInstruction(Insn, 5, 1) << 3;
  3175. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
  3176. return MCDisassembler::Fail;
  3177. if (!fieldFromInstruction(Insn, 12, 1)) // I bit clear => need input FPSCR
  3178. Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
  3179. Inst.addOperand(MCOperand::createImm(Qd));
  3180. return S;
  3181. }
  3182. static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Insn,
  3183. uint64_t Address, const void *Decoder) {
  3184. DecodeStatus S = MCDisassembler::Success;
  3185. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3186. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3187. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3188. Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
  3189. unsigned size = fieldFromInstruction(Insn, 18, 2);
  3190. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  3191. return MCDisassembler::Fail;
  3192. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  3193. return MCDisassembler::Fail;
  3194. Inst.addOperand(MCOperand::createImm(8 << size));
  3195. return S;
  3196. }
  3197. static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
  3198. uint64_t Address, const void *Decoder) {
  3199. Inst.addOperand(MCOperand::createImm(8 - Val));
  3200. return MCDisassembler::Success;
  3201. }
  3202. static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
  3203. uint64_t Address, const void *Decoder) {
  3204. Inst.addOperand(MCOperand::createImm(16 - Val));
  3205. return MCDisassembler::Success;
  3206. }
  3207. static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
  3208. uint64_t Address, const void *Decoder) {
  3209. Inst.addOperand(MCOperand::createImm(32 - Val));
  3210. return MCDisassembler::Success;
  3211. }
  3212. static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
  3213. uint64_t Address, const void *Decoder) {
  3214. Inst.addOperand(MCOperand::createImm(64 - Val));
  3215. return MCDisassembler::Success;
  3216. }
  3217. static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
  3218. uint64_t Address, const void *Decoder) {
  3219. DecodeStatus S = MCDisassembler::Success;
  3220. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3221. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3222. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3223. Rn |= fieldFromInstruction(Insn, 7, 1) << 4;
  3224. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3225. Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
  3226. unsigned op = fieldFromInstruction(Insn, 6, 1);
  3227. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3228. return MCDisassembler::Fail;
  3229. if (op) {
  3230. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3231. return MCDisassembler::Fail; // Writeback
  3232. }
  3233. switch (Inst.getOpcode()) {
  3234. case ARM::VTBL2:
  3235. case ARM::VTBX2:
  3236. if (!Check(S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
  3237. return MCDisassembler::Fail;
  3238. break;
  3239. default:
  3240. if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
  3241. return MCDisassembler::Fail;
  3242. }
  3243. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  3244. return MCDisassembler::Fail;
  3245. return S;
  3246. }
  3247. static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
  3248. uint64_t Address, const void *Decoder) {
  3249. DecodeStatus S = MCDisassembler::Success;
  3250. unsigned dst = fieldFromInstruction(Insn, 8, 3);
  3251. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  3252. if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
  3253. return MCDisassembler::Fail;
  3254. switch(Inst.getOpcode()) {
  3255. default:
  3256. return MCDisassembler::Fail;
  3257. case ARM::tADR:
  3258. break; // tADR does not explicitly represent the PC as an operand.
  3259. case ARM::tADDrSPi:
  3260. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3261. break;
  3262. }
  3263. Inst.addOperand(MCOperand::createImm(imm));
  3264. return S;
  3265. }
  3266. static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
  3267. uint64_t Address, const void *Decoder) {
  3268. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<12>(Val<<1) + 4,
  3269. true, 2, Inst, Decoder))
  3270. Inst.addOperand(MCOperand::createImm(SignExtend32<12>(Val << 1)));
  3271. return MCDisassembler::Success;
  3272. }
  3273. static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
  3274. uint64_t Address, const void *Decoder) {
  3275. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<21>(Val) + 4,
  3276. true, 4, Inst, Decoder))
  3277. Inst.addOperand(MCOperand::createImm(SignExtend32<21>(Val)));
  3278. return MCDisassembler::Success;
  3279. }
  3280. static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
  3281. uint64_t Address, const void *Decoder) {
  3282. if (!tryAddingSymbolicOperand(Address, Address + (Val<<1) + 4,
  3283. true, 2, Inst, Decoder))
  3284. Inst.addOperand(MCOperand::createImm(Val << 1));
  3285. return MCDisassembler::Success;
  3286. }
  3287. static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
  3288. uint64_t Address, const void *Decoder) {
  3289. DecodeStatus S = MCDisassembler::Success;
  3290. unsigned Rn = fieldFromInstruction(Val, 0, 3);
  3291. unsigned Rm = fieldFromInstruction(Val, 3, 3);
  3292. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3293. return MCDisassembler::Fail;
  3294. if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3295. return MCDisassembler::Fail;
  3296. return S;
  3297. }
  3298. static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
  3299. uint64_t Address, const void *Decoder) {
  3300. DecodeStatus S = MCDisassembler::Success;
  3301. unsigned Rn = fieldFromInstruction(Val, 0, 3);
  3302. unsigned imm = fieldFromInstruction(Val, 3, 5);
  3303. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3304. return MCDisassembler::Fail;
  3305. Inst.addOperand(MCOperand::createImm(imm));
  3306. return S;
  3307. }
  3308. static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
  3309. uint64_t Address, const void *Decoder) {
  3310. unsigned imm = Val << 2;
  3311. Inst.addOperand(MCOperand::createImm(imm));
  3312. tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
  3313. return MCDisassembler::Success;
  3314. }
  3315. static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
  3316. uint64_t Address, const void *Decoder) {
  3317. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3318. Inst.addOperand(MCOperand::createImm(Val));
  3319. return MCDisassembler::Success;
  3320. }
  3321. static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
  3322. uint64_t Address, const void *Decoder) {
  3323. DecodeStatus S = MCDisassembler::Success;
  3324. unsigned Rn = fieldFromInstruction(Val, 6, 4);
  3325. unsigned Rm = fieldFromInstruction(Val, 2, 4);
  3326. unsigned imm = fieldFromInstruction(Val, 0, 2);
  3327. // Thumb stores cannot use PC as dest register.
  3328. switch (Inst.getOpcode()) {
  3329. case ARM::t2STRHs:
  3330. case ARM::t2STRBs:
  3331. case ARM::t2STRs:
  3332. if (Rn == 15)
  3333. return MCDisassembler::Fail;
  3334. break;
  3335. default:
  3336. break;
  3337. }
  3338. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3339. return MCDisassembler::Fail;
  3340. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3341. return MCDisassembler::Fail;
  3342. Inst.addOperand(MCOperand::createImm(imm));
  3343. return S;
  3344. }
  3345. static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Insn,
  3346. uint64_t Address, const void *Decoder) {
  3347. DecodeStatus S = MCDisassembler::Success;
  3348. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3349. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3350. const FeatureBitset &featureBits =
  3351. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3352. bool hasMP = featureBits[ARM::FeatureMP];
  3353. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3354. if (Rn == 15) {
  3355. switch (Inst.getOpcode()) {
  3356. case ARM::t2LDRBs:
  3357. Inst.setOpcode(ARM::t2LDRBpci);
  3358. break;
  3359. case ARM::t2LDRHs:
  3360. Inst.setOpcode(ARM::t2LDRHpci);
  3361. break;
  3362. case ARM::t2LDRSHs:
  3363. Inst.setOpcode(ARM::t2LDRSHpci);
  3364. break;
  3365. case ARM::t2LDRSBs:
  3366. Inst.setOpcode(ARM::t2LDRSBpci);
  3367. break;
  3368. case ARM::t2LDRs:
  3369. Inst.setOpcode(ARM::t2LDRpci);
  3370. break;
  3371. case ARM::t2PLDs:
  3372. Inst.setOpcode(ARM::t2PLDpci);
  3373. break;
  3374. case ARM::t2PLIs:
  3375. Inst.setOpcode(ARM::t2PLIpci);
  3376. break;
  3377. default:
  3378. return MCDisassembler::Fail;
  3379. }
  3380. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3381. }
  3382. if (Rt == 15) {
  3383. switch (Inst.getOpcode()) {
  3384. case ARM::t2LDRSHs:
  3385. return MCDisassembler::Fail;
  3386. case ARM::t2LDRHs:
  3387. Inst.setOpcode(ARM::t2PLDWs);
  3388. break;
  3389. case ARM::t2LDRSBs:
  3390. Inst.setOpcode(ARM::t2PLIs);
  3391. break;
  3392. default:
  3393. break;
  3394. }
  3395. }
  3396. switch (Inst.getOpcode()) {
  3397. case ARM::t2PLDs:
  3398. break;
  3399. case ARM::t2PLIs:
  3400. if (!hasV7Ops)
  3401. return MCDisassembler::Fail;
  3402. break;
  3403. case ARM::t2PLDWs:
  3404. if (!hasV7Ops || !hasMP)
  3405. return MCDisassembler::Fail;
  3406. break;
  3407. default:
  3408. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3409. return MCDisassembler::Fail;
  3410. }
  3411. unsigned addrmode = fieldFromInstruction(Insn, 4, 2);
  3412. addrmode |= fieldFromInstruction(Insn, 0, 4) << 2;
  3413. addrmode |= fieldFromInstruction(Insn, 16, 4) << 6;
  3414. if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
  3415. return MCDisassembler::Fail;
  3416. return S;
  3417. }
  3418. static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn,
  3419. uint64_t Address, const void* Decoder) {
  3420. DecodeStatus S = MCDisassembler::Success;
  3421. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3422. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3423. unsigned U = fieldFromInstruction(Insn, 9, 1);
  3424. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  3425. imm |= (U << 8);
  3426. imm |= (Rn << 9);
  3427. unsigned add = fieldFromInstruction(Insn, 9, 1);
  3428. const FeatureBitset &featureBits =
  3429. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3430. bool hasMP = featureBits[ARM::FeatureMP];
  3431. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3432. if (Rn == 15) {
  3433. switch (Inst.getOpcode()) {
  3434. case ARM::t2LDRi8:
  3435. Inst.setOpcode(ARM::t2LDRpci);
  3436. break;
  3437. case ARM::t2LDRBi8:
  3438. Inst.setOpcode(ARM::t2LDRBpci);
  3439. break;
  3440. case ARM::t2LDRSBi8:
  3441. Inst.setOpcode(ARM::t2LDRSBpci);
  3442. break;
  3443. case ARM::t2LDRHi8:
  3444. Inst.setOpcode(ARM::t2LDRHpci);
  3445. break;
  3446. case ARM::t2LDRSHi8:
  3447. Inst.setOpcode(ARM::t2LDRSHpci);
  3448. break;
  3449. case ARM::t2PLDi8:
  3450. Inst.setOpcode(ARM::t2PLDpci);
  3451. break;
  3452. case ARM::t2PLIi8:
  3453. Inst.setOpcode(ARM::t2PLIpci);
  3454. break;
  3455. default:
  3456. return MCDisassembler::Fail;
  3457. }
  3458. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3459. }
  3460. if (Rt == 15) {
  3461. switch (Inst.getOpcode()) {
  3462. case ARM::t2LDRSHi8:
  3463. return MCDisassembler::Fail;
  3464. case ARM::t2LDRHi8:
  3465. if (!add)
  3466. Inst.setOpcode(ARM::t2PLDWi8);
  3467. break;
  3468. case ARM::t2LDRSBi8:
  3469. Inst.setOpcode(ARM::t2PLIi8);
  3470. break;
  3471. default:
  3472. break;
  3473. }
  3474. }
  3475. switch (Inst.getOpcode()) {
  3476. case ARM::t2PLDi8:
  3477. break;
  3478. case ARM::t2PLIi8:
  3479. if (!hasV7Ops)
  3480. return MCDisassembler::Fail;
  3481. break;
  3482. case ARM::t2PLDWi8:
  3483. if (!hasV7Ops || !hasMP)
  3484. return MCDisassembler::Fail;
  3485. break;
  3486. default:
  3487. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3488. return MCDisassembler::Fail;
  3489. }
  3490. if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
  3491. return MCDisassembler::Fail;
  3492. return S;
  3493. }
  3494. static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn,
  3495. uint64_t Address, const void* Decoder) {
  3496. DecodeStatus S = MCDisassembler::Success;
  3497. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3498. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3499. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3500. imm |= (Rn << 13);
  3501. const FeatureBitset &featureBits =
  3502. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3503. bool hasMP = featureBits[ARM::FeatureMP];
  3504. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3505. if (Rn == 15) {
  3506. switch (Inst.getOpcode()) {
  3507. case ARM::t2LDRi12:
  3508. Inst.setOpcode(ARM::t2LDRpci);
  3509. break;
  3510. case ARM::t2LDRHi12:
  3511. Inst.setOpcode(ARM::t2LDRHpci);
  3512. break;
  3513. case ARM::t2LDRSHi12:
  3514. Inst.setOpcode(ARM::t2LDRSHpci);
  3515. break;
  3516. case ARM::t2LDRBi12:
  3517. Inst.setOpcode(ARM::t2LDRBpci);
  3518. break;
  3519. case ARM::t2LDRSBi12:
  3520. Inst.setOpcode(ARM::t2LDRSBpci);
  3521. break;
  3522. case ARM::t2PLDi12:
  3523. Inst.setOpcode(ARM::t2PLDpci);
  3524. break;
  3525. case ARM::t2PLIi12:
  3526. Inst.setOpcode(ARM::t2PLIpci);
  3527. break;
  3528. default:
  3529. return MCDisassembler::Fail;
  3530. }
  3531. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3532. }
  3533. if (Rt == 15) {
  3534. switch (Inst.getOpcode()) {
  3535. case ARM::t2LDRSHi12:
  3536. return MCDisassembler::Fail;
  3537. case ARM::t2LDRHi12:
  3538. Inst.setOpcode(ARM::t2PLDWi12);
  3539. break;
  3540. case ARM::t2LDRSBi12:
  3541. Inst.setOpcode(ARM::t2PLIi12);
  3542. break;
  3543. default:
  3544. break;
  3545. }
  3546. }
  3547. switch (Inst.getOpcode()) {
  3548. case ARM::t2PLDi12:
  3549. break;
  3550. case ARM::t2PLIi12:
  3551. if (!hasV7Ops)
  3552. return MCDisassembler::Fail;
  3553. break;
  3554. case ARM::t2PLDWi12:
  3555. if (!hasV7Ops || !hasMP)
  3556. return MCDisassembler::Fail;
  3557. break;
  3558. default:
  3559. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3560. return MCDisassembler::Fail;
  3561. }
  3562. if (!Check(S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
  3563. return MCDisassembler::Fail;
  3564. return S;
  3565. }
  3566. static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn,
  3567. uint64_t Address, const void* Decoder) {
  3568. DecodeStatus S = MCDisassembler::Success;
  3569. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3570. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3571. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  3572. imm |= (Rn << 9);
  3573. if (Rn == 15) {
  3574. switch (Inst.getOpcode()) {
  3575. case ARM::t2LDRT:
  3576. Inst.setOpcode(ARM::t2LDRpci);
  3577. break;
  3578. case ARM::t2LDRBT:
  3579. Inst.setOpcode(ARM::t2LDRBpci);
  3580. break;
  3581. case ARM::t2LDRHT:
  3582. Inst.setOpcode(ARM::t2LDRHpci);
  3583. break;
  3584. case ARM::t2LDRSBT:
  3585. Inst.setOpcode(ARM::t2LDRSBpci);
  3586. break;
  3587. case ARM::t2LDRSHT:
  3588. Inst.setOpcode(ARM::t2LDRSHpci);
  3589. break;
  3590. default:
  3591. return MCDisassembler::Fail;
  3592. }
  3593. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3594. }
  3595. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3596. return MCDisassembler::Fail;
  3597. if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
  3598. return MCDisassembler::Fail;
  3599. return S;
  3600. }
  3601. static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn,
  3602. uint64_t Address, const void* Decoder) {
  3603. DecodeStatus S = MCDisassembler::Success;
  3604. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3605. unsigned U = fieldFromInstruction(Insn, 23, 1);
  3606. int imm = fieldFromInstruction(Insn, 0, 12);
  3607. const FeatureBitset &featureBits =
  3608. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3609. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3610. if (Rt == 15) {
  3611. switch (Inst.getOpcode()) {
  3612. case ARM::t2LDRBpci:
  3613. case ARM::t2LDRHpci:
  3614. Inst.setOpcode(ARM::t2PLDpci);
  3615. break;
  3616. case ARM::t2LDRSBpci:
  3617. Inst.setOpcode(ARM::t2PLIpci);
  3618. break;
  3619. case ARM::t2LDRSHpci:
  3620. return MCDisassembler::Fail;
  3621. default:
  3622. break;
  3623. }
  3624. }
  3625. switch(Inst.getOpcode()) {
  3626. case ARM::t2PLDpci:
  3627. break;
  3628. case ARM::t2PLIpci:
  3629. if (!hasV7Ops)
  3630. return MCDisassembler::Fail;
  3631. break;
  3632. default:
  3633. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3634. return MCDisassembler::Fail;
  3635. }
  3636. if (!U) {
  3637. // Special case for #-0.
  3638. if (imm == 0)
  3639. imm = INT32_MIN;
  3640. else
  3641. imm = -imm;
  3642. }
  3643. Inst.addOperand(MCOperand::createImm(imm));
  3644. return S;
  3645. }
  3646. static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
  3647. uint64_t Address, const void *Decoder) {
  3648. if (Val == 0)
  3649. Inst.addOperand(MCOperand::createImm(INT32_MIN));
  3650. else {
  3651. int imm = Val & 0xFF;
  3652. if (!(Val & 0x100)) imm *= -1;
  3653. Inst.addOperand(MCOperand::createImm(imm * 4));
  3654. }
  3655. return MCDisassembler::Success;
  3656. }
  3657. static DecodeStatus DecodeT2Imm7S4(MCInst &Inst, unsigned Val, uint64_t Address,
  3658. const void *Decoder) {
  3659. if (Val == 0)
  3660. Inst.addOperand(MCOperand::createImm(INT32_MIN));
  3661. else {
  3662. int imm = Val & 0x7F;
  3663. if (!(Val & 0x80))
  3664. imm *= -1;
  3665. Inst.addOperand(MCOperand::createImm(imm * 4));
  3666. }
  3667. return MCDisassembler::Success;
  3668. }
  3669. static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
  3670. uint64_t Address, const void *Decoder) {
  3671. DecodeStatus S = MCDisassembler::Success;
  3672. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  3673. unsigned imm = fieldFromInstruction(Val, 0, 9);
  3674. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3675. return MCDisassembler::Fail;
  3676. if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
  3677. return MCDisassembler::Fail;
  3678. return S;
  3679. }
  3680. static DecodeStatus DecodeT2AddrModeImm7s4(MCInst &Inst, unsigned Val,
  3681. uint64_t Address,
  3682. const void *Decoder) {
  3683. DecodeStatus S = MCDisassembler::Success;
  3684. unsigned Rn = fieldFromInstruction(Val, 8, 4);
  3685. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3686. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3687. return MCDisassembler::Fail;
  3688. if (!Check(S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
  3689. return MCDisassembler::Fail;
  3690. return S;
  3691. }
  3692. static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
  3693. uint64_t Address, const void *Decoder) {
  3694. DecodeStatus S = MCDisassembler::Success;
  3695. unsigned Rn = fieldFromInstruction(Val, 8, 4);
  3696. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3697. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3698. return MCDisassembler::Fail;
  3699. Inst.addOperand(MCOperand::createImm(imm));
  3700. return S;
  3701. }
  3702. static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
  3703. uint64_t Address, const void *Decoder) {
  3704. int imm = Val & 0xFF;
  3705. if (Val == 0)
  3706. imm = INT32_MIN;
  3707. else if (!(Val & 0x100))
  3708. imm *= -1;
  3709. Inst.addOperand(MCOperand::createImm(imm));
  3710. return MCDisassembler::Success;
  3711. }
  3712. template<int shift>
  3713. static DecodeStatus DecodeT2Imm7(MCInst &Inst, unsigned Val,
  3714. uint64_t Address, const void *Decoder) {
  3715. int imm = Val & 0x7F;
  3716. if (Val == 0)
  3717. imm = INT32_MIN;
  3718. else if (!(Val & 0x80))
  3719. imm *= -1;
  3720. if (imm != INT32_MIN)
  3721. imm *= (1U << shift);
  3722. Inst.addOperand(MCOperand::createImm(imm));
  3723. return MCDisassembler::Success;
  3724. }
  3725. static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
  3726. uint64_t Address, const void *Decoder) {
  3727. DecodeStatus S = MCDisassembler::Success;
  3728. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  3729. unsigned imm = fieldFromInstruction(Val, 0, 9);
  3730. // Thumb stores cannot use PC as dest register.
  3731. switch (Inst.getOpcode()) {
  3732. case ARM::t2STRT:
  3733. case ARM::t2STRBT:
  3734. case ARM::t2STRHT:
  3735. case ARM::t2STRi8:
  3736. case ARM::t2STRHi8:
  3737. case ARM::t2STRBi8:
  3738. if (Rn == 15)
  3739. return MCDisassembler::Fail;
  3740. break;
  3741. default:
  3742. break;
  3743. }
  3744. // Some instructions always use an additive offset.
  3745. switch (Inst.getOpcode()) {
  3746. case ARM::t2LDRT:
  3747. case ARM::t2LDRBT:
  3748. case ARM::t2LDRHT:
  3749. case ARM::t2LDRSBT:
  3750. case ARM::t2LDRSHT:
  3751. case ARM::t2STRT:
  3752. case ARM::t2STRBT:
  3753. case ARM::t2STRHT:
  3754. imm |= 0x100;
  3755. break;
  3756. default:
  3757. break;
  3758. }
  3759. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3760. return MCDisassembler::Fail;
  3761. if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
  3762. return MCDisassembler::Fail;
  3763. return S;
  3764. }
  3765. template<int shift>
  3766. static DecodeStatus DecodeTAddrModeImm7(MCInst &Inst, unsigned Val,
  3767. uint64_t Address,
  3768. const void *Decoder) {
  3769. DecodeStatus S = MCDisassembler::Success;
  3770. unsigned Rn = fieldFromInstruction(Val, 8, 3);
  3771. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3772. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3773. return MCDisassembler::Fail;
  3774. if (!Check(S, DecodeT2Imm7<shift>(Inst, imm, Address, Decoder)))
  3775. return MCDisassembler::Fail;
  3776. return S;
  3777. }
  3778. template<int shift, int WriteBack>
  3779. static DecodeStatus DecodeT2AddrModeImm7(MCInst &Inst, unsigned Val,
  3780. uint64_t Address,
  3781. const void *Decoder) {
  3782. DecodeStatus S = MCDisassembler::Success;
  3783. unsigned Rn = fieldFromInstruction(Val, 8, 4);
  3784. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3785. if (WriteBack) {
  3786. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3787. return MCDisassembler::Fail;
  3788. } else if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3789. return MCDisassembler::Fail;
  3790. if (!Check(S, DecodeT2Imm7<shift>(Inst, imm, Address, Decoder)))
  3791. return MCDisassembler::Fail;
  3792. return S;
  3793. }
  3794. static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Insn,
  3795. uint64_t Address, const void *Decoder) {
  3796. DecodeStatus S = MCDisassembler::Success;
  3797. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3798. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3799. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  3800. addr |= fieldFromInstruction(Insn, 9, 1) << 8;
  3801. addr |= Rn << 9;
  3802. unsigned load = fieldFromInstruction(Insn, 20, 1);
  3803. if (Rn == 15) {
  3804. switch (Inst.getOpcode()) {
  3805. case ARM::t2LDR_PRE:
  3806. case ARM::t2LDR_POST:
  3807. Inst.setOpcode(ARM::t2LDRpci);
  3808. break;
  3809. case ARM::t2LDRB_PRE:
  3810. case ARM::t2LDRB_POST:
  3811. Inst.setOpcode(ARM::t2LDRBpci);
  3812. break;
  3813. case ARM::t2LDRH_PRE:
  3814. case ARM::t2LDRH_POST:
  3815. Inst.setOpcode(ARM::t2LDRHpci);
  3816. break;
  3817. case ARM::t2LDRSB_PRE:
  3818. case ARM::t2LDRSB_POST:
  3819. if (Rt == 15)
  3820. Inst.setOpcode(ARM::t2PLIpci);
  3821. else
  3822. Inst.setOpcode(ARM::t2LDRSBpci);
  3823. break;
  3824. case ARM::t2LDRSH_PRE:
  3825. case ARM::t2LDRSH_POST:
  3826. Inst.setOpcode(ARM::t2LDRSHpci);
  3827. break;
  3828. default:
  3829. return MCDisassembler::Fail;
  3830. }
  3831. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3832. }
  3833. if (!load) {
  3834. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3835. return MCDisassembler::Fail;
  3836. }
  3837. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3838. return MCDisassembler::Fail;
  3839. if (load) {
  3840. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3841. return MCDisassembler::Fail;
  3842. }
  3843. if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
  3844. return MCDisassembler::Fail;
  3845. return S;
  3846. }
  3847. static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
  3848. uint64_t Address, const void *Decoder) {
  3849. DecodeStatus S = MCDisassembler::Success;
  3850. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  3851. unsigned imm = fieldFromInstruction(Val, 0, 12);
  3852. // Thumb stores cannot use PC as dest register.
  3853. switch (Inst.getOpcode()) {
  3854. case ARM::t2STRi12:
  3855. case ARM::t2STRBi12:
  3856. case ARM::t2STRHi12:
  3857. if (Rn == 15)
  3858. return MCDisassembler::Fail;
  3859. break;
  3860. default:
  3861. break;
  3862. }
  3863. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3864. return MCDisassembler::Fail;
  3865. Inst.addOperand(MCOperand::createImm(imm));
  3866. return S;
  3867. }
  3868. static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Insn,
  3869. uint64_t Address, const void *Decoder) {
  3870. unsigned imm = fieldFromInstruction(Insn, 0, 7);
  3871. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3872. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3873. Inst.addOperand(MCOperand::createImm(imm));
  3874. return MCDisassembler::Success;
  3875. }
  3876. static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
  3877. uint64_t Address, const void *Decoder) {
  3878. DecodeStatus S = MCDisassembler::Success;
  3879. if (Inst.getOpcode() == ARM::tADDrSP) {
  3880. unsigned Rdm = fieldFromInstruction(Insn, 0, 3);
  3881. Rdm |= fieldFromInstruction(Insn, 7, 1) << 3;
  3882. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  3883. return MCDisassembler::Fail;
  3884. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3885. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  3886. return MCDisassembler::Fail;
  3887. } else if (Inst.getOpcode() == ARM::tADDspr) {
  3888. unsigned Rm = fieldFromInstruction(Insn, 3, 4);
  3889. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3890. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3891. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3892. return MCDisassembler::Fail;
  3893. }
  3894. return S;
  3895. }
  3896. static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
  3897. uint64_t Address, const void *Decoder) {
  3898. unsigned imod = fieldFromInstruction(Insn, 4, 1) | 0x2;
  3899. unsigned flags = fieldFromInstruction(Insn, 0, 3);
  3900. Inst.addOperand(MCOperand::createImm(imod));
  3901. Inst.addOperand(MCOperand::createImm(flags));
  3902. return MCDisassembler::Success;
  3903. }
  3904. static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
  3905. uint64_t Address, const void *Decoder) {
  3906. DecodeStatus S = MCDisassembler::Success;
  3907. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3908. unsigned add = fieldFromInstruction(Insn, 4, 1);
  3909. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  3910. return MCDisassembler::Fail;
  3911. Inst.addOperand(MCOperand::createImm(add));
  3912. return S;
  3913. }
  3914. static DecodeStatus DecodeMveAddrModeRQ(MCInst &Inst, unsigned Insn,
  3915. uint64_t Address, const void *Decoder) {
  3916. DecodeStatus S = MCDisassembler::Success;
  3917. unsigned Rn = fieldFromInstruction(Insn, 3, 4);
  3918. unsigned Qm = fieldFromInstruction(Insn, 0, 3);
  3919. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3920. return MCDisassembler::Fail;
  3921. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
  3922. return MCDisassembler::Fail;
  3923. return S;
  3924. }
  3925. template<int shift>
  3926. static DecodeStatus DecodeMveAddrModeQ(MCInst &Inst, unsigned Insn,
  3927. uint64_t Address, const void *Decoder) {
  3928. DecodeStatus S = MCDisassembler::Success;
  3929. unsigned Qm = fieldFromInstruction(Insn, 8, 3);
  3930. int imm = fieldFromInstruction(Insn, 0, 7);
  3931. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
  3932. return MCDisassembler::Fail;
  3933. if(!fieldFromInstruction(Insn, 7, 1)) {
  3934. if (imm == 0)
  3935. imm = INT32_MIN; // indicate -0
  3936. else
  3937. imm *= -1;
  3938. }
  3939. if (imm != INT32_MIN)
  3940. imm *= (1U << shift);
  3941. Inst.addOperand(MCOperand::createImm(imm));
  3942. return S;
  3943. }
  3944. static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Val,
  3945. uint64_t Address, const void *Decoder) {
  3946. // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
  3947. // Note only one trailing zero not two. Also the J1 and J2 values are from
  3948. // the encoded instruction. So here change to I1 and I2 values via:
  3949. // I1 = NOT(J1 EOR S);
  3950. // I2 = NOT(J2 EOR S);
  3951. // and build the imm32 with two trailing zeros as documented:
  3952. // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
  3953. unsigned S = (Val >> 23) & 1;
  3954. unsigned J1 = (Val >> 22) & 1;
  3955. unsigned J2 = (Val >> 21) & 1;
  3956. unsigned I1 = !(J1 ^ S);
  3957. unsigned I2 = !(J2 ^ S);
  3958. unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
  3959. int imm32 = SignExtend32<25>(tmp << 1);
  3960. if (!tryAddingSymbolicOperand(Address,
  3961. (Address & ~2u) + imm32 + 4,
  3962. true, 4, Inst, Decoder))
  3963. Inst.addOperand(MCOperand::createImm(imm32));
  3964. return MCDisassembler::Success;
  3965. }
  3966. static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Val,
  3967. uint64_t Address, const void *Decoder) {
  3968. if (Val == 0xA || Val == 0xB)
  3969. return MCDisassembler::Fail;
  3970. const FeatureBitset &featureBits =
  3971. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3972. if (!isValidCoprocessorNumber(Val, featureBits))
  3973. return MCDisassembler::Fail;
  3974. Inst.addOperand(MCOperand::createImm(Val));
  3975. return MCDisassembler::Success;
  3976. }
  3977. static DecodeStatus
  3978. DecodeThumbTableBranch(MCInst &Inst, unsigned Insn,
  3979. uint64_t Address, const void *Decoder) {
  3980. const FeatureBitset &FeatureBits =
  3981. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3982. DecodeStatus S = MCDisassembler::Success;
  3983. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3984. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3985. if (Rn == 13 && !FeatureBits[ARM::HasV8Ops]) S = MCDisassembler::SoftFail;
  3986. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3987. return MCDisassembler::Fail;
  3988. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3989. return MCDisassembler::Fail;
  3990. return S;
  3991. }
  3992. static DecodeStatus
  3993. DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Insn,
  3994. uint64_t Address, const void *Decoder) {
  3995. DecodeStatus S = MCDisassembler::Success;
  3996. unsigned pred = fieldFromInstruction(Insn, 22, 4);
  3997. if (pred == 0xE || pred == 0xF) {
  3998. unsigned opc = fieldFromInstruction(Insn, 4, 28);
  3999. switch (opc) {
  4000. default:
  4001. return MCDisassembler::Fail;
  4002. case 0xf3bf8f4:
  4003. Inst.setOpcode(ARM::t2DSB);
  4004. break;
  4005. case 0xf3bf8f5:
  4006. Inst.setOpcode(ARM::t2DMB);
  4007. break;
  4008. case 0xf3bf8f6:
  4009. Inst.setOpcode(ARM::t2ISB);
  4010. break;
  4011. }
  4012. unsigned imm = fieldFromInstruction(Insn, 0, 4);
  4013. return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
  4014. }
  4015. unsigned brtarget = fieldFromInstruction(Insn, 0, 11) << 1;
  4016. brtarget |= fieldFromInstruction(Insn, 11, 1) << 19;
  4017. brtarget |= fieldFromInstruction(Insn, 13, 1) << 18;
  4018. brtarget |= fieldFromInstruction(Insn, 16, 6) << 12;
  4019. brtarget |= fieldFromInstruction(Insn, 26, 1) << 20;
  4020. if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
  4021. return MCDisassembler::Fail;
  4022. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4023. return MCDisassembler::Fail;
  4024. return S;
  4025. }
  4026. // Decode a shifted immediate operand. These basically consist
  4027. // of an 8-bit value, and a 4-bit directive that specifies either
  4028. // a splat operation or a rotation.
  4029. static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
  4030. uint64_t Address, const void *Decoder) {
  4031. unsigned ctrl = fieldFromInstruction(Val, 10, 2);
  4032. if (ctrl == 0) {
  4033. unsigned byte = fieldFromInstruction(Val, 8, 2);
  4034. unsigned imm = fieldFromInstruction(Val, 0, 8);
  4035. switch (byte) {
  4036. case 0:
  4037. Inst.addOperand(MCOperand::createImm(imm));
  4038. break;
  4039. case 1:
  4040. Inst.addOperand(MCOperand::createImm((imm << 16) | imm));
  4041. break;
  4042. case 2:
  4043. Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 8)));
  4044. break;
  4045. case 3:
  4046. Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 16) |
  4047. (imm << 8) | imm));
  4048. break;
  4049. }
  4050. } else {
  4051. unsigned unrot = fieldFromInstruction(Val, 0, 7) | 0x80;
  4052. unsigned rot = fieldFromInstruction(Val, 7, 5);
  4053. unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
  4054. Inst.addOperand(MCOperand::createImm(imm));
  4055. }
  4056. return MCDisassembler::Success;
  4057. }
  4058. static DecodeStatus
  4059. DecodeThumbBCCTargetOperand(MCInst &Inst, unsigned Val,
  4060. uint64_t Address, const void *Decoder) {
  4061. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<9>(Val<<1) + 4,
  4062. true, 2, Inst, Decoder))
  4063. Inst.addOperand(MCOperand::createImm(SignExtend32<9>(Val << 1)));
  4064. return MCDisassembler::Success;
  4065. }
  4066. static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
  4067. uint64_t Address,
  4068. const void *Decoder) {
  4069. // Val is passed in as S:J1:J2:imm10:imm11
  4070. // Note no trailing zero after imm11. Also the J1 and J2 values are from
  4071. // the encoded instruction. So here change to I1 and I2 values via:
  4072. // I1 = NOT(J1 EOR S);
  4073. // I2 = NOT(J2 EOR S);
  4074. // and build the imm32 with one trailing zero as documented:
  4075. // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
  4076. unsigned S = (Val >> 23) & 1;
  4077. unsigned J1 = (Val >> 22) & 1;
  4078. unsigned J2 = (Val >> 21) & 1;
  4079. unsigned I1 = !(J1 ^ S);
  4080. unsigned I2 = !(J2 ^ S);
  4081. unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
  4082. int imm32 = SignExtend32<25>(tmp << 1);
  4083. if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
  4084. true, 4, Inst, Decoder))
  4085. Inst.addOperand(MCOperand::createImm(imm32));
  4086. return MCDisassembler::Success;
  4087. }
  4088. static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Val,
  4089. uint64_t Address, const void *Decoder) {
  4090. if (Val & ~0xf)
  4091. return MCDisassembler::Fail;
  4092. Inst.addOperand(MCOperand::createImm(Val));
  4093. return MCDisassembler::Success;
  4094. }
  4095. static DecodeStatus DecodeInstSyncBarrierOption(MCInst &Inst, unsigned Val,
  4096. uint64_t Address, const void *Decoder) {
  4097. if (Val & ~0xf)
  4098. return MCDisassembler::Fail;
  4099. Inst.addOperand(MCOperand::createImm(Val));
  4100. return MCDisassembler::Success;
  4101. }
  4102. static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Val,
  4103. uint64_t Address, const void *Decoder) {
  4104. DecodeStatus S = MCDisassembler::Success;
  4105. const FeatureBitset &FeatureBits =
  4106. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  4107. if (FeatureBits[ARM::FeatureMClass]) {
  4108. unsigned ValLow = Val & 0xff;
  4109. // Validate the SYSm value first.
  4110. switch (ValLow) {
  4111. case 0: // apsr
  4112. case 1: // iapsr
  4113. case 2: // eapsr
  4114. case 3: // xpsr
  4115. case 5: // ipsr
  4116. case 6: // epsr
  4117. case 7: // iepsr
  4118. case 8: // msp
  4119. case 9: // psp
  4120. case 16: // primask
  4121. case 20: // control
  4122. break;
  4123. case 17: // basepri
  4124. case 18: // basepri_max
  4125. case 19: // faultmask
  4126. if (!(FeatureBits[ARM::HasV7Ops]))
  4127. // Values basepri, basepri_max and faultmask are only valid for v7m.
  4128. return MCDisassembler::Fail;
  4129. break;
  4130. case 0x8a: // msplim_ns
  4131. case 0x8b: // psplim_ns
  4132. case 0x91: // basepri_ns
  4133. case 0x93: // faultmask_ns
  4134. if (!(FeatureBits[ARM::HasV8MMainlineOps]))
  4135. return MCDisassembler::Fail;
  4136. LLVM_FALLTHROUGH;
  4137. case 10: // msplim
  4138. case 11: // psplim
  4139. case 0x88: // msp_ns
  4140. case 0x89: // psp_ns
  4141. case 0x90: // primask_ns
  4142. case 0x94: // control_ns
  4143. case 0x98: // sp_ns
  4144. if (!(FeatureBits[ARM::Feature8MSecExt]))
  4145. return MCDisassembler::Fail;
  4146. break;
  4147. default:
  4148. // Architecturally defined as unpredictable
  4149. S = MCDisassembler::SoftFail;
  4150. break;
  4151. }
  4152. if (Inst.getOpcode() == ARM::t2MSR_M) {
  4153. unsigned Mask = fieldFromInstruction(Val, 10, 2);
  4154. if (!(FeatureBits[ARM::HasV7Ops])) {
  4155. // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
  4156. // unpredictable.
  4157. if (Mask != 2)
  4158. S = MCDisassembler::SoftFail;
  4159. }
  4160. else {
  4161. // The ARMv7-M architecture stores an additional 2-bit mask value in
  4162. // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
  4163. // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
  4164. // the NZCVQ bits should be moved by the instruction. Bit mask{0}
  4165. // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
  4166. // only if the processor includes the DSP extension.
  4167. if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
  4168. (!(FeatureBits[ARM::FeatureDSP]) && (Mask & 1)))
  4169. S = MCDisassembler::SoftFail;
  4170. }
  4171. }
  4172. } else {
  4173. // A/R class
  4174. if (Val == 0)
  4175. return MCDisassembler::Fail;
  4176. }
  4177. Inst.addOperand(MCOperand::createImm(Val));
  4178. return S;
  4179. }
  4180. static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Val,
  4181. uint64_t Address, const void *Decoder) {
  4182. unsigned R = fieldFromInstruction(Val, 5, 1);
  4183. unsigned SysM = fieldFromInstruction(Val, 0, 5);
  4184. // The table of encodings for these banked registers comes from B9.2.3 of the
  4185. // ARM ARM. There are patterns, but nothing regular enough to make this logic
  4186. // neater. So by fiat, these values are UNPREDICTABLE:
  4187. if (!ARMBankedReg::lookupBankedRegByEncoding((R << 5) | SysM))
  4188. return MCDisassembler::Fail;
  4189. Inst.addOperand(MCOperand::createImm(Val));
  4190. return MCDisassembler::Success;
  4191. }
  4192. static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
  4193. uint64_t Address, const void *Decoder) {
  4194. DecodeStatus S = MCDisassembler::Success;
  4195. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4196. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4197. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4198. if (Rn == 0xF)
  4199. S = MCDisassembler::SoftFail;
  4200. if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
  4201. return MCDisassembler::Fail;
  4202. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4203. return MCDisassembler::Fail;
  4204. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4205. return MCDisassembler::Fail;
  4206. return S;
  4207. }
  4208. static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
  4209. uint64_t Address,
  4210. const void *Decoder) {
  4211. DecodeStatus S = MCDisassembler::Success;
  4212. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4213. unsigned Rt = fieldFromInstruction(Insn, 0, 4);
  4214. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4215. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4216. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  4217. return MCDisassembler::Fail;
  4218. if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt+1)
  4219. S = MCDisassembler::SoftFail;
  4220. if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
  4221. return MCDisassembler::Fail;
  4222. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4223. return MCDisassembler::Fail;
  4224. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4225. return MCDisassembler::Fail;
  4226. return S;
  4227. }
  4228. static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
  4229. uint64_t Address, const void *Decoder) {
  4230. DecodeStatus S = MCDisassembler::Success;
  4231. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4232. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4233. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  4234. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  4235. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  4236. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4237. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  4238. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4239. return MCDisassembler::Fail;
  4240. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4241. return MCDisassembler::Fail;
  4242. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  4243. return MCDisassembler::Fail;
  4244. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4245. return MCDisassembler::Fail;
  4246. return S;
  4247. }
  4248. static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
  4249. uint64_t Address, const void *Decoder) {
  4250. DecodeStatus S = MCDisassembler::Success;
  4251. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4252. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4253. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  4254. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  4255. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  4256. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4257. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4258. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  4259. if (Rm == 0xF) S = MCDisassembler::SoftFail;
  4260. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4261. return MCDisassembler::Fail;
  4262. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4263. return MCDisassembler::Fail;
  4264. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  4265. return MCDisassembler::Fail;
  4266. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4267. return MCDisassembler::Fail;
  4268. return S;
  4269. }
  4270. static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
  4271. uint64_t Address, const void *Decoder) {
  4272. DecodeStatus S = MCDisassembler::Success;
  4273. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4274. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4275. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  4276. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  4277. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  4278. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4279. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  4280. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4281. return MCDisassembler::Fail;
  4282. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4283. return MCDisassembler::Fail;
  4284. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  4285. return MCDisassembler::Fail;
  4286. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4287. return MCDisassembler::Fail;
  4288. return S;
  4289. }
  4290. static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
  4291. uint64_t Address, const void *Decoder) {
  4292. DecodeStatus S = MCDisassembler::Success;
  4293. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4294. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4295. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  4296. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  4297. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  4298. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4299. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  4300. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4301. return MCDisassembler::Fail;
  4302. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4303. return MCDisassembler::Fail;
  4304. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  4305. return MCDisassembler::Fail;
  4306. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4307. return MCDisassembler::Fail;
  4308. return S;
  4309. }
  4310. static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
  4311. uint64_t Address, const void *Decoder) {
  4312. DecodeStatus S = MCDisassembler::Success;
  4313. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4314. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4315. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4316. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4317. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4318. unsigned align = 0;
  4319. unsigned index = 0;
  4320. switch (size) {
  4321. default:
  4322. return MCDisassembler::Fail;
  4323. case 0:
  4324. if (fieldFromInstruction(Insn, 4, 1))
  4325. return MCDisassembler::Fail; // UNDEFINED
  4326. index = fieldFromInstruction(Insn, 5, 3);
  4327. break;
  4328. case 1:
  4329. if (fieldFromInstruction(Insn, 5, 1))
  4330. return MCDisassembler::Fail; // UNDEFINED
  4331. index = fieldFromInstruction(Insn, 6, 2);
  4332. if (fieldFromInstruction(Insn, 4, 1))
  4333. align = 2;
  4334. break;
  4335. case 2:
  4336. if (fieldFromInstruction(Insn, 6, 1))
  4337. return MCDisassembler::Fail; // UNDEFINED
  4338. index = fieldFromInstruction(Insn, 7, 1);
  4339. switch (fieldFromInstruction(Insn, 4, 2)) {
  4340. case 0 :
  4341. align = 0; break;
  4342. case 3:
  4343. align = 4; break;
  4344. default:
  4345. return MCDisassembler::Fail;
  4346. }
  4347. break;
  4348. }
  4349. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4350. return MCDisassembler::Fail;
  4351. if (Rm != 0xF) { // Writeback
  4352. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4353. return MCDisassembler::Fail;
  4354. }
  4355. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4356. return MCDisassembler::Fail;
  4357. Inst.addOperand(MCOperand::createImm(align));
  4358. if (Rm != 0xF) {
  4359. if (Rm != 0xD) {
  4360. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4361. return MCDisassembler::Fail;
  4362. } else
  4363. Inst.addOperand(MCOperand::createReg(0));
  4364. }
  4365. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4366. return MCDisassembler::Fail;
  4367. Inst.addOperand(MCOperand::createImm(index));
  4368. return S;
  4369. }
  4370. static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
  4371. uint64_t Address, const void *Decoder) {
  4372. DecodeStatus S = MCDisassembler::Success;
  4373. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4374. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4375. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4376. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4377. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4378. unsigned align = 0;
  4379. unsigned index = 0;
  4380. switch (size) {
  4381. default:
  4382. return MCDisassembler::Fail;
  4383. case 0:
  4384. if (fieldFromInstruction(Insn, 4, 1))
  4385. return MCDisassembler::Fail; // UNDEFINED
  4386. index = fieldFromInstruction(Insn, 5, 3);
  4387. break;
  4388. case 1:
  4389. if (fieldFromInstruction(Insn, 5, 1))
  4390. return MCDisassembler::Fail; // UNDEFINED
  4391. index = fieldFromInstruction(Insn, 6, 2);
  4392. if (fieldFromInstruction(Insn, 4, 1))
  4393. align = 2;
  4394. break;
  4395. case 2:
  4396. if (fieldFromInstruction(Insn, 6, 1))
  4397. return MCDisassembler::Fail; // UNDEFINED
  4398. index = fieldFromInstruction(Insn, 7, 1);
  4399. switch (fieldFromInstruction(Insn, 4, 2)) {
  4400. case 0:
  4401. align = 0; break;
  4402. case 3:
  4403. align = 4; break;
  4404. default:
  4405. return MCDisassembler::Fail;
  4406. }
  4407. break;
  4408. }
  4409. if (Rm != 0xF) { // Writeback
  4410. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4411. return MCDisassembler::Fail;
  4412. }
  4413. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4414. return MCDisassembler::Fail;
  4415. Inst.addOperand(MCOperand::createImm(align));
  4416. if (Rm != 0xF) {
  4417. if (Rm != 0xD) {
  4418. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4419. return MCDisassembler::Fail;
  4420. } else
  4421. Inst.addOperand(MCOperand::createReg(0));
  4422. }
  4423. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4424. return MCDisassembler::Fail;
  4425. Inst.addOperand(MCOperand::createImm(index));
  4426. return S;
  4427. }
  4428. static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
  4429. uint64_t Address, const void *Decoder) {
  4430. DecodeStatus S = MCDisassembler::Success;
  4431. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4432. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4433. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4434. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4435. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4436. unsigned align = 0;
  4437. unsigned index = 0;
  4438. unsigned inc = 1;
  4439. switch (size) {
  4440. default:
  4441. return MCDisassembler::Fail;
  4442. case 0:
  4443. index = fieldFromInstruction(Insn, 5, 3);
  4444. if (fieldFromInstruction(Insn, 4, 1))
  4445. align = 2;
  4446. break;
  4447. case 1:
  4448. index = fieldFromInstruction(Insn, 6, 2);
  4449. if (fieldFromInstruction(Insn, 4, 1))
  4450. align = 4;
  4451. if (fieldFromInstruction(Insn, 5, 1))
  4452. inc = 2;
  4453. break;
  4454. case 2:
  4455. if (fieldFromInstruction(Insn, 5, 1))
  4456. return MCDisassembler::Fail; // UNDEFINED
  4457. index = fieldFromInstruction(Insn, 7, 1);
  4458. if (fieldFromInstruction(Insn, 4, 1) != 0)
  4459. align = 8;
  4460. if (fieldFromInstruction(Insn, 6, 1))
  4461. inc = 2;
  4462. break;
  4463. }
  4464. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4465. return MCDisassembler::Fail;
  4466. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4467. return MCDisassembler::Fail;
  4468. if (Rm != 0xF) { // Writeback
  4469. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4470. return MCDisassembler::Fail;
  4471. }
  4472. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4473. return MCDisassembler::Fail;
  4474. Inst.addOperand(MCOperand::createImm(align));
  4475. if (Rm != 0xF) {
  4476. if (Rm != 0xD) {
  4477. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4478. return MCDisassembler::Fail;
  4479. } else
  4480. Inst.addOperand(MCOperand::createReg(0));
  4481. }
  4482. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4483. return MCDisassembler::Fail;
  4484. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4485. return MCDisassembler::Fail;
  4486. Inst.addOperand(MCOperand::createImm(index));
  4487. return S;
  4488. }
  4489. static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
  4490. uint64_t Address, const void *Decoder) {
  4491. DecodeStatus S = MCDisassembler::Success;
  4492. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4493. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4494. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4495. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4496. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4497. unsigned align = 0;
  4498. unsigned index = 0;
  4499. unsigned inc = 1;
  4500. switch (size) {
  4501. default:
  4502. return MCDisassembler::Fail;
  4503. case 0:
  4504. index = fieldFromInstruction(Insn, 5, 3);
  4505. if (fieldFromInstruction(Insn, 4, 1))
  4506. align = 2;
  4507. break;
  4508. case 1:
  4509. index = fieldFromInstruction(Insn, 6, 2);
  4510. if (fieldFromInstruction(Insn, 4, 1))
  4511. align = 4;
  4512. if (fieldFromInstruction(Insn, 5, 1))
  4513. inc = 2;
  4514. break;
  4515. case 2:
  4516. if (fieldFromInstruction(Insn, 5, 1))
  4517. return MCDisassembler::Fail; // UNDEFINED
  4518. index = fieldFromInstruction(Insn, 7, 1);
  4519. if (fieldFromInstruction(Insn, 4, 1) != 0)
  4520. align = 8;
  4521. if (fieldFromInstruction(Insn, 6, 1))
  4522. inc = 2;
  4523. break;
  4524. }
  4525. if (Rm != 0xF) { // Writeback
  4526. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4527. return MCDisassembler::Fail;
  4528. }
  4529. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4530. return MCDisassembler::Fail;
  4531. Inst.addOperand(MCOperand::createImm(align));
  4532. if (Rm != 0xF) {
  4533. if (Rm != 0xD) {
  4534. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4535. return MCDisassembler::Fail;
  4536. } else
  4537. Inst.addOperand(MCOperand::createReg(0));
  4538. }
  4539. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4540. return MCDisassembler::Fail;
  4541. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4542. return MCDisassembler::Fail;
  4543. Inst.addOperand(MCOperand::createImm(index));
  4544. return S;
  4545. }
  4546. static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
  4547. uint64_t Address, const void *Decoder) {
  4548. DecodeStatus S = MCDisassembler::Success;
  4549. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4550. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4551. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4552. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4553. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4554. unsigned align = 0;
  4555. unsigned index = 0;
  4556. unsigned inc = 1;
  4557. switch (size) {
  4558. default:
  4559. return MCDisassembler::Fail;
  4560. case 0:
  4561. if (fieldFromInstruction(Insn, 4, 1))
  4562. return MCDisassembler::Fail; // UNDEFINED
  4563. index = fieldFromInstruction(Insn, 5, 3);
  4564. break;
  4565. case 1:
  4566. if (fieldFromInstruction(Insn, 4, 1))
  4567. return MCDisassembler::Fail; // UNDEFINED
  4568. index = fieldFromInstruction(Insn, 6, 2);
  4569. if (fieldFromInstruction(Insn, 5, 1))
  4570. inc = 2;
  4571. break;
  4572. case 2:
  4573. if (fieldFromInstruction(Insn, 4, 2))
  4574. return MCDisassembler::Fail; // UNDEFINED
  4575. index = fieldFromInstruction(Insn, 7, 1);
  4576. if (fieldFromInstruction(Insn, 6, 1))
  4577. inc = 2;
  4578. break;
  4579. }
  4580. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4581. return MCDisassembler::Fail;
  4582. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4583. return MCDisassembler::Fail;
  4584. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4585. return MCDisassembler::Fail;
  4586. if (Rm != 0xF) { // Writeback
  4587. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4588. return MCDisassembler::Fail;
  4589. }
  4590. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4591. return MCDisassembler::Fail;
  4592. Inst.addOperand(MCOperand::createImm(align));
  4593. if (Rm != 0xF) {
  4594. if (Rm != 0xD) {
  4595. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4596. return MCDisassembler::Fail;
  4597. } else
  4598. Inst.addOperand(MCOperand::createReg(0));
  4599. }
  4600. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4601. return MCDisassembler::Fail;
  4602. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4603. return MCDisassembler::Fail;
  4604. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4605. return MCDisassembler::Fail;
  4606. Inst.addOperand(MCOperand::createImm(index));
  4607. return S;
  4608. }
  4609. static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
  4610. uint64_t Address, const void *Decoder) {
  4611. DecodeStatus S = MCDisassembler::Success;
  4612. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4613. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4614. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4615. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4616. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4617. unsigned align = 0;
  4618. unsigned index = 0;
  4619. unsigned inc = 1;
  4620. switch (size) {
  4621. default:
  4622. return MCDisassembler::Fail;
  4623. case 0:
  4624. if (fieldFromInstruction(Insn, 4, 1))
  4625. return MCDisassembler::Fail; // UNDEFINED
  4626. index = fieldFromInstruction(Insn, 5, 3);
  4627. break;
  4628. case 1:
  4629. if (fieldFromInstruction(Insn, 4, 1))
  4630. return MCDisassembler::Fail; // UNDEFINED
  4631. index = fieldFromInstruction(Insn, 6, 2);
  4632. if (fieldFromInstruction(Insn, 5, 1))
  4633. inc = 2;
  4634. break;
  4635. case 2:
  4636. if (fieldFromInstruction(Insn, 4, 2))
  4637. return MCDisassembler::Fail; // UNDEFINED
  4638. index = fieldFromInstruction(Insn, 7, 1);
  4639. if (fieldFromInstruction(Insn, 6, 1))
  4640. inc = 2;
  4641. break;
  4642. }
  4643. if (Rm != 0xF) { // Writeback
  4644. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4645. return MCDisassembler::Fail;
  4646. }
  4647. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4648. return MCDisassembler::Fail;
  4649. Inst.addOperand(MCOperand::createImm(align));
  4650. if (Rm != 0xF) {
  4651. if (Rm != 0xD) {
  4652. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4653. return MCDisassembler::Fail;
  4654. } else
  4655. Inst.addOperand(MCOperand::createReg(0));
  4656. }
  4657. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4658. return MCDisassembler::Fail;
  4659. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4660. return MCDisassembler::Fail;
  4661. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4662. return MCDisassembler::Fail;
  4663. Inst.addOperand(MCOperand::createImm(index));
  4664. return S;
  4665. }
  4666. static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
  4667. uint64_t Address, const void *Decoder) {
  4668. DecodeStatus S = MCDisassembler::Success;
  4669. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4670. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4671. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4672. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4673. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4674. unsigned align = 0;
  4675. unsigned index = 0;
  4676. unsigned inc = 1;
  4677. switch (size) {
  4678. default:
  4679. return MCDisassembler::Fail;
  4680. case 0:
  4681. if (fieldFromInstruction(Insn, 4, 1))
  4682. align = 4;
  4683. index = fieldFromInstruction(Insn, 5, 3);
  4684. break;
  4685. case 1:
  4686. if (fieldFromInstruction(Insn, 4, 1))
  4687. align = 8;
  4688. index = fieldFromInstruction(Insn, 6, 2);
  4689. if (fieldFromInstruction(Insn, 5, 1))
  4690. inc = 2;
  4691. break;
  4692. case 2:
  4693. switch (fieldFromInstruction(Insn, 4, 2)) {
  4694. case 0:
  4695. align = 0; break;
  4696. case 3:
  4697. return MCDisassembler::Fail;
  4698. default:
  4699. align = 4 << fieldFromInstruction(Insn, 4, 2); break;
  4700. }
  4701. index = fieldFromInstruction(Insn, 7, 1);
  4702. if (fieldFromInstruction(Insn, 6, 1))
  4703. inc = 2;
  4704. break;
  4705. }
  4706. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4707. return MCDisassembler::Fail;
  4708. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4709. return MCDisassembler::Fail;
  4710. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4711. return MCDisassembler::Fail;
  4712. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4713. return MCDisassembler::Fail;
  4714. if (Rm != 0xF) { // Writeback
  4715. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4716. return MCDisassembler::Fail;
  4717. }
  4718. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4719. return MCDisassembler::Fail;
  4720. Inst.addOperand(MCOperand::createImm(align));
  4721. if (Rm != 0xF) {
  4722. if (Rm != 0xD) {
  4723. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4724. return MCDisassembler::Fail;
  4725. } else
  4726. Inst.addOperand(MCOperand::createReg(0));
  4727. }
  4728. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4729. return MCDisassembler::Fail;
  4730. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4731. return MCDisassembler::Fail;
  4732. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4733. return MCDisassembler::Fail;
  4734. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4735. return MCDisassembler::Fail;
  4736. Inst.addOperand(MCOperand::createImm(index));
  4737. return S;
  4738. }
  4739. static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
  4740. uint64_t Address, const void *Decoder) {
  4741. DecodeStatus S = MCDisassembler::Success;
  4742. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4743. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4744. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4745. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4746. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4747. unsigned align = 0;
  4748. unsigned index = 0;
  4749. unsigned inc = 1;
  4750. switch (size) {
  4751. default:
  4752. return MCDisassembler::Fail;
  4753. case 0:
  4754. if (fieldFromInstruction(Insn, 4, 1))
  4755. align = 4;
  4756. index = fieldFromInstruction(Insn, 5, 3);
  4757. break;
  4758. case 1:
  4759. if (fieldFromInstruction(Insn, 4, 1))
  4760. align = 8;
  4761. index = fieldFromInstruction(Insn, 6, 2);
  4762. if (fieldFromInstruction(Insn, 5, 1))
  4763. inc = 2;
  4764. break;
  4765. case 2:
  4766. switch (fieldFromInstruction(Insn, 4, 2)) {
  4767. case 0:
  4768. align = 0; break;
  4769. case 3:
  4770. return MCDisassembler::Fail;
  4771. default:
  4772. align = 4 << fieldFromInstruction(Insn, 4, 2); break;
  4773. }
  4774. index = fieldFromInstruction(Insn, 7, 1);
  4775. if (fieldFromInstruction(Insn, 6, 1))
  4776. inc = 2;
  4777. break;
  4778. }
  4779. if (Rm != 0xF) { // Writeback
  4780. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4781. return MCDisassembler::Fail;
  4782. }
  4783. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4784. return MCDisassembler::Fail;
  4785. Inst.addOperand(MCOperand::createImm(align));
  4786. if (Rm != 0xF) {
  4787. if (Rm != 0xD) {
  4788. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4789. return MCDisassembler::Fail;
  4790. } else
  4791. Inst.addOperand(MCOperand::createReg(0));
  4792. }
  4793. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4794. return MCDisassembler::Fail;
  4795. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4796. return MCDisassembler::Fail;
  4797. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4798. return MCDisassembler::Fail;
  4799. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4800. return MCDisassembler::Fail;
  4801. Inst.addOperand(MCOperand::createImm(index));
  4802. return S;
  4803. }
  4804. static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
  4805. uint64_t Address, const void *Decoder) {
  4806. DecodeStatus S = MCDisassembler::Success;
  4807. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4808. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  4809. unsigned Rm = fieldFromInstruction(Insn, 5, 1);
  4810. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4811. Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
  4812. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  4813. S = MCDisassembler::SoftFail;
  4814. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  4815. return MCDisassembler::Fail;
  4816. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  4817. return MCDisassembler::Fail;
  4818. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  4819. return MCDisassembler::Fail;
  4820. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  4821. return MCDisassembler::Fail;
  4822. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4823. return MCDisassembler::Fail;
  4824. return S;
  4825. }
  4826. static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
  4827. uint64_t Address, const void *Decoder) {
  4828. DecodeStatus S = MCDisassembler::Success;
  4829. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4830. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  4831. unsigned Rm = fieldFromInstruction(Insn, 5, 1);
  4832. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4833. Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
  4834. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  4835. S = MCDisassembler::SoftFail;
  4836. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  4837. return MCDisassembler::Fail;
  4838. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  4839. return MCDisassembler::Fail;
  4840. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  4841. return MCDisassembler::Fail;
  4842. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  4843. return MCDisassembler::Fail;
  4844. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4845. return MCDisassembler::Fail;
  4846. return S;
  4847. }
  4848. static DecodeStatus DecodeIT(MCInst &Inst, unsigned Insn,
  4849. uint64_t Address, const void *Decoder) {
  4850. DecodeStatus S = MCDisassembler::Success;
  4851. unsigned pred = fieldFromInstruction(Insn, 4, 4);
  4852. unsigned mask = fieldFromInstruction(Insn, 0, 4);
  4853. if (pred == 0xF) {
  4854. pred = 0xE;
  4855. S = MCDisassembler::SoftFail;
  4856. }
  4857. if (mask == 0x0)
  4858. return MCDisassembler::Fail;
  4859. // IT masks are encoded as a sequence of replacement low-order bits
  4860. // for the condition code. So if the low bit of the starting
  4861. // condition code is 1, then we have to flip all the bits above the
  4862. // terminating bit (which is the lowest 1 bit).
  4863. if (pred & 1) {
  4864. unsigned LowBit = mask & -mask;
  4865. unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
  4866. mask ^= BitsAboveLowBit;
  4867. }
  4868. Inst.addOperand(MCOperand::createImm(pred));
  4869. Inst.addOperand(MCOperand::createImm(mask));
  4870. return S;
  4871. }
  4872. static DecodeStatus
  4873. DecodeT2LDRDPreInstruction(MCInst &Inst, unsigned Insn,
  4874. uint64_t Address, const void *Decoder) {
  4875. DecodeStatus S = MCDisassembler::Success;
  4876. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4877. unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
  4878. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4879. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  4880. unsigned W = fieldFromInstruction(Insn, 21, 1);
  4881. unsigned U = fieldFromInstruction(Insn, 23, 1);
  4882. unsigned P = fieldFromInstruction(Insn, 24, 1);
  4883. bool writeback = (W == 1) | (P == 0);
  4884. addr |= (U << 8) | (Rn << 9);
  4885. if (writeback && (Rn == Rt || Rn == Rt2))
  4886. Check(S, MCDisassembler::SoftFail);
  4887. if (Rt == Rt2)
  4888. Check(S, MCDisassembler::SoftFail);
  4889. // Rt
  4890. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4891. return MCDisassembler::Fail;
  4892. // Rt2
  4893. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  4894. return MCDisassembler::Fail;
  4895. // Writeback operand
  4896. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4897. return MCDisassembler::Fail;
  4898. // addr
  4899. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  4900. return MCDisassembler::Fail;
  4901. return S;
  4902. }
  4903. static DecodeStatus
  4904. DecodeT2STRDPreInstruction(MCInst &Inst, unsigned Insn,
  4905. uint64_t Address, const void *Decoder) {
  4906. DecodeStatus S = MCDisassembler::Success;
  4907. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4908. unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
  4909. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4910. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  4911. unsigned W = fieldFromInstruction(Insn, 21, 1);
  4912. unsigned U = fieldFromInstruction(Insn, 23, 1);
  4913. unsigned P = fieldFromInstruction(Insn, 24, 1);
  4914. bool writeback = (W == 1) | (P == 0);
  4915. addr |= (U << 8) | (Rn << 9);
  4916. if (writeback && (Rn == Rt || Rn == Rt2))
  4917. Check(S, MCDisassembler::SoftFail);
  4918. // Writeback operand
  4919. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4920. return MCDisassembler::Fail;
  4921. // Rt
  4922. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4923. return MCDisassembler::Fail;
  4924. // Rt2
  4925. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  4926. return MCDisassembler::Fail;
  4927. // addr
  4928. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  4929. return MCDisassembler::Fail;
  4930. return S;
  4931. }
  4932. static DecodeStatus DecodeT2Adr(MCInst &Inst, uint32_t Insn,
  4933. uint64_t Address, const void *Decoder) {
  4934. unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
  4935. unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
  4936. if (sign1 != sign2) return MCDisassembler::Fail;
  4937. const unsigned Rd = fieldFromInstruction(Insn, 8, 4);
  4938. assert(Inst.getNumOperands() == 0 && "We should receive an empty Inst");
  4939. DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
  4940. unsigned Val = fieldFromInstruction(Insn, 0, 8);
  4941. Val |= fieldFromInstruction(Insn, 12, 3) << 8;
  4942. Val |= fieldFromInstruction(Insn, 26, 1) << 11;
  4943. // If sign, then it is decreasing the address.
  4944. if (sign1) {
  4945. // Following ARMv7 Architecture Manual, when the offset
  4946. // is zero, it is decoded as a subw, not as a adr.w
  4947. if (!Val) {
  4948. Inst.setOpcode(ARM::t2SUBri12);
  4949. Inst.addOperand(MCOperand::createReg(ARM::PC));
  4950. } else
  4951. Val = -Val;
  4952. }
  4953. Inst.addOperand(MCOperand::createImm(Val));
  4954. return S;
  4955. }
  4956. static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, uint32_t Val,
  4957. uint64_t Address,
  4958. const void *Decoder) {
  4959. DecodeStatus S = MCDisassembler::Success;
  4960. // Shift of "asr #32" is not allowed in Thumb2 mode.
  4961. if (Val == 0x20) S = MCDisassembler::Fail;
  4962. Inst.addOperand(MCOperand::createImm(Val));
  4963. return S;
  4964. }
  4965. static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
  4966. uint64_t Address, const void *Decoder) {
  4967. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4968. unsigned Rt2 = fieldFromInstruction(Insn, 0, 4);
  4969. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4970. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4971. if (pred == 0xF)
  4972. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  4973. DecodeStatus S = MCDisassembler::Success;
  4974. if (Rt == Rn || Rn == Rt2)
  4975. S = MCDisassembler::SoftFail;
  4976. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  4977. return MCDisassembler::Fail;
  4978. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  4979. return MCDisassembler::Fail;
  4980. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  4981. return MCDisassembler::Fail;
  4982. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4983. return MCDisassembler::Fail;
  4984. return S;
  4985. }
  4986. static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
  4987. uint64_t Address, const void *Decoder) {
  4988. const FeatureBitset &featureBits =
  4989. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  4990. bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
  4991. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  4992. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  4993. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  4994. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  4995. unsigned imm = fieldFromInstruction(Insn, 16, 6);
  4996. unsigned cmode = fieldFromInstruction(Insn, 8, 4);
  4997. unsigned op = fieldFromInstruction(Insn, 5, 1);
  4998. DecodeStatus S = MCDisassembler::Success;
  4999. // If the top 3 bits of imm are clear, this is a VMOV (immediate)
  5000. if (!(imm & 0x38)) {
  5001. if (cmode == 0xF) {
  5002. if (op == 1) return MCDisassembler::Fail;
  5003. Inst.setOpcode(ARM::VMOVv2f32);
  5004. }
  5005. if (hasFullFP16) {
  5006. if (cmode == 0xE) {
  5007. if (op == 1) {
  5008. Inst.setOpcode(ARM::VMOVv1i64);
  5009. } else {
  5010. Inst.setOpcode(ARM::VMOVv8i8);
  5011. }
  5012. }
  5013. if (cmode == 0xD) {
  5014. if (op == 1) {
  5015. Inst.setOpcode(ARM::VMVNv2i32);
  5016. } else {
  5017. Inst.setOpcode(ARM::VMOVv2i32);
  5018. }
  5019. }
  5020. if (cmode == 0xC) {
  5021. if (op == 1) {
  5022. Inst.setOpcode(ARM::VMVNv2i32);
  5023. } else {
  5024. Inst.setOpcode(ARM::VMOVv2i32);
  5025. }
  5026. }
  5027. }
  5028. return DecodeVMOVModImmInstruction(Inst, Insn, Address, Decoder);
  5029. }
  5030. if (!(imm & 0x20)) return MCDisassembler::Fail;
  5031. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  5032. return MCDisassembler::Fail;
  5033. if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
  5034. return MCDisassembler::Fail;
  5035. Inst.addOperand(MCOperand::createImm(64 - imm));
  5036. return S;
  5037. }
  5038. static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
  5039. uint64_t Address, const void *Decoder) {
  5040. const FeatureBitset &featureBits =
  5041. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  5042. bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
  5043. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  5044. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  5045. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  5046. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  5047. unsigned imm = fieldFromInstruction(Insn, 16, 6);
  5048. unsigned cmode = fieldFromInstruction(Insn, 8, 4);
  5049. unsigned op = fieldFromInstruction(Insn, 5, 1);
  5050. DecodeStatus S = MCDisassembler::Success;
  5051. // If the top 3 bits of imm are clear, this is a VMOV (immediate)
  5052. if (!(imm & 0x38)) {
  5053. if (cmode == 0xF) {
  5054. if (op == 1) return MCDisassembler::Fail;
  5055. Inst.setOpcode(ARM::VMOVv4f32);
  5056. }
  5057. if (hasFullFP16) {
  5058. if (cmode == 0xE) {
  5059. if (op == 1) {
  5060. Inst.setOpcode(ARM::VMOVv2i64);
  5061. } else {
  5062. Inst.setOpcode(ARM::VMOVv16i8);
  5063. }
  5064. }
  5065. if (cmode == 0xD) {
  5066. if (op == 1) {
  5067. Inst.setOpcode(ARM::VMVNv4i32);
  5068. } else {
  5069. Inst.setOpcode(ARM::VMOVv4i32);
  5070. }
  5071. }
  5072. if (cmode == 0xC) {
  5073. if (op == 1) {
  5074. Inst.setOpcode(ARM::VMVNv4i32);
  5075. } else {
  5076. Inst.setOpcode(ARM::VMOVv4i32);
  5077. }
  5078. }
  5079. }
  5080. return DecodeVMOVModImmInstruction(Inst, Insn, Address, Decoder);
  5081. }
  5082. if (!(imm & 0x20)) return MCDisassembler::Fail;
  5083. if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
  5084. return MCDisassembler::Fail;
  5085. if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
  5086. return MCDisassembler::Fail;
  5087. Inst.addOperand(MCOperand::createImm(64 - imm));
  5088. return S;
  5089. }
  5090. static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst &Inst,
  5091. unsigned Insn,
  5092. uint64_t Address,
  5093. const void *Decoder) {
  5094. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  5095. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  5096. unsigned Vn = (fieldFromInstruction(Insn, 16, 4) << 0);
  5097. Vn |= (fieldFromInstruction(Insn, 7, 1) << 4);
  5098. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  5099. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  5100. unsigned q = (fieldFromInstruction(Insn, 6, 1) << 0);
  5101. unsigned rotate = (fieldFromInstruction(Insn, 20, 2) << 0);
  5102. DecodeStatus S = MCDisassembler::Success;
  5103. auto DestRegDecoder = q ? DecodeQPRRegisterClass : DecodeDPRRegisterClass;
  5104. if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
  5105. return MCDisassembler::Fail;
  5106. if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
  5107. return MCDisassembler::Fail;
  5108. if (!Check(S, DestRegDecoder(Inst, Vn, Address, Decoder)))
  5109. return MCDisassembler::Fail;
  5110. if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
  5111. return MCDisassembler::Fail;
  5112. // The lane index does not have any bits in the encoding, because it can only
  5113. // be 0.
  5114. Inst.addOperand(MCOperand::createImm(0));
  5115. Inst.addOperand(MCOperand::createImm(rotate));
  5116. return S;
  5117. }
  5118. static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
  5119. uint64_t Address, const void *Decoder) {
  5120. DecodeStatus S = MCDisassembler::Success;
  5121. unsigned Rn = fieldFromInstruction(Val, 16, 4);
  5122. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  5123. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  5124. Rm |= (fieldFromInstruction(Val, 23, 1) << 4);
  5125. unsigned Cond = fieldFromInstruction(Val, 28, 4);
  5126. if (fieldFromInstruction(Val, 8, 4) != 0 || Rn == Rt)
  5127. S = MCDisassembler::SoftFail;
  5128. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  5129. return MCDisassembler::Fail;
  5130. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  5131. return MCDisassembler::Fail;
  5132. if (!Check(S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
  5133. return MCDisassembler::Fail;
  5134. if (!Check(S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
  5135. return MCDisassembler::Fail;
  5136. if (!Check(S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
  5137. return MCDisassembler::Fail;
  5138. return S;
  5139. }
  5140. static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst &Inst, unsigned Val,
  5141. uint64_t Address, const void *Decoder) {
  5142. DecodeStatus S = MCDisassembler::Success;
  5143. unsigned CRm = fieldFromInstruction(Val, 0, 4);
  5144. unsigned opc1 = fieldFromInstruction(Val, 4, 4);
  5145. unsigned cop = fieldFromInstruction(Val, 8, 4);
  5146. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  5147. unsigned Rt2 = fieldFromInstruction(Val, 16, 4);
  5148. if ((cop & ~0x1) == 0xa)
  5149. return MCDisassembler::Fail;
  5150. if (Rt == Rt2)
  5151. S = MCDisassembler::SoftFail;
  5152. // We have to check if the instruction is MRRC2
  5153. // or MCRR2 when constructing the operands for
  5154. // Inst. Reason is because MRRC2 stores to two
  5155. // registers so it's tablegen desc has has two
  5156. // outputs whereas MCRR doesn't store to any
  5157. // registers so all of it's operands are listed
  5158. // as inputs, therefore the operand order for
  5159. // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
  5160. // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
  5161. if (Inst.getOpcode() == ARM::MRRC2) {
  5162. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  5163. return MCDisassembler::Fail;
  5164. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  5165. return MCDisassembler::Fail;
  5166. }
  5167. Inst.addOperand(MCOperand::createImm(cop));
  5168. Inst.addOperand(MCOperand::createImm(opc1));
  5169. if (Inst.getOpcode() == ARM::MCRR2) {
  5170. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  5171. return MCDisassembler::Fail;
  5172. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  5173. return MCDisassembler::Fail;
  5174. }
  5175. Inst.addOperand(MCOperand::createImm(CRm));
  5176. return S;
  5177. }
  5178. static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val,
  5179. uint64_t Address,
  5180. const void *Decoder) {
  5181. const FeatureBitset &featureBits =
  5182. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  5183. DecodeStatus S = MCDisassembler::Success;
  5184. // Add explicit operand for the destination sysreg, for cases where
  5185. // we have to model it for code generation purposes.
  5186. switch (Inst.getOpcode()) {
  5187. case ARM::VMSR_FPSCR_NZCVQC:
  5188. Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
  5189. break;
  5190. case ARM::VMSR_P0:
  5191. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5192. break;
  5193. }
  5194. if (Inst.getOpcode() != ARM::FMSTAT) {
  5195. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  5196. if (featureBits[ARM::ModeThumb] && !featureBits[ARM::HasV8Ops]) {
  5197. if (Rt == 13 || Rt == 15)
  5198. S = MCDisassembler::SoftFail;
  5199. Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
  5200. } else
  5201. Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
  5202. }
  5203. // Add explicit operand for the source sysreg, similarly to above.
  5204. switch (Inst.getOpcode()) {
  5205. case ARM::VMRS_FPSCR_NZCVQC:
  5206. Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
  5207. break;
  5208. case ARM::VMRS_P0:
  5209. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5210. break;
  5211. }
  5212. if (featureBits[ARM::ModeThumb]) {
  5213. Inst.addOperand(MCOperand::createImm(ARMCC::AL));
  5214. Inst.addOperand(MCOperand::createReg(0));
  5215. } else {
  5216. unsigned pred = fieldFromInstruction(Val, 28, 4);
  5217. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  5218. return MCDisassembler::Fail;
  5219. }
  5220. return S;
  5221. }
  5222. template <bool isSigned, bool isNeg, bool zeroPermitted, int size>
  5223. static DecodeStatus DecodeBFLabelOperand(MCInst &Inst, unsigned Val,
  5224. uint64_t Address,
  5225. const void *Decoder) {
  5226. DecodeStatus S = MCDisassembler::Success;
  5227. if (Val == 0 && !zeroPermitted)
  5228. S = MCDisassembler::Fail;
  5229. uint64_t DecVal;
  5230. if (isSigned)
  5231. DecVal = SignExtend32<size + 1>(Val << 1);
  5232. else
  5233. DecVal = (Val << 1);
  5234. if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, true, 4, Inst,
  5235. Decoder))
  5236. Inst.addOperand(MCOperand::createImm(isNeg ? -DecVal : DecVal));
  5237. return S;
  5238. }
  5239. static DecodeStatus DecodeBFAfterTargetOperand(MCInst &Inst, unsigned Val,
  5240. uint64_t Address,
  5241. const void *Decoder) {
  5242. uint64_t LocImm = Inst.getOperand(0).getImm();
  5243. Val = LocImm + (2 << Val);
  5244. if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
  5245. Decoder))
  5246. Inst.addOperand(MCOperand::createImm(Val));
  5247. return MCDisassembler::Success;
  5248. }
  5249. static DecodeStatus DecodePredNoALOperand(MCInst &Inst, unsigned Val,
  5250. uint64_t Address,
  5251. const void *Decoder) {
  5252. if (Val >= ARMCC::AL) // also exclude the non-condition NV
  5253. return MCDisassembler::Fail;
  5254. Inst.addOperand(MCOperand::createImm(Val));
  5255. return MCDisassembler::Success;
  5256. }
  5257. static DecodeStatus DecodeLOLoop(MCInst &Inst, unsigned Insn, uint64_t Address,
  5258. const void *Decoder) {
  5259. DecodeStatus S = MCDisassembler::Success;
  5260. if (Inst.getOpcode() == ARM::MVE_LCTP)
  5261. return S;
  5262. unsigned Imm = fieldFromInstruction(Insn, 11, 1) |
  5263. fieldFromInstruction(Insn, 1, 10) << 1;
  5264. switch (Inst.getOpcode()) {
  5265. case ARM::t2LEUpdate:
  5266. case ARM::MVE_LETP:
  5267. Inst.addOperand(MCOperand::createReg(ARM::LR));
  5268. Inst.addOperand(MCOperand::createReg(ARM::LR));
  5269. LLVM_FALLTHROUGH;
  5270. case ARM::t2LE:
  5271. if (!Check(S, DecodeBFLabelOperand<false, true, true, 11>(
  5272. Inst, Imm, Address, Decoder)))
  5273. return MCDisassembler::Fail;
  5274. break;
  5275. case ARM::t2WLS:
  5276. case ARM::MVE_WLSTP_8:
  5277. case ARM::MVE_WLSTP_16:
  5278. case ARM::MVE_WLSTP_32:
  5279. case ARM::MVE_WLSTP_64:
  5280. Inst.addOperand(MCOperand::createReg(ARM::LR));
  5281. if (!Check(S,
  5282. DecoderGPRRegisterClass(Inst, fieldFromInstruction(Insn, 16, 4),
  5283. Address, Decoder)) ||
  5284. !Check(S, DecodeBFLabelOperand<false, false, true, 11>(
  5285. Inst, Imm, Address, Decoder)))
  5286. return MCDisassembler::Fail;
  5287. break;
  5288. case ARM::t2DLS:
  5289. case ARM::MVE_DLSTP_8:
  5290. case ARM::MVE_DLSTP_16:
  5291. case ARM::MVE_DLSTP_32:
  5292. case ARM::MVE_DLSTP_64:
  5293. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  5294. if (Rn == 0xF) {
  5295. // Enforce all the rest of the instruction bits in LCTP, which
  5296. // won't have been reliably checked based on LCTP's own tablegen
  5297. // record, because we came to this decode by a roundabout route.
  5298. uint32_t CanonicalLCTP = 0xF00FE001, SBZMask = 0x00300FFE;
  5299. if ((Insn & ~SBZMask) != CanonicalLCTP)
  5300. return MCDisassembler::Fail; // a mandatory bit is wrong: hard fail
  5301. if (Insn != CanonicalLCTP)
  5302. Check(S, MCDisassembler::SoftFail); // an SBZ bit is wrong: soft fail
  5303. Inst.setOpcode(ARM::MVE_LCTP);
  5304. } else {
  5305. Inst.addOperand(MCOperand::createReg(ARM::LR));
  5306. if (!Check(S, DecoderGPRRegisterClass(Inst,
  5307. fieldFromInstruction(Insn, 16, 4),
  5308. Address, Decoder)))
  5309. return MCDisassembler::Fail;
  5310. }
  5311. break;
  5312. }
  5313. return S;
  5314. }
  5315. static DecodeStatus DecodeLongShiftOperand(MCInst &Inst, unsigned Val,
  5316. uint64_t Address,
  5317. const void *Decoder) {
  5318. DecodeStatus S = MCDisassembler::Success;
  5319. if (Val == 0)
  5320. Val = 32;
  5321. Inst.addOperand(MCOperand::createImm(Val));
  5322. return S;
  5323. }
  5324. static DecodeStatus DecodetGPROddRegisterClass(MCInst &Inst, unsigned RegNo,
  5325. uint64_t Address, const void *Decoder) {
  5326. if ((RegNo) + 1 > 11)
  5327. return MCDisassembler::Fail;
  5328. unsigned Register = GPRDecoderTable[(RegNo) + 1];
  5329. Inst.addOperand(MCOperand::createReg(Register));
  5330. return MCDisassembler::Success;
  5331. }
  5332. static DecodeStatus DecodetGPREvenRegisterClass(MCInst &Inst, unsigned RegNo,
  5333. uint64_t Address, const void *Decoder) {
  5334. if ((RegNo) > 14)
  5335. return MCDisassembler::Fail;
  5336. unsigned Register = GPRDecoderTable[(RegNo)];
  5337. Inst.addOperand(MCOperand::createReg(Register));
  5338. return MCDisassembler::Success;
  5339. }
  5340. static DecodeStatus
  5341. DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst &Inst, unsigned RegNo,
  5342. uint64_t Address, const void *Decoder) {
  5343. if (RegNo == 15) {
  5344. Inst.addOperand(MCOperand::createReg(ARM::APSR_NZCV));
  5345. return MCDisassembler::Success;
  5346. }
  5347. unsigned Register = GPRDecoderTable[RegNo];
  5348. Inst.addOperand(MCOperand::createReg(Register));
  5349. if (RegNo == 13)
  5350. return MCDisassembler::SoftFail;
  5351. return MCDisassembler::Success;
  5352. }
  5353. static DecodeStatus DecodeVSCCLRM(MCInst &Inst, unsigned Insn, uint64_t Address,
  5354. const void *Decoder) {
  5355. DecodeStatus S = MCDisassembler::Success;
  5356. Inst.addOperand(MCOperand::createImm(ARMCC::AL));
  5357. Inst.addOperand(MCOperand::createReg(0));
  5358. if (Inst.getOpcode() == ARM::VSCCLRMD) {
  5359. unsigned reglist = (fieldFromInstruction(Insn, 1, 7) << 1) |
  5360. (fieldFromInstruction(Insn, 12, 4) << 8) |
  5361. (fieldFromInstruction(Insn, 22, 1) << 12);
  5362. if (!Check(S, DecodeDPRRegListOperand(Inst, reglist, Address, Decoder))) {
  5363. return MCDisassembler::Fail;
  5364. }
  5365. } else {
  5366. unsigned reglist = fieldFromInstruction(Insn, 0, 8) |
  5367. (fieldFromInstruction(Insn, 22, 1) << 8) |
  5368. (fieldFromInstruction(Insn, 12, 4) << 9);
  5369. if (!Check(S, DecodeSPRRegListOperand(Inst, reglist, Address, Decoder))) {
  5370. return MCDisassembler::Fail;
  5371. }
  5372. }
  5373. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5374. return S;
  5375. }
  5376. static DecodeStatus DecodeMQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  5377. uint64_t Address,
  5378. const void *Decoder) {
  5379. if (RegNo > 7)
  5380. return MCDisassembler::Fail;
  5381. unsigned Register = QPRDecoderTable[RegNo];
  5382. Inst.addOperand(MCOperand::createReg(Register));
  5383. return MCDisassembler::Success;
  5384. }
  5385. static const uint16_t QQPRDecoderTable[] = {
  5386. ARM::Q0_Q1, ARM::Q1_Q2, ARM::Q2_Q3, ARM::Q3_Q4,
  5387. ARM::Q4_Q5, ARM::Q5_Q6, ARM::Q6_Q7
  5388. };
  5389. static DecodeStatus DecodeQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  5390. uint64_t Address,
  5391. const void *Decoder) {
  5392. if (RegNo > 6)
  5393. return MCDisassembler::Fail;
  5394. unsigned Register = QQPRDecoderTable[RegNo];
  5395. Inst.addOperand(MCOperand::createReg(Register));
  5396. return MCDisassembler::Success;
  5397. }
  5398. static const uint16_t QQQQPRDecoderTable[] = {
  5399. ARM::Q0_Q1_Q2_Q3, ARM::Q1_Q2_Q3_Q4, ARM::Q2_Q3_Q4_Q5,
  5400. ARM::Q3_Q4_Q5_Q6, ARM::Q4_Q5_Q6_Q7
  5401. };
  5402. static DecodeStatus DecodeQQQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  5403. uint64_t Address,
  5404. const void *Decoder) {
  5405. if (RegNo > 4)
  5406. return MCDisassembler::Fail;
  5407. unsigned Register = QQQQPRDecoderTable[RegNo];
  5408. Inst.addOperand(MCOperand::createReg(Register));
  5409. return MCDisassembler::Success;
  5410. }
  5411. static DecodeStatus DecodeVPTMaskOperand(MCInst &Inst, unsigned Val,
  5412. uint64_t Address,
  5413. const void *Decoder) {
  5414. DecodeStatus S = MCDisassembler::Success;
  5415. // Parse VPT mask and encode it in the MCInst as an immediate with the same
  5416. // format as the it_mask. That is, from the second 'e|t' encode 'e' as 1 and
  5417. // 't' as 0 and finish with a 1.
  5418. unsigned Imm = 0;
  5419. // We always start with a 't'.
  5420. unsigned CurBit = 0;
  5421. for (int i = 3; i >= 0; --i) {
  5422. // If the bit we are looking at is not the same as last one, invert the
  5423. // CurBit, if it is the same leave it as is.
  5424. CurBit ^= (Val >> i) & 1U;
  5425. // Encode the CurBit at the right place in the immediate.
  5426. Imm |= (CurBit << i);
  5427. // If we are done, finish the encoding with a 1.
  5428. if ((Val & ~(~0U << i)) == 0) {
  5429. Imm |= 1U << i;
  5430. break;
  5431. }
  5432. }
  5433. Inst.addOperand(MCOperand::createImm(Imm));
  5434. return S;
  5435. }
  5436. static DecodeStatus DecodeVpredROperand(MCInst &Inst, unsigned RegNo,
  5437. uint64_t Address, const void *Decoder) {
  5438. // The vpred_r operand type includes an MQPR register field derived
  5439. // from the encoding. But we don't actually want to add an operand
  5440. // to the MCInst at this stage, because AddThumbPredicate will do it
  5441. // later, and will infer the register number from the TIED_TO
  5442. // constraint. So this is a deliberately empty decoder method that
  5443. // will inhibit the auto-generated disassembly code from adding an
  5444. // operand at all.
  5445. return MCDisassembler::Success;
  5446. }
  5447. static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst &Inst,
  5448. unsigned Val,
  5449. uint64_t Address,
  5450. const void *Decoder) {
  5451. Inst.addOperand(MCOperand::createImm((Val & 0x1) == 0 ? ARMCC::EQ : ARMCC::NE));
  5452. return MCDisassembler::Success;
  5453. }
  5454. static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst &Inst,
  5455. unsigned Val,
  5456. uint64_t Address,
  5457. const void *Decoder) {
  5458. unsigned Code;
  5459. switch (Val & 0x3) {
  5460. case 0:
  5461. Code = ARMCC::GE;
  5462. break;
  5463. case 1:
  5464. Code = ARMCC::LT;
  5465. break;
  5466. case 2:
  5467. Code = ARMCC::GT;
  5468. break;
  5469. case 3:
  5470. Code = ARMCC::LE;
  5471. break;
  5472. }
  5473. Inst.addOperand(MCOperand::createImm(Code));
  5474. return MCDisassembler::Success;
  5475. }
  5476. static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst &Inst,
  5477. unsigned Val,
  5478. uint64_t Address,
  5479. const void *Decoder) {
  5480. Inst.addOperand(MCOperand::createImm((Val & 0x1) == 0 ? ARMCC::HS : ARMCC::HI));
  5481. return MCDisassembler::Success;
  5482. }
  5483. static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst &Inst, unsigned Val,
  5484. uint64_t Address,
  5485. const void *Decoder) {
  5486. unsigned Code;
  5487. switch (Val) {
  5488. default:
  5489. return MCDisassembler::Fail;
  5490. case 0:
  5491. Code = ARMCC::EQ;
  5492. break;
  5493. case 1:
  5494. Code = ARMCC::NE;
  5495. break;
  5496. case 4:
  5497. Code = ARMCC::GE;
  5498. break;
  5499. case 5:
  5500. Code = ARMCC::LT;
  5501. break;
  5502. case 6:
  5503. Code = ARMCC::GT;
  5504. break;
  5505. case 7:
  5506. Code = ARMCC::LE;
  5507. break;
  5508. }
  5509. Inst.addOperand(MCOperand::createImm(Code));
  5510. return MCDisassembler::Success;
  5511. }
  5512. static DecodeStatus DecodeVCVTImmOperand(MCInst &Inst, unsigned Val,
  5513. uint64_t Address, const void *Decoder) {
  5514. DecodeStatus S = MCDisassembler::Success;
  5515. unsigned DecodedVal = 64 - Val;
  5516. switch (Inst.getOpcode()) {
  5517. case ARM::MVE_VCVTf16s16_fix:
  5518. case ARM::MVE_VCVTs16f16_fix:
  5519. case ARM::MVE_VCVTf16u16_fix:
  5520. case ARM::MVE_VCVTu16f16_fix:
  5521. if (DecodedVal > 16)
  5522. return MCDisassembler::Fail;
  5523. break;
  5524. case ARM::MVE_VCVTf32s32_fix:
  5525. case ARM::MVE_VCVTs32f32_fix:
  5526. case ARM::MVE_VCVTf32u32_fix:
  5527. case ARM::MVE_VCVTu32f32_fix:
  5528. if (DecodedVal > 32)
  5529. return MCDisassembler::Fail;
  5530. break;
  5531. }
  5532. Inst.addOperand(MCOperand::createImm(64 - Val));
  5533. return S;
  5534. }
  5535. static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode) {
  5536. switch (Opcode) {
  5537. case ARM::VSTR_P0_off:
  5538. case ARM::VSTR_P0_pre:
  5539. case ARM::VSTR_P0_post:
  5540. case ARM::VLDR_P0_off:
  5541. case ARM::VLDR_P0_pre:
  5542. case ARM::VLDR_P0_post:
  5543. return ARM::P0;
  5544. default:
  5545. return 0;
  5546. }
  5547. }
  5548. template<bool Writeback>
  5549. static DecodeStatus DecodeVSTRVLDR_SYSREG(MCInst &Inst, unsigned Val,
  5550. uint64_t Address,
  5551. const void *Decoder) {
  5552. switch (Inst.getOpcode()) {
  5553. case ARM::VSTR_FPSCR_pre:
  5554. case ARM::VSTR_FPSCR_NZCVQC_pre:
  5555. case ARM::VLDR_FPSCR_pre:
  5556. case ARM::VLDR_FPSCR_NZCVQC_pre:
  5557. case ARM::VSTR_FPSCR_off:
  5558. case ARM::VSTR_FPSCR_NZCVQC_off:
  5559. case ARM::VLDR_FPSCR_off:
  5560. case ARM::VLDR_FPSCR_NZCVQC_off:
  5561. case ARM::VSTR_FPSCR_post:
  5562. case ARM::VSTR_FPSCR_NZCVQC_post:
  5563. case ARM::VLDR_FPSCR_post:
  5564. case ARM::VLDR_FPSCR_NZCVQC_post:
  5565. const FeatureBitset &featureBits =
  5566. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  5567. if (!featureBits[ARM::HasMVEIntegerOps] && !featureBits[ARM::FeatureVFP2])
  5568. return MCDisassembler::Fail;
  5569. }
  5570. DecodeStatus S = MCDisassembler::Success;
  5571. if (unsigned Sysreg = FixedRegForVSTRVLDR_SYSREG(Inst.getOpcode()))
  5572. Inst.addOperand(MCOperand::createReg(Sysreg));
  5573. unsigned Rn = fieldFromInstruction(Val, 16, 4);
  5574. unsigned addr = fieldFromInstruction(Val, 0, 7) |
  5575. (fieldFromInstruction(Val, 23, 1) << 7) | (Rn << 8);
  5576. if (Writeback) {
  5577. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  5578. return MCDisassembler::Fail;
  5579. }
  5580. if (!Check(S, DecodeT2AddrModeImm7s4(Inst, addr, Address, Decoder)))
  5581. return MCDisassembler::Fail;
  5582. Inst.addOperand(MCOperand::createImm(ARMCC::AL));
  5583. Inst.addOperand(MCOperand::createReg(0));
  5584. return S;
  5585. }
  5586. static inline DecodeStatus DecodeMVE_MEM_pre(
  5587. MCInst &Inst, unsigned Val, uint64_t Address, const void *Decoder,
  5588. unsigned Rn, OperandDecoder RnDecoder, OperandDecoder AddrDecoder) {
  5589. DecodeStatus S = MCDisassembler::Success;
  5590. unsigned Qd = fieldFromInstruction(Val, 13, 3);
  5591. unsigned addr = fieldFromInstruction(Val, 0, 7) |
  5592. (fieldFromInstruction(Val, 23, 1) << 7) | (Rn << 8);
  5593. if (!Check(S, RnDecoder(Inst, Rn, Address, Decoder)))
  5594. return MCDisassembler::Fail;
  5595. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  5596. return MCDisassembler::Fail;
  5597. if (!Check(S, AddrDecoder(Inst, addr, Address, Decoder)))
  5598. return MCDisassembler::Fail;
  5599. return S;
  5600. }
  5601. template <int shift>
  5602. static DecodeStatus DecodeMVE_MEM_1_pre(MCInst &Inst, unsigned Val,
  5603. uint64_t Address, const void *Decoder) {
  5604. return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
  5605. fieldFromInstruction(Val, 16, 3),
  5606. DecodetGPRRegisterClass,
  5607. DecodeTAddrModeImm7<shift>);
  5608. }
  5609. template <int shift>
  5610. static DecodeStatus DecodeMVE_MEM_2_pre(MCInst &Inst, unsigned Val,
  5611. uint64_t Address, const void *Decoder) {
  5612. return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
  5613. fieldFromInstruction(Val, 16, 4),
  5614. DecoderGPRRegisterClass,
  5615. DecodeT2AddrModeImm7<shift,1>);
  5616. }
  5617. template <int shift>
  5618. static DecodeStatus DecodeMVE_MEM_3_pre(MCInst &Inst, unsigned Val,
  5619. uint64_t Address, const void *Decoder) {
  5620. return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
  5621. fieldFromInstruction(Val, 17, 3),
  5622. DecodeMQPRRegisterClass,
  5623. DecodeMveAddrModeQ<shift>);
  5624. }
  5625. template<unsigned MinLog, unsigned MaxLog>
  5626. static DecodeStatus DecodePowerTwoOperand(MCInst &Inst, unsigned Val,
  5627. uint64_t Address,
  5628. const void *Decoder) {
  5629. DecodeStatus S = MCDisassembler::Success;
  5630. if (Val < MinLog || Val > MaxLog)
  5631. return MCDisassembler::Fail;
  5632. Inst.addOperand(MCOperand::createImm(1LL << Val));
  5633. return S;
  5634. }
  5635. template<unsigned start>
  5636. static DecodeStatus DecodeMVEPairVectorIndexOperand(MCInst &Inst, unsigned Val,
  5637. uint64_t Address,
  5638. const void *Decoder) {
  5639. DecodeStatus S = MCDisassembler::Success;
  5640. Inst.addOperand(MCOperand::createImm(start + Val));
  5641. return S;
  5642. }
  5643. static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst &Inst, unsigned Insn,
  5644. uint64_t Address, const void *Decoder) {
  5645. DecodeStatus S = MCDisassembler::Success;
  5646. unsigned Rt = fieldFromInstruction(Insn, 0, 4);
  5647. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  5648. unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
  5649. fieldFromInstruction(Insn, 13, 3));
  5650. unsigned index = fieldFromInstruction(Insn, 4, 1);
  5651. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  5652. return MCDisassembler::Fail;
  5653. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  5654. return MCDisassembler::Fail;
  5655. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  5656. return MCDisassembler::Fail;
  5657. if (!Check(S, DecodeMVEPairVectorIndexOperand<2>(Inst, index, Address, Decoder)))
  5658. return MCDisassembler::Fail;
  5659. if (!Check(S, DecodeMVEPairVectorIndexOperand<0>(Inst, index, Address, Decoder)))
  5660. return MCDisassembler::Fail;
  5661. return S;
  5662. }
  5663. static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst &Inst, unsigned Insn,
  5664. uint64_t Address, const void *Decoder) {
  5665. DecodeStatus S = MCDisassembler::Success;
  5666. unsigned Rt = fieldFromInstruction(Insn, 0, 4);
  5667. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  5668. unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
  5669. fieldFromInstruction(Insn, 13, 3));
  5670. unsigned index = fieldFromInstruction(Insn, 4, 1);
  5671. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  5672. return MCDisassembler::Fail;
  5673. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  5674. return MCDisassembler::Fail;
  5675. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  5676. return MCDisassembler::Fail;
  5677. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  5678. return MCDisassembler::Fail;
  5679. if (!Check(S, DecodeMVEPairVectorIndexOperand<2>(Inst, index, Address, Decoder)))
  5680. return MCDisassembler::Fail;
  5681. if (!Check(S, DecodeMVEPairVectorIndexOperand<0>(Inst, index, Address, Decoder)))
  5682. return MCDisassembler::Fail;
  5683. return S;
  5684. }
  5685. static DecodeStatus DecodeMVEOverlappingLongShift(
  5686. MCInst &Inst, unsigned Insn, uint64_t Address, const void *Decoder) {
  5687. DecodeStatus S = MCDisassembler::Success;
  5688. unsigned RdaLo = fieldFromInstruction(Insn, 17, 3) << 1;
  5689. unsigned RdaHi = fieldFromInstruction(Insn, 9, 3) << 1;
  5690. unsigned Rm = fieldFromInstruction(Insn, 12, 4);
  5691. if (RdaHi == 14) {
  5692. // This value of RdaHi (really indicating pc, because RdaHi has to
  5693. // be an odd-numbered register, so the low bit will be set by the
  5694. // decode function below) indicates that we must decode as SQRSHR
  5695. // or UQRSHL, which both have a single Rda register field with all
  5696. // four bits.
  5697. unsigned Rda = fieldFromInstruction(Insn, 16, 4);
  5698. switch (Inst.getOpcode()) {
  5699. case ARM::MVE_ASRLr:
  5700. case ARM::MVE_SQRSHRL:
  5701. Inst.setOpcode(ARM::MVE_SQRSHR);
  5702. break;
  5703. case ARM::MVE_LSLLr:
  5704. case ARM::MVE_UQRSHLL:
  5705. Inst.setOpcode(ARM::MVE_UQRSHL);
  5706. break;
  5707. default:
  5708. llvm_unreachable("Unexpected starting opcode!");
  5709. }
  5710. // Rda as output parameter
  5711. if (!Check(S, DecoderGPRRegisterClass(Inst, Rda, Address, Decoder)))
  5712. return MCDisassembler::Fail;
  5713. // Rda again as input parameter
  5714. if (!Check(S, DecoderGPRRegisterClass(Inst, Rda, Address, Decoder)))
  5715. return MCDisassembler::Fail;
  5716. // Rm, the amount to shift by
  5717. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  5718. return MCDisassembler::Fail;
  5719. if (fieldFromInstruction (Insn, 6, 3) != 4)
  5720. return MCDisassembler::SoftFail;
  5721. if (Rda == Rm)
  5722. return MCDisassembler::SoftFail;
  5723. return S;
  5724. }
  5725. // Otherwise, we decode as whichever opcode our caller has already
  5726. // put into Inst. Those all look the same:
  5727. // RdaLo,RdaHi as output parameters
  5728. if (!Check(S, DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
  5729. return MCDisassembler::Fail;
  5730. if (!Check(S, DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
  5731. return MCDisassembler::Fail;
  5732. // RdaLo,RdaHi again as input parameters
  5733. if (!Check(S, DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
  5734. return MCDisassembler::Fail;
  5735. if (!Check(S, DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
  5736. return MCDisassembler::Fail;
  5737. // Rm, the amount to shift by
  5738. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  5739. return MCDisassembler::Fail;
  5740. if (Inst.getOpcode() == ARM::MVE_SQRSHRL ||
  5741. Inst.getOpcode() == ARM::MVE_UQRSHLL) {
  5742. unsigned Saturate = fieldFromInstruction(Insn, 7, 1);
  5743. // Saturate, the bit position for saturation
  5744. Inst.addOperand(MCOperand::createImm(Saturate));
  5745. }
  5746. return S;
  5747. }
  5748. static DecodeStatus DecodeMVEVCVTt1fp(MCInst &Inst, unsigned Insn, uint64_t Address,
  5749. const void *Decoder) {
  5750. DecodeStatus S = MCDisassembler::Success;
  5751. unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
  5752. fieldFromInstruction(Insn, 13, 3));
  5753. unsigned Qm = ((fieldFromInstruction(Insn, 5, 1) << 3) |
  5754. fieldFromInstruction(Insn, 1, 3));
  5755. unsigned imm6 = fieldFromInstruction(Insn, 16, 6);
  5756. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
  5757. return MCDisassembler::Fail;
  5758. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
  5759. return MCDisassembler::Fail;
  5760. if (!Check(S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
  5761. return MCDisassembler::Fail;
  5762. return S;
  5763. }
  5764. template<bool scalar, OperandDecoder predicate_decoder>
  5765. static DecodeStatus DecodeMVEVCMP(MCInst &Inst, unsigned Insn, uint64_t Address,
  5766. const void *Decoder) {
  5767. DecodeStatus S = MCDisassembler::Success;
  5768. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5769. unsigned Qn = fieldFromInstruction(Insn, 17, 3);
  5770. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
  5771. return MCDisassembler::Fail;
  5772. unsigned fc;
  5773. if (scalar) {
  5774. fc = fieldFromInstruction(Insn, 12, 1) << 2 |
  5775. fieldFromInstruction(Insn, 7, 1) |
  5776. fieldFromInstruction(Insn, 5, 1) << 1;
  5777. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  5778. if (!Check(S, DecodeGPRwithZRRegisterClass(Inst, Rm, Address, Decoder)))
  5779. return MCDisassembler::Fail;
  5780. } else {
  5781. fc = fieldFromInstruction(Insn, 12, 1) << 2 |
  5782. fieldFromInstruction(Insn, 7, 1) |
  5783. fieldFromInstruction(Insn, 0, 1) << 1;
  5784. unsigned Qm = fieldFromInstruction(Insn, 5, 1) << 4 |
  5785. fieldFromInstruction(Insn, 1, 3);
  5786. if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
  5787. return MCDisassembler::Fail;
  5788. }
  5789. if (!Check(S, predicate_decoder(Inst, fc, Address, Decoder)))
  5790. return MCDisassembler::Fail;
  5791. Inst.addOperand(MCOperand::createImm(ARMVCC::None));
  5792. Inst.addOperand(MCOperand::createReg(0));
  5793. Inst.addOperand(MCOperand::createImm(0));
  5794. return S;
  5795. }
  5796. static DecodeStatus DecodeMveVCTP(MCInst &Inst, unsigned Insn, uint64_t Address,
  5797. const void *Decoder) {
  5798. DecodeStatus S = MCDisassembler::Success;
  5799. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5800. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  5801. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  5802. return MCDisassembler::Fail;
  5803. return S;
  5804. }
  5805. static DecodeStatus DecodeMVEVPNOT(MCInst &Inst, unsigned Insn, uint64_t Address,
  5806. const void *Decoder) {
  5807. DecodeStatus S = MCDisassembler::Success;
  5808. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5809. Inst.addOperand(MCOperand::createReg(ARM::VPR));
  5810. return S;
  5811. }
  5812. static DecodeStatus DecodeT2AddSubSPImm(MCInst &Inst, unsigned Insn,
  5813. uint64_t Address, const void *Decoder) {
  5814. const unsigned Rd = fieldFromInstruction(Insn, 8, 4);
  5815. const unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  5816. const unsigned Imm12 = fieldFromInstruction(Insn, 26, 1) << 11 |
  5817. fieldFromInstruction(Insn, 12, 3) << 8 |
  5818. fieldFromInstruction(Insn, 0, 8);
  5819. const unsigned TypeT3 = fieldFromInstruction(Insn, 25, 1);
  5820. unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
  5821. unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
  5822. unsigned S = fieldFromInstruction(Insn, 20, 1);
  5823. if (sign1 != sign2)
  5824. return MCDisassembler::Fail;
  5825. // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
  5826. DecodeStatus DS = MCDisassembler::Success;
  5827. if ((!Check(DS,
  5828. DecodeGPRspRegisterClass(Inst, Rd, Address, Decoder))) || // dst
  5829. (!Check(DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
  5830. return MCDisassembler::Fail;
  5831. if (TypeT3) {
  5832. Inst.setOpcode(sign1 ? ARM::t2SUBspImm12 : ARM::t2ADDspImm12);
  5833. S = 0;
  5834. Inst.addOperand(MCOperand::createImm(Imm12)); // zext imm12
  5835. } else {
  5836. Inst.setOpcode(sign1 ? ARM::t2SUBspImm : ARM::t2ADDspImm);
  5837. if (!Check(DS, DecodeT2SOImm(Inst, Imm12, Address, Decoder))) // imm12
  5838. return MCDisassembler::Fail;
  5839. }
  5840. if (!Check(DS, DecodeCCOutOperand(Inst, S, Address, Decoder))) // cc_out
  5841. return MCDisassembler::Fail;
  5842. Inst.addOperand(MCOperand::createReg(0)); // pred
  5843. return DS;
  5844. }