ARMInstrThumb2.td 213 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531
  1. //===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file describes the Thumb2 instruction set.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. // IT block predicate field
  13. def it_pred_asmoperand : AsmOperandClass {
  14. let Name = "ITCondCode";
  15. let ParserMethod = "parseITCondCode";
  16. }
  17. def it_pred : Operand<i32> {
  18. let PrintMethod = "printMandatoryPredicateOperand";
  19. let ParserMatchClass = it_pred_asmoperand;
  20. }
  21. // IT block condition mask
  22. def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
  23. def it_mask : Operand<i32> {
  24. let PrintMethod = "printThumbITMask";
  25. let ParserMatchClass = it_mask_asmoperand;
  26. let EncoderMethod = "getITMaskOpValue";
  27. }
  28. // t2_shift_imm: An integer that encodes a shift amount and the type of shift
  29. // (asr or lsl). The 6-bit immediate encodes as:
  30. // {5} 0 ==> lsl
  31. // 1 asr
  32. // {4-0} imm5 shift amount.
  33. // asr #32 not allowed
  34. def t2_shift_imm : Operand<i32> {
  35. let PrintMethod = "printShiftImmOperand";
  36. let ParserMatchClass = ShifterImmAsmOperand;
  37. let DecoderMethod = "DecodeT2ShifterImmOperand";
  38. }
  39. def mve_shift_imm : AsmOperandClass {
  40. let Name = "MVELongShift";
  41. let RenderMethod = "addImmOperands";
  42. let DiagnosticString = "operand must be an immediate in the range [1,32]";
  43. }
  44. def long_shift : Operand<i32>,
  45. ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]> {
  46. let ParserMatchClass = mve_shift_imm;
  47. let DecoderMethod = "DecodeLongShiftOperand";
  48. }
  49. // Shifted operands. No register controlled shifts for Thumb2.
  50. // Note: We do not support rrx shifted operands yet.
  51. def t2_so_reg : Operand<i32>, // reg imm
  52. ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
  53. [shl,srl,sra,rotr]> {
  54. let EncoderMethod = "getT2SORegOpValue";
  55. let PrintMethod = "printT2SOOperand";
  56. let DecoderMethod = "DecodeSORegImmOperand";
  57. let ParserMatchClass = ShiftedImmAsmOperand;
  58. let MIOperandInfo = (ops rGPR, i32imm);
  59. }
  60. // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
  61. def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
  62. return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N),
  63. MVT::i32);
  64. }]>;
  65. // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
  66. def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
  67. return CurDAG->getTargetConstant(-((int)N->getZExtValue()), SDLoc(N),
  68. MVT::i32);
  69. }]>;
  70. // so_imm_notSext_XFORM - Return a so_imm value packed into the format
  71. // described for so_imm_notSext def below, with sign extension from 16
  72. // bits.
  73. def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{
  74. APInt apIntN = N->getAPIntValue();
  75. unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
  76. return CurDAG->getTargetConstant(~N16bitSignExt, SDLoc(N), MVT::i32);
  77. }]>;
  78. // t2_so_imm - Match a 32-bit immediate operand, which is an
  79. // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
  80. // immediate splatted into multiple bytes of the word.
  81. def t2_so_imm_asmoperand : AsmOperandClass {
  82. let Name = "T2SOImm";
  83. let RenderMethod = "addImmOperands";
  84. }
  85. def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
  86. return ARM_AM::getT2SOImmVal(Imm) != -1;
  87. }]> {
  88. let ParserMatchClass = t2_so_imm_asmoperand;
  89. let EncoderMethod = "getT2SOImmOpValue";
  90. let DecoderMethod = "DecodeT2SOImm";
  91. }
  92. // t2_so_imm_not - Match an immediate that is a complement
  93. // of a t2_so_imm.
  94. // Note: this pattern doesn't require an encoder method and such, as it's
  95. // only used on aliases (Pat<> and InstAlias<>). The actual encoding
  96. // is handled by the destination instructions, which use t2_so_imm.
  97. def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
  98. def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
  99. return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
  100. }], t2_so_imm_not_XFORM> {
  101. let ParserMatchClass = t2_so_imm_not_asmoperand;
  102. }
  103. // t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm
  104. // if the upper 16 bits are zero.
  105. def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{
  106. APInt apIntN = N->getAPIntValue();
  107. if (!apIntN.isIntN(16)) return false;
  108. unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
  109. return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1;
  110. }], t2_so_imm_notSext16_XFORM> {
  111. let ParserMatchClass = t2_so_imm_not_asmoperand;
  112. }
  113. // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
  114. def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
  115. def t2_so_imm_neg : Operand<i32>, ImmLeaf<i32, [{
  116. return Imm && ARM_AM::getT2SOImmVal(-(uint32_t)Imm) != -1;
  117. }], t2_so_imm_neg_XFORM> {
  118. let ParserMatchClass = t2_so_imm_neg_asmoperand;
  119. }
  120. /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0,4095].
  121. def imm0_4095_asmoperand: ImmAsmOperand<0,4095> { let Name = "Imm0_4095"; }
  122. def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{
  123. return Imm >= 0 && Imm < 4096;
  124. }]> {
  125. let ParserMatchClass = imm0_4095_asmoperand;
  126. }
  127. def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; }
  128. def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{
  129. return (uint32_t)(-N->getZExtValue()) < 4096;
  130. }], imm_neg_XFORM> {
  131. let ParserMatchClass = imm0_4095_neg_asmoperand;
  132. }
  133. def imm1_255_neg : PatLeaf<(i32 imm), [{
  134. uint32_t Val = -N->getZExtValue();
  135. return (Val > 0 && Val < 255);
  136. }], imm_neg_XFORM>;
  137. def imm0_255_not : PatLeaf<(i32 imm), [{
  138. return (uint32_t)(~N->getZExtValue()) < 255;
  139. }], imm_not_XFORM>;
  140. def lo5AllOne : PatLeaf<(i32 imm), [{
  141. // Returns true if all low 5-bits are 1.
  142. return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
  143. }]>;
  144. // Define Thumb2 specific addressing modes.
  145. // t2_addr_offset_none := reg
  146. def MemNoOffsetT2AsmOperand
  147. : AsmOperandClass { let Name = "MemNoOffsetT2"; }
  148. def t2_addr_offset_none : MemOperand {
  149. let PrintMethod = "printAddrMode7Operand";
  150. let DecoderMethod = "DecodeGPRnopcRegisterClass";
  151. let ParserMatchClass = MemNoOffsetT2AsmOperand;
  152. let MIOperandInfo = (ops GPRnopc:$base);
  153. }
  154. // t2_nosp_addr_offset_none := reg
  155. def MemNoOffsetT2NoSpAsmOperand
  156. : AsmOperandClass { let Name = "MemNoOffsetT2NoSp"; }
  157. def t2_nosp_addr_offset_none : MemOperand {
  158. let PrintMethod = "printAddrMode7Operand";
  159. let DecoderMethod = "DecoderGPRRegisterClass";
  160. let ParserMatchClass = MemNoOffsetT2NoSpAsmOperand;
  161. let MIOperandInfo = (ops rGPR:$base);
  162. }
  163. // t2addrmode_imm12 := reg + imm12
  164. def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
  165. def t2addrmode_imm12 : MemOperand,
  166. ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
  167. let PrintMethod = "printAddrModeImm12Operand<false>";
  168. let EncoderMethod = "getAddrModeImm12OpValue";
  169. let DecoderMethod = "DecodeT2AddrModeImm12";
  170. let ParserMatchClass = t2addrmode_imm12_asmoperand;
  171. let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
  172. }
  173. // t2ldrlabel := imm12
  174. def t2ldrlabel : Operand<i32> {
  175. let EncoderMethod = "getAddrModeImm12OpValue";
  176. let PrintMethod = "printThumbLdrLabelOperand";
  177. }
  178. def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
  179. def t2ldr_pcrel_imm12 : Operand<i32> {
  180. let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
  181. // used for assembler pseudo instruction and maps to t2ldrlabel, so
  182. // doesn't need encoder or print methods of its own.
  183. }
  184. // ADR instruction labels.
  185. def t2adrlabel : Operand<i32> {
  186. let EncoderMethod = "getT2AdrLabelOpValue";
  187. let PrintMethod = "printAdrLabelOperand<0>";
  188. }
  189. // t2addrmode_posimm8 := reg + imm8
  190. def MemPosImm8OffsetAsmOperand : AsmOperandClass {
  191. let Name="MemPosImm8Offset";
  192. let RenderMethod = "addMemImmOffsetOperands";
  193. }
  194. def t2addrmode_posimm8 : MemOperand {
  195. let PrintMethod = "printT2AddrModeImm8Operand<false>";
  196. let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
  197. let DecoderMethod = "DecodeT2AddrModeImm8";
  198. let ParserMatchClass = MemPosImm8OffsetAsmOperand;
  199. let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
  200. }
  201. // t2addrmode_negimm8 := reg - imm8
  202. def MemNegImm8OffsetAsmOperand : AsmOperandClass {
  203. let Name="MemNegImm8Offset";
  204. let RenderMethod = "addMemImmOffsetOperands";
  205. }
  206. def t2addrmode_negimm8 : MemOperand,
  207. ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
  208. let PrintMethod = "printT2AddrModeImm8Operand<false>";
  209. let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
  210. let DecoderMethod = "DecodeT2AddrModeImm8";
  211. let ParserMatchClass = MemNegImm8OffsetAsmOperand;
  212. let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
  213. }
  214. // t2addrmode_imm8 := reg +/- imm8
  215. def MemImm8OffsetAsmOperand : AsmOperandClass {
  216. let Name = "MemImm8Offset";
  217. let RenderMethod = "addMemImmOffsetOperands";
  218. }
  219. class T2AddrMode_Imm8 : MemOperand,
  220. ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
  221. let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
  222. let DecoderMethod = "DecodeT2AddrModeImm8";
  223. let ParserMatchClass = MemImm8OffsetAsmOperand;
  224. let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
  225. }
  226. def t2addrmode_imm8 : T2AddrMode_Imm8 {
  227. let PrintMethod = "printT2AddrModeImm8Operand<false>";
  228. }
  229. def t2addrmode_imm8_pre : T2AddrMode_Imm8 {
  230. let PrintMethod = "printT2AddrModeImm8Operand<true>";
  231. }
  232. def t2am_imm8_offset : MemOperand,
  233. ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
  234. [], [SDNPWantRoot]> {
  235. let PrintMethod = "printT2AddrModeImm8OffsetOperand";
  236. let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
  237. let DecoderMethod = "DecodeT2Imm8";
  238. }
  239. // t2addrmode_imm8s4 := reg +/- (imm8 << 2)
  240. def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
  241. class T2AddrMode_Imm8s4 : MemOperand,
  242. ComplexPattern<i32, 2, "SelectT2AddrModeImm8<2>", []> {
  243. let EncoderMethod = "getT2AddrModeImm8s4OpValue";
  244. let DecoderMethod = "DecodeT2AddrModeImm8s4";
  245. let ParserMatchClass = MemImm8s4OffsetAsmOperand;
  246. let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
  247. }
  248. def t2addrmode_imm8s4 : T2AddrMode_Imm8s4 {
  249. let PrintMethod = "printT2AddrModeImm8s4Operand<false>";
  250. }
  251. def t2addrmode_imm8s4_pre : T2AddrMode_Imm8s4 {
  252. let PrintMethod = "printT2AddrModeImm8s4Operand<true>";
  253. }
  254. def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
  255. def t2am_imm8s4_offset : MemOperand {
  256. let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
  257. let EncoderMethod = "getT2ScaledImmOpValue<8,2>";
  258. let DecoderMethod = "DecodeT2Imm8S4";
  259. }
  260. // t2addrmode_imm7s4 := reg +/- (imm7 << 2)
  261. def MemImm7s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm7s4Offset";}
  262. class T2AddrMode_Imm7s4 : MemOperand {
  263. let EncoderMethod = "getT2AddrModeImm7s4OpValue";
  264. let DecoderMethod = "DecodeT2AddrModeImm7<2,0>";
  265. let ParserMatchClass = MemImm7s4OffsetAsmOperand;
  266. let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
  267. }
  268. def t2addrmode_imm7s4 : T2AddrMode_Imm7s4 {
  269. // They are printed the same way as the imm8 version
  270. let PrintMethod = "printT2AddrModeImm8s4Operand<false>";
  271. }
  272. def t2addrmode_imm7s4_pre : T2AddrMode_Imm7s4 {
  273. // They are printed the same way as the imm8 version
  274. let PrintMethod = "printT2AddrModeImm8s4Operand<true>";
  275. }
  276. def t2am_imm7s4_offset_asmoperand : AsmOperandClass { let Name = "Imm7s4"; }
  277. def t2am_imm7s4_offset : MemOperand {
  278. // They are printed the same way as the imm8 version
  279. let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
  280. let ParserMatchClass = t2am_imm7s4_offset_asmoperand;
  281. let EncoderMethod = "getT2ScaledImmOpValue<7,2>";
  282. let DecoderMethod = "DecodeT2Imm7S4";
  283. }
  284. // t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
  285. def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
  286. let Name = "MemImm0_1020s4Offset";
  287. }
  288. def t2addrmode_imm0_1020s4 : MemOperand,
  289. ComplexPattern<i32, 2, "SelectT2AddrModeExclusive"> {
  290. let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
  291. let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
  292. let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
  293. let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
  294. let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
  295. }
  296. // t2addrmode_so_reg := reg + (reg << imm2)
  297. def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
  298. def t2addrmode_so_reg : MemOperand,
  299. ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
  300. let PrintMethod = "printT2AddrModeSoRegOperand";
  301. let EncoderMethod = "getT2AddrModeSORegOpValue";
  302. let DecoderMethod = "DecodeT2AddrModeSOReg";
  303. let ParserMatchClass = t2addrmode_so_reg_asmoperand;
  304. let MIOperandInfo = (ops GPRnopc:$base, rGPR:$offsreg, i32imm:$offsimm);
  305. }
  306. // Addresses for the TBB/TBH instructions.
  307. def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
  308. def addrmode_tbb : MemOperand {
  309. let PrintMethod = "printAddrModeTBB";
  310. let ParserMatchClass = addrmode_tbb_asmoperand;
  311. let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
  312. }
  313. def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
  314. def addrmode_tbh : MemOperand {
  315. let PrintMethod = "printAddrModeTBH";
  316. let ParserMatchClass = addrmode_tbh_asmoperand;
  317. let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
  318. }
  319. // Define ARMv8.1-M specific addressing modes.
  320. // Label operands for BF/BFL/WLS/DLS/LE
  321. class BFLabelOp<string signed, string isNeg, string zeroPermitted, string size,
  322. string fixup>
  323. : Operand<OtherVT> {
  324. let EncoderMethod = !strconcat("getBFTargetOpValue<", isNeg, ", ",
  325. fixup, ">");
  326. let OperandType = "OPERAND_PCREL";
  327. let DecoderMethod = !strconcat("DecodeBFLabelOperand<", signed, ", ",
  328. isNeg, ", ", zeroPermitted, ", ", size, ">");
  329. }
  330. def bflabel_u4 : BFLabelOp<"false", "false", "false", "4", "ARM::fixup_bf_branch">;
  331. def bflabel_s12 : BFLabelOp<"true", "false", "true", "12", "ARM::fixup_bfc_target">;
  332. def bflabel_s16 : BFLabelOp<"true", "false", "true", "16", "ARM::fixup_bf_target">;
  333. def bflabel_s18 : BFLabelOp<"true", "false", "true", "18", "ARM::fixup_bfl_target">;
  334. def wlslabel_u11_asmoperand : AsmOperandClass {
  335. let Name = "WLSLabel";
  336. let RenderMethod = "addImmOperands";
  337. let PredicateMethod = "isUnsignedOffset<11, 1>";
  338. let DiagnosticString =
  339. "loop end is out of range or not a positive multiple of 2";
  340. }
  341. def wlslabel_u11 : BFLabelOp<"false", "false", "true", "11", "ARM::fixup_wls"> {
  342. let ParserMatchClass = wlslabel_u11_asmoperand;
  343. }
  344. def lelabel_u11_asmoperand : AsmOperandClass {
  345. let Name = "LELabel";
  346. let RenderMethod = "addImmOperands";
  347. let PredicateMethod = "isLEOffset";
  348. let DiagnosticString =
  349. "loop start is out of range or not a negative multiple of 2";
  350. }
  351. def lelabel_u11 : BFLabelOp<"false", "true", "true", "11", "ARM::fixup_le"> {
  352. let ParserMatchClass = lelabel_u11_asmoperand;
  353. }
  354. def bfafter_target : Operand<OtherVT> {
  355. let EncoderMethod = "getBFAfterTargetOpValue";
  356. let OperandType = "OPERAND_PCREL";
  357. let DecoderMethod = "DecodeBFAfterTargetOperand";
  358. }
  359. // pred operand excluding AL
  360. def pred_noal_asmoperand : AsmOperandClass {
  361. let Name = "CondCodeNoAL";
  362. let RenderMethod = "addITCondCodeOperands";
  363. let PredicateMethod = "isITCondCodeNoAL";
  364. let ParserMethod = "parseITCondCode";
  365. }
  366. def pred_noal : Operand<i32> {
  367. let PrintMethod = "printMandatoryPredicateOperand";
  368. let ParserMatchClass = pred_noal_asmoperand;
  369. let DecoderMethod = "DecodePredNoALOperand";
  370. }
  371. // CSEL aliases inverted predicate
  372. def pred_noal_inv_asmoperand : AsmOperandClass {
  373. let Name = "CondCodeNoALInv";
  374. let RenderMethod = "addITCondCodeInvOperands";
  375. let PredicateMethod = "isITCondCodeNoAL";
  376. let ParserMethod = "parseITCondCode";
  377. }
  378. def pred_noal_inv : Operand<i32> {
  379. let PrintMethod = "printMandatoryInvertedPredicateOperand";
  380. let ParserMatchClass = pred_noal_inv_asmoperand;
  381. }
  382. //===----------------------------------------------------------------------===//
  383. // Multiclass helpers...
  384. //
  385. class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
  386. string opc, string asm, list<dag> pattern>
  387. : T2I<oops, iops, itin, opc, asm, pattern> {
  388. bits<4> Rd;
  389. bits<12> imm;
  390. let Inst{11-8} = Rd;
  391. let Inst{26} = imm{11};
  392. let Inst{14-12} = imm{10-8};
  393. let Inst{7-0} = imm{7-0};
  394. }
  395. class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
  396. string opc, string asm, list<dag> pattern>
  397. : T2sI<oops, iops, itin, opc, asm, pattern> {
  398. bits<4> Rd;
  399. bits<4> Rn;
  400. bits<12> imm;
  401. let Inst{11-8} = Rd;
  402. let Inst{26} = imm{11};
  403. let Inst{14-12} = imm{10-8};
  404. let Inst{7-0} = imm{7-0};
  405. }
  406. class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
  407. string opc, string asm, list<dag> pattern>
  408. : T2I<oops, iops, itin, opc, asm, pattern> {
  409. bits<4> Rn;
  410. bits<12> imm;
  411. let Inst{19-16} = Rn;
  412. let Inst{26} = imm{11};
  413. let Inst{14-12} = imm{10-8};
  414. let Inst{7-0} = imm{7-0};
  415. }
  416. class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
  417. string opc, string asm, list<dag> pattern>
  418. : T2I<oops, iops, itin, opc, asm, pattern> {
  419. bits<4> Rd;
  420. bits<12> ShiftedRm;
  421. let Inst{11-8} = Rd;
  422. let Inst{3-0} = ShiftedRm{3-0};
  423. let Inst{5-4} = ShiftedRm{6-5};
  424. let Inst{14-12} = ShiftedRm{11-9};
  425. let Inst{7-6} = ShiftedRm{8-7};
  426. }
  427. class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
  428. string opc, string asm, list<dag> pattern>
  429. : T2sI<oops, iops, itin, opc, asm, pattern> {
  430. bits<4> Rd;
  431. bits<12> ShiftedRm;
  432. let Inst{11-8} = Rd;
  433. let Inst{3-0} = ShiftedRm{3-0};
  434. let Inst{5-4} = ShiftedRm{6-5};
  435. let Inst{14-12} = ShiftedRm{11-9};
  436. let Inst{7-6} = ShiftedRm{8-7};
  437. }
  438. class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
  439. string opc, string asm, list<dag> pattern>
  440. : T2I<oops, iops, itin, opc, asm, pattern> {
  441. bits<4> Rn;
  442. bits<12> ShiftedRm;
  443. let Inst{19-16} = Rn;
  444. let Inst{3-0} = ShiftedRm{3-0};
  445. let Inst{5-4} = ShiftedRm{6-5};
  446. let Inst{14-12} = ShiftedRm{11-9};
  447. let Inst{7-6} = ShiftedRm{8-7};
  448. }
  449. class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
  450. string opc, string asm, list<dag> pattern>
  451. : T2I<oops, iops, itin, opc, asm, pattern> {
  452. bits<4> Rd;
  453. bits<4> Rm;
  454. let Inst{11-8} = Rd;
  455. let Inst{3-0} = Rm;
  456. }
  457. class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
  458. string opc, string asm, list<dag> pattern>
  459. : T2sI<oops, iops, itin, opc, asm, pattern> {
  460. bits<4> Rd;
  461. bits<4> Rm;
  462. let Inst{11-8} = Rd;
  463. let Inst{3-0} = Rm;
  464. }
  465. class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
  466. string opc, string asm, list<dag> pattern>
  467. : T2I<oops, iops, itin, opc, asm, pattern> {
  468. bits<4> Rn;
  469. bits<4> Rm;
  470. let Inst{19-16} = Rn;
  471. let Inst{3-0} = Rm;
  472. }
  473. class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
  474. string opc, string asm, list<dag> pattern>
  475. : T2I<oops, iops, itin, opc, asm, pattern> {
  476. bits<4> Rd;
  477. bits<4> Rn;
  478. bits<12> imm;
  479. let Inst{11-8} = Rd;
  480. let Inst{19-16} = Rn;
  481. let Inst{26} = imm{11};
  482. let Inst{14-12} = imm{10-8};
  483. let Inst{7-0} = imm{7-0};
  484. }
  485. class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
  486. string opc, string asm, list<dag> pattern>
  487. : T2sI<oops, iops, itin, opc, asm, pattern> {
  488. bits<4> Rd;
  489. bits<4> Rn;
  490. bits<12> imm;
  491. let Inst{11-8} = Rd;
  492. let Inst{19-16} = Rn;
  493. let Inst{26} = imm{11};
  494. let Inst{14-12} = imm{10-8};
  495. let Inst{7-0} = imm{7-0};
  496. }
  497. class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
  498. string opc, string asm, list<dag> pattern>
  499. : T2I<oops, iops, itin, opc, asm, pattern> {
  500. bits<4> Rd;
  501. bits<4> Rm;
  502. bits<5> imm;
  503. let Inst{11-8} = Rd;
  504. let Inst{3-0} = Rm;
  505. let Inst{14-12} = imm{4-2};
  506. let Inst{7-6} = imm{1-0};
  507. }
  508. class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
  509. string opc, string asm, list<dag> pattern>
  510. : T2sI<oops, iops, itin, opc, asm, pattern> {
  511. bits<4> Rd;
  512. bits<4> Rm;
  513. bits<5> imm;
  514. let Inst{11-8} = Rd;
  515. let Inst{3-0} = Rm;
  516. let Inst{14-12} = imm{4-2};
  517. let Inst{7-6} = imm{1-0};
  518. }
  519. class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
  520. string opc, string asm, list<dag> pattern>
  521. : T2I<oops, iops, itin, opc, asm, pattern> {
  522. bits<4> Rd;
  523. bits<4> Rn;
  524. bits<4> Rm;
  525. let Inst{11-8} = Rd;
  526. let Inst{19-16} = Rn;
  527. let Inst{3-0} = Rm;
  528. }
  529. class T2ThreeRegNoP<dag oops, dag iops, InstrItinClass itin,
  530. string asm, list<dag> pattern>
  531. : T2XI<oops, iops, itin, asm, pattern> {
  532. bits<4> Rd;
  533. bits<4> Rn;
  534. bits<4> Rm;
  535. let Inst{11-8} = Rd;
  536. let Inst{19-16} = Rn;
  537. let Inst{3-0} = Rm;
  538. }
  539. class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
  540. string opc, string asm, list<dag> pattern>
  541. : T2sI<oops, iops, itin, opc, asm, pattern> {
  542. bits<4> Rd;
  543. bits<4> Rn;
  544. bits<4> Rm;
  545. let Inst{11-8} = Rd;
  546. let Inst{19-16} = Rn;
  547. let Inst{3-0} = Rm;
  548. }
  549. class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
  550. string opc, string asm, list<dag> pattern>
  551. : T2I<oops, iops, itin, opc, asm, pattern> {
  552. bits<4> Rd;
  553. bits<4> Rn;
  554. bits<12> ShiftedRm;
  555. let Inst{11-8} = Rd;
  556. let Inst{19-16} = Rn;
  557. let Inst{3-0} = ShiftedRm{3-0};
  558. let Inst{5-4} = ShiftedRm{6-5};
  559. let Inst{14-12} = ShiftedRm{11-9};
  560. let Inst{7-6} = ShiftedRm{8-7};
  561. }
  562. class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
  563. string opc, string asm, list<dag> pattern>
  564. : T2sI<oops, iops, itin, opc, asm, pattern> {
  565. bits<4> Rd;
  566. bits<4> Rn;
  567. bits<12> ShiftedRm;
  568. let Inst{11-8} = Rd;
  569. let Inst{19-16} = Rn;
  570. let Inst{3-0} = ShiftedRm{3-0};
  571. let Inst{5-4} = ShiftedRm{6-5};
  572. let Inst{14-12} = ShiftedRm{11-9};
  573. let Inst{7-6} = ShiftedRm{8-7};
  574. }
  575. class T2FourReg<dag oops, dag iops, InstrItinClass itin,
  576. string opc, string asm, list<dag> pattern>
  577. : T2I<oops, iops, itin, opc, asm, pattern> {
  578. bits<4> Rd;
  579. bits<4> Rn;
  580. bits<4> Rm;
  581. bits<4> Ra;
  582. let Inst{19-16} = Rn;
  583. let Inst{15-12} = Ra;
  584. let Inst{11-8} = Rd;
  585. let Inst{3-0} = Rm;
  586. }
  587. class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
  588. string opc, list<dag> pattern>
  589. : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
  590. opc, "\t$RdLo, $RdHi, $Rn, $Rm", pattern>,
  591. Sched<[WriteMUL64Lo, WriteMUL64Hi, ReadMUL, ReadMUL]> {
  592. bits<4> RdLo;
  593. bits<4> RdHi;
  594. bits<4> Rn;
  595. bits<4> Rm;
  596. let Inst{31-23} = 0b111110111;
  597. let Inst{22-20} = opc22_20;
  598. let Inst{19-16} = Rn;
  599. let Inst{15-12} = RdLo;
  600. let Inst{11-8} = RdHi;
  601. let Inst{7-4} = opc7_4;
  602. let Inst{3-0} = Rm;
  603. }
  604. class T2MlaLong<bits<3> opc22_20, bits<4> opc7_4, string opc>
  605. : T2I<(outs rGPR:$RdLo, rGPR:$RdHi),
  606. (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64,
  607. opc, "\t$RdLo, $RdHi, $Rn, $Rm", []>,
  608. RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">,
  609. Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]> {
  610. bits<4> RdLo;
  611. bits<4> RdHi;
  612. bits<4> Rn;
  613. bits<4> Rm;
  614. let Inst{31-23} = 0b111110111;
  615. let Inst{22-20} = opc22_20;
  616. let Inst{19-16} = Rn;
  617. let Inst{15-12} = RdLo;
  618. let Inst{11-8} = RdHi;
  619. let Inst{7-4} = opc7_4;
  620. let Inst{3-0} = Rm;
  621. }
  622. /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
  623. /// binary operation that produces a value. These are predicable and can be
  624. /// changed to modify CPSR.
  625. multiclass T2I_bin_irs<bits<4> opcod, string opc,
  626. InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
  627. SDPatternOperator opnode, bit Commutable = 0,
  628. string wide = ""> {
  629. // shifted imm
  630. def ri : T2sTwoRegImm<
  631. (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
  632. opc, "\t$Rd, $Rn, $imm",
  633. [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
  634. Sched<[WriteALU, ReadALU]> {
  635. let Inst{31-27} = 0b11110;
  636. let Inst{25} = 0;
  637. let Inst{24-21} = opcod;
  638. let Inst{15} = 0;
  639. }
  640. // register
  641. def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
  642. opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
  643. [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
  644. Sched<[WriteALU, ReadALU, ReadALU]> {
  645. let isCommutable = Commutable;
  646. let Inst{31-27} = 0b11101;
  647. let Inst{26-25} = 0b01;
  648. let Inst{24-21} = opcod;
  649. let Inst{15} = 0b0;
  650. // In most of these instructions, and most versions of the Arm
  651. // architecture, bit 15 of this encoding is listed as (0) rather
  652. // than 0, i.e. setting it to 1 is UNPREDICTABLE or a soft-fail
  653. // rather than a hard failure. In v8.1-M, this requirement is
  654. // upgraded to a hard one for ORR, so that the encodings with 1
  655. // in this bit can be reused for other instructions (such as
  656. // CSEL). Setting Unpredictable{15} = 1 here would reintroduce
  657. // that encoding clash in the auto- generated MC decoder, so I
  658. // comment it out.
  659. let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1);
  660. let Inst{14-12} = 0b000; // imm3
  661. let Inst{7-6} = 0b00; // imm2
  662. let Inst{5-4} = 0b00; // type
  663. }
  664. // shifted register
  665. def rs : T2sTwoRegShiftedReg<
  666. (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
  667. opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
  668. [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
  669. Sched<[WriteALUsi, ReadALU]> {
  670. let Inst{31-27} = 0b11101;
  671. let Inst{26-25} = 0b01;
  672. let Inst{24-21} = opcod;
  673. let Inst{15} = 0;
  674. let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); // see above
  675. }
  676. // Assembly aliases for optional destination operand when it's the same
  677. // as the source operand.
  678. def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
  679. (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn,
  680. t2_so_imm:$imm, pred:$p,
  681. cc_out:$s)>;
  682. def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
  683. (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn,
  684. rGPR:$Rm, pred:$p,
  685. cc_out:$s)>;
  686. def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
  687. (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn,
  688. t2_so_reg:$shift, pred:$p,
  689. cc_out:$s)>;
  690. }
  691. /// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
  692. // the ".w" suffix to indicate that they are wide.
  693. multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
  694. InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
  695. SDPatternOperator opnode, bit Commutable = 0> :
  696. T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w"> {
  697. // Assembler aliases w/ the ".w" suffix.
  698. def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
  699. (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p,
  700. cc_out:$s)>;
  701. // Assembler aliases w/o the ".w" suffix.
  702. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
  703. (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
  704. cc_out:$s)>;
  705. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
  706. (!cast<Instruction>(NAME#"rs") rGPR:$Rd, rGPR:$Rn, t2_so_reg:$shift,
  707. pred:$p, cc_out:$s)>;
  708. // and with the optional destination operand, too.
  709. def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
  710. (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm,
  711. pred:$p, cc_out:$s)>;
  712. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
  713. (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
  714. cc_out:$s)>;
  715. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
  716. (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$shift,
  717. pred:$p, cc_out:$s)>;
  718. }
  719. /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
  720. /// reversed. The 'rr' form is only defined for the disassembler; for codegen
  721. /// it is equivalent to the T2I_bin_irs counterpart.
  722. multiclass T2I_rbin_irs<bits<4> opcod, string opc, SDNode opnode> {
  723. // shifted imm
  724. def ri : T2sTwoRegImm<
  725. (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
  726. opc, ".w\t$Rd, $Rn, $imm",
  727. [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]>,
  728. Sched<[WriteALU, ReadALU]> {
  729. let Inst{31-27} = 0b11110;
  730. let Inst{25} = 0;
  731. let Inst{24-21} = opcod;
  732. let Inst{15} = 0;
  733. }
  734. // register
  735. def rr : T2sThreeReg<
  736. (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
  737. opc, "\t$Rd, $Rn, $Rm",
  738. [/* For disassembly only; pattern left blank */]>,
  739. Sched<[WriteALU, ReadALU, ReadALU]> {
  740. let Inst{31-27} = 0b11101;
  741. let Inst{26-25} = 0b01;
  742. let Inst{24-21} = opcod;
  743. let Inst{14-12} = 0b000; // imm3
  744. let Inst{7-6} = 0b00; // imm2
  745. let Inst{5-4} = 0b00; // type
  746. }
  747. // shifted register
  748. def rs : T2sTwoRegShiftedReg<
  749. (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
  750. IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
  751. [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>,
  752. Sched<[WriteALUsi, ReadALU]> {
  753. let Inst{31-27} = 0b11101;
  754. let Inst{26-25} = 0b01;
  755. let Inst{24-21} = opcod;
  756. }
  757. }
  758. /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
  759. /// instruction modifies the CPSR register.
  760. ///
  761. /// These opcodes will be converted to the real non-S opcodes by
  762. /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
  763. let hasPostISelHook = 1, Defs = [CPSR] in {
  764. multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
  765. InstrItinClass iis, SDNode opnode,
  766. bit Commutable = 0> {
  767. // shifted imm
  768. def ri : t2PseudoInst<(outs rGPR:$Rd),
  769. (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
  770. 4, iii,
  771. [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
  772. t2_so_imm:$imm))]>,
  773. Sched<[WriteALU, ReadALU]>;
  774. // register
  775. def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
  776. 4, iir,
  777. [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
  778. rGPR:$Rm))]>,
  779. Sched<[WriteALU, ReadALU, ReadALU]> {
  780. let isCommutable = Commutable;
  781. }
  782. // shifted register
  783. def rs : t2PseudoInst<(outs rGPR:$Rd),
  784. (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
  785. 4, iis,
  786. [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
  787. t2_so_reg:$ShiftedRm))]>,
  788. Sched<[WriteALUsi, ReadALUsr]>;
  789. }
  790. }
  791. /// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
  792. /// operands are reversed.
  793. let hasPostISelHook = 1, Defs = [CPSR] in {
  794. multiclass T2I_rbin_s_is<SDNode opnode> {
  795. // shifted imm
  796. def ri : t2PseudoInst<(outs rGPR:$Rd),
  797. (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p),
  798. 4, IIC_iALUi,
  799. [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
  800. rGPR:$Rn))]>,
  801. Sched<[WriteALU, ReadALU]>;
  802. // shifted register
  803. def rs : t2PseudoInst<(outs rGPR:$Rd),
  804. (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
  805. 4, IIC_iALUsi,
  806. [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
  807. rGPR:$Rn))]>,
  808. Sched<[WriteALUsi, ReadALU]>;
  809. }
  810. }
  811. /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
  812. /// patterns for a binary operation that produces a value.
  813. multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, SDNode opnode,
  814. bit Commutable = 0> {
  815. // shifted imm
  816. // The register-immediate version is re-materializable. This is useful
  817. // in particular for taking the address of a local.
  818. let isReMaterializable = 1 in {
  819. def spImm : T2sTwoRegImm<
  820. (outs GPRsp:$Rd), (ins GPRsp:$Rn, t2_so_imm:$imm), IIC_iALUi,
  821. opc, ".w\t$Rd, $Rn, $imm",
  822. []>,
  823. Sched<[WriteALU, ReadALU]> {
  824. let Rn = 13;
  825. let Rd = 13;
  826. let Inst{31-27} = 0b11110;
  827. let Inst{25-24} = 0b01;
  828. let Inst{23-21} = op23_21;
  829. let Inst{15} = 0;
  830. let DecoderMethod = "DecodeT2AddSubSPImm";
  831. }
  832. def ri : T2sTwoRegImm<
  833. (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
  834. opc, ".w\t$Rd, $Rn, $imm",
  835. [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]>,
  836. Sched<[WriteALU, ReadALU]> {
  837. let Inst{31-27} = 0b11110;
  838. let Inst{25} = 0;
  839. let Inst{24} = 1;
  840. let Inst{23-21} = op23_21;
  841. let Inst{15} = 0;
  842. }
  843. }
  844. // 12-bit imm
  845. def ri12 : T2I<
  846. (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
  847. !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
  848. [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]>,
  849. Sched<[WriteALU, ReadALU]> {
  850. bits<4> Rd;
  851. bits<4> Rn;
  852. bits<12> imm;
  853. let Inst{31-27} = 0b11110;
  854. let Inst{26} = imm{11};
  855. let Inst{25-24} = 0b10;
  856. let Inst{23-21} = op23_21;
  857. let Inst{20} = 0; // The S bit.
  858. let Inst{19-16} = Rn;
  859. let Inst{15} = 0;
  860. let Inst{14-12} = imm{10-8};
  861. let Inst{11-8} = Rd;
  862. let Inst{7-0} = imm{7-0};
  863. }
  864. def spImm12 : T2I<
  865. (outs GPRsp:$Rd), (ins GPRsp:$Rn, imm0_4095:$imm), IIC_iALUi,
  866. !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
  867. []>,
  868. Sched<[WriteALU, ReadALU]> {
  869. bits<4> Rd = 13;
  870. bits<4> Rn = 13;
  871. bits<12> imm;
  872. let Inst{31-27} = 0b11110;
  873. let Inst{26} = imm{11};
  874. let Inst{25-24} = 0b10;
  875. let Inst{23-21} = op23_21;
  876. let Inst{20} = 0; // The S bit.
  877. let Inst{19-16} = Rn;
  878. let Inst{15} = 0;
  879. let Inst{14-12} = imm{10-8};
  880. let Inst{11-8} = Rd;
  881. let Inst{7-0} = imm{7-0};
  882. let DecoderMethod = "DecodeT2AddSubSPImm";
  883. }
  884. // register
  885. def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
  886. IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
  887. [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]>,
  888. Sched<[WriteALU, ReadALU, ReadALU]> {
  889. let isCommutable = Commutable;
  890. let Inst{31-27} = 0b11101;
  891. let Inst{26-25} = 0b01;
  892. let Inst{24} = 1;
  893. let Inst{23-21} = op23_21;
  894. let Inst{14-12} = 0b000; // imm3
  895. let Inst{7-6} = 0b00; // imm2
  896. let Inst{5-4} = 0b00; // type
  897. }
  898. // shifted register
  899. def rs : T2sTwoRegShiftedReg<
  900. (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
  901. IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
  902. [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]>,
  903. Sched<[WriteALUsi, ReadALU]> {
  904. let Inst{31-27} = 0b11101;
  905. let Inst{26-25} = 0b01;
  906. let Inst{24} = 1;
  907. let Inst{23-21} = op23_21;
  908. }
  909. }
  910. /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
  911. /// for a binary operation that produces a value and use the carry
  912. /// bit. It's not predicable.
  913. let Defs = [CPSR], Uses = [CPSR] in {
  914. multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode,
  915. bit Commutable = 0> {
  916. // shifted imm
  917. def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
  918. IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
  919. [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
  920. Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU]> {
  921. let Inst{31-27} = 0b11110;
  922. let Inst{25} = 0;
  923. let Inst{24-21} = opcod;
  924. let Inst{15} = 0;
  925. }
  926. // register
  927. def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
  928. opc, ".w\t$Rd, $Rn, $Rm",
  929. [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
  930. Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU, ReadALU]> {
  931. let isCommutable = Commutable;
  932. let Inst{31-27} = 0b11101;
  933. let Inst{26-25} = 0b01;
  934. let Inst{24-21} = opcod;
  935. let Inst{14-12} = 0b000; // imm3
  936. let Inst{7-6} = 0b00; // imm2
  937. let Inst{5-4} = 0b00; // type
  938. }
  939. // shifted register
  940. def rs : T2sTwoRegShiftedReg<
  941. (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
  942. IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
  943. [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
  944. Requires<[IsThumb2]>, Sched<[WriteALUsi, ReadALU]> {
  945. let Inst{31-27} = 0b11101;
  946. let Inst{26-25} = 0b01;
  947. let Inst{24-21} = opcod;
  948. }
  949. }
  950. }
  951. /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
  952. // rotate operation that produces a value.
  953. multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, SDNode opnode> {
  954. // 5-bit imm
  955. def ri : T2sTwoRegShiftImm<
  956. (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
  957. opc, ".w\t$Rd, $Rm, $imm",
  958. [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]>,
  959. Sched<[WriteALU]> {
  960. let Inst{31-27} = 0b11101;
  961. let Inst{26-21} = 0b010010;
  962. let Inst{19-16} = 0b1111; // Rn
  963. let Inst{15} = 0b0;
  964. let Inst{5-4} = opcod;
  965. }
  966. // register
  967. def rr : T2sThreeReg<
  968. (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
  969. opc, ".w\t$Rd, $Rn, $Rm",
  970. [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
  971. Sched<[WriteALU]> {
  972. let Inst{31-27} = 0b11111;
  973. let Inst{26-23} = 0b0100;
  974. let Inst{22-21} = opcod;
  975. let Inst{15-12} = 0b1111;
  976. let Inst{7-4} = 0b0000;
  977. }
  978. // Optional destination register
  979. def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
  980. (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
  981. cc_out:$s)>;
  982. def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
  983. (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
  984. cc_out:$s)>;
  985. // Assembler aliases w/o the ".w" suffix.
  986. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
  987. (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, ty:$imm, pred:$p,
  988. cc_out:$s)>;
  989. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
  990. (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
  991. cc_out:$s)>;
  992. // and with the optional destination operand, too.
  993. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
  994. (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
  995. cc_out:$s)>;
  996. def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
  997. (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
  998. cc_out:$s)>;
  999. }
  1000. /// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
  1001. /// patterns. Similar to T2I_bin_irs except the instruction does not produce
  1002. /// a explicit result, only implicitly set CPSR.
  1003. multiclass T2I_cmp_irs<bits<4> opcod, string opc, RegisterClass LHSGPR,
  1004. InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
  1005. SDPatternOperator opnode> {
  1006. let isCompare = 1, Defs = [CPSR] in {
  1007. // shifted imm
  1008. def ri : T2OneRegCmpImm<
  1009. (outs), (ins LHSGPR:$Rn, t2_so_imm:$imm), iii,
  1010. opc, ".w\t$Rn, $imm",
  1011. [(opnode LHSGPR:$Rn, t2_so_imm:$imm)]>, Sched<[WriteCMP]> {
  1012. let Inst{31-27} = 0b11110;
  1013. let Inst{25} = 0;
  1014. let Inst{24-21} = opcod;
  1015. let Inst{20} = 1; // The S bit.
  1016. let Inst{15} = 0;
  1017. let Inst{11-8} = 0b1111; // Rd
  1018. }
  1019. // register
  1020. def rr : T2TwoRegCmp<
  1021. (outs), (ins LHSGPR:$Rn, rGPR:$Rm), iir,
  1022. opc, ".w\t$Rn, $Rm",
  1023. [(opnode LHSGPR:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP]> {
  1024. let Inst{31-27} = 0b11101;
  1025. let Inst{26-25} = 0b01;
  1026. let Inst{24-21} = opcod;
  1027. let Inst{20} = 1; // The S bit.
  1028. let Inst{14-12} = 0b000; // imm3
  1029. let Inst{11-8} = 0b1111; // Rd
  1030. let Inst{7-6} = 0b00; // imm2
  1031. let Inst{5-4} = 0b00; // type
  1032. }
  1033. // shifted register
  1034. def rs : T2OneRegCmpShiftedReg<
  1035. (outs), (ins LHSGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
  1036. opc, ".w\t$Rn, $ShiftedRm",
  1037. [(opnode LHSGPR:$Rn, t2_so_reg:$ShiftedRm)]>,
  1038. Sched<[WriteCMPsi]> {
  1039. let Inst{31-27} = 0b11101;
  1040. let Inst{26-25} = 0b01;
  1041. let Inst{24-21} = opcod;
  1042. let Inst{20} = 1; // The S bit.
  1043. let Inst{11-8} = 0b1111; // Rd
  1044. }
  1045. }
  1046. // Assembler aliases w/o the ".w" suffix.
  1047. // No alias here for 'rr' version as not all instantiations of this
  1048. // multiclass want one (CMP in particular, does not).
  1049. def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
  1050. (!cast<Instruction>(NAME#"ri") LHSGPR:$Rn, t2_so_imm:$imm, pred:$p)>;
  1051. def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
  1052. (!cast<Instruction>(NAME#"rs") LHSGPR:$Rn, t2_so_reg:$shift, pred:$p)>;
  1053. }
  1054. /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
  1055. multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
  1056. InstrItinClass iii, InstrItinClass iis, RegisterClass target,
  1057. PatFrag opnode> {
  1058. def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
  1059. opc, ".w\t$Rt, $addr",
  1060. [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]>,
  1061. Sched<[WriteLd]> {
  1062. bits<4> Rt;
  1063. bits<17> addr;
  1064. let Inst{31-25} = 0b1111100;
  1065. let Inst{24} = signed;
  1066. let Inst{23} = 1;
  1067. let Inst{22-21} = opcod;
  1068. let Inst{20} = 1; // load
  1069. let Inst{19-16} = addr{16-13}; // Rn
  1070. let Inst{15-12} = Rt;
  1071. let Inst{11-0} = addr{11-0}; // imm
  1072. let DecoderMethod = "DecodeT2LoadImm12";
  1073. }
  1074. def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
  1075. opc, "\t$Rt, $addr",
  1076. [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]>,
  1077. Sched<[WriteLd]> {
  1078. bits<4> Rt;
  1079. bits<13> addr;
  1080. let Inst{31-27} = 0b11111;
  1081. let Inst{26-25} = 0b00;
  1082. let Inst{24} = signed;
  1083. let Inst{23} = 0;
  1084. let Inst{22-21} = opcod;
  1085. let Inst{20} = 1; // load
  1086. let Inst{19-16} = addr{12-9}; // Rn
  1087. let Inst{15-12} = Rt;
  1088. let Inst{11} = 1;
  1089. // Offset: index==TRUE, wback==FALSE
  1090. let Inst{10} = 1; // The P bit.
  1091. let Inst{9} = addr{8}; // U
  1092. let Inst{8} = 0; // The W bit.
  1093. let Inst{7-0} = addr{7-0}; // imm
  1094. let DecoderMethod = "DecodeT2LoadImm8";
  1095. }
  1096. def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
  1097. opc, ".w\t$Rt, $addr",
  1098. [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]>,
  1099. Sched<[WriteLd]> {
  1100. let Inst{31-27} = 0b11111;
  1101. let Inst{26-25} = 0b00;
  1102. let Inst{24} = signed;
  1103. let Inst{23} = 0;
  1104. let Inst{22-21} = opcod;
  1105. let Inst{20} = 1; // load
  1106. let Inst{11-6} = 0b000000;
  1107. bits<4> Rt;
  1108. let Inst{15-12} = Rt;
  1109. bits<10> addr;
  1110. let Inst{19-16} = addr{9-6}; // Rn
  1111. let Inst{3-0} = addr{5-2}; // Rm
  1112. let Inst{5-4} = addr{1-0}; // imm
  1113. let DecoderMethod = "DecodeT2LoadShift";
  1114. }
  1115. // pci variant is very similar to i12, but supports negative offsets
  1116. // from the PC.
  1117. def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
  1118. opc, ".w\t$Rt, $addr",
  1119. [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>,
  1120. Sched<[WriteLd]> {
  1121. let isReMaterializable = 1;
  1122. let Inst{31-27} = 0b11111;
  1123. let Inst{26-25} = 0b00;
  1124. let Inst{24} = signed;
  1125. let Inst{22-21} = opcod;
  1126. let Inst{20} = 1; // load
  1127. let Inst{19-16} = 0b1111; // Rn
  1128. bits<4> Rt;
  1129. let Inst{15-12} = Rt{3-0};
  1130. bits<13> addr;
  1131. let Inst{23} = addr{12}; // add = (U == '1')
  1132. let Inst{11-0} = addr{11-0};
  1133. let DecoderMethod = "DecodeT2LoadLabel";
  1134. }
  1135. }
  1136. /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
  1137. multiclass T2I_st<bits<2> opcod, string opc,
  1138. InstrItinClass iii, InstrItinClass iis, RegisterClass target,
  1139. PatFrag opnode> {
  1140. def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
  1141. opc, ".w\t$Rt, $addr",
  1142. [(opnode target:$Rt, t2addrmode_imm12:$addr)]>,
  1143. Sched<[WriteST]> {
  1144. let Inst{31-27} = 0b11111;
  1145. let Inst{26-23} = 0b0001;
  1146. let Inst{22-21} = opcod;
  1147. let Inst{20} = 0; // !load
  1148. bits<4> Rt;
  1149. let Inst{15-12} = Rt;
  1150. bits<17> addr;
  1151. let addr{12} = 1; // add = TRUE
  1152. let Inst{19-16} = addr{16-13}; // Rn
  1153. let Inst{23} = addr{12}; // U
  1154. let Inst{11-0} = addr{11-0}; // imm
  1155. }
  1156. def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
  1157. opc, "\t$Rt, $addr",
  1158. [(opnode target:$Rt, t2addrmode_negimm8:$addr)]>,
  1159. Sched<[WriteST]> {
  1160. let Inst{31-27} = 0b11111;
  1161. let Inst{26-23} = 0b0000;
  1162. let Inst{22-21} = opcod;
  1163. let Inst{20} = 0; // !load
  1164. let Inst{11} = 1;
  1165. // Offset: index==TRUE, wback==FALSE
  1166. let Inst{10} = 1; // The P bit.
  1167. let Inst{8} = 0; // The W bit.
  1168. bits<4> Rt;
  1169. let Inst{15-12} = Rt;
  1170. bits<13> addr;
  1171. let Inst{19-16} = addr{12-9}; // Rn
  1172. let Inst{9} = addr{8}; // U
  1173. let Inst{7-0} = addr{7-0}; // imm
  1174. }
  1175. def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
  1176. opc, ".w\t$Rt, $addr",
  1177. [(opnode target:$Rt, t2addrmode_so_reg:$addr)]>,
  1178. Sched<[WriteST]> {
  1179. let Inst{31-27} = 0b11111;
  1180. let Inst{26-23} = 0b0000;
  1181. let Inst{22-21} = opcod;
  1182. let Inst{20} = 0; // !load
  1183. let Inst{11-6} = 0b000000;
  1184. bits<4> Rt;
  1185. let Inst{15-12} = Rt;
  1186. bits<10> addr;
  1187. let Inst{19-16} = addr{9-6}; // Rn
  1188. let Inst{3-0} = addr{5-2}; // Rm
  1189. let Inst{5-4} = addr{1-0}; // imm
  1190. }
  1191. }
  1192. /// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
  1193. /// register and one whose operand is a register rotated by 8/16/24.
  1194. class T2I_ext_rrot_base<bits<3> opcod, dag iops, dag oops,
  1195. string opc, string oprs,
  1196. list<dag> pattern>
  1197. : T2TwoReg<iops, oops, IIC_iEXTr, opc, oprs, pattern> {
  1198. bits<2> rot;
  1199. let Inst{31-27} = 0b11111;
  1200. let Inst{26-23} = 0b0100;
  1201. let Inst{22-20} = opcod;
  1202. let Inst{19-16} = 0b1111; // Rn
  1203. let Inst{15-12} = 0b1111;
  1204. let Inst{7} = 1;
  1205. let Inst{5-4} = rot; // rotate
  1206. }
  1207. class T2I_ext_rrot<bits<3> opcod, string opc>
  1208. : T2I_ext_rrot_base<opcod,
  1209. (outs rGPR:$Rd),
  1210. (ins rGPR:$Rm, rot_imm:$rot),
  1211. opc, ".w\t$Rd, $Rm$rot", []>,
  1212. Requires<[IsThumb2]>,
  1213. Sched<[WriteALU, ReadALU]>;
  1214. // UXTB16, SXTB16 - Requires HasDSP, does not need the .w qualifier.
  1215. class T2I_ext_rrot_xtb16<bits<3> opcod, string opc>
  1216. : T2I_ext_rrot_base<opcod,
  1217. (outs rGPR:$Rd),
  1218. (ins rGPR:$Rm, rot_imm:$rot),
  1219. opc, "\t$Rd, $Rm$rot", []>,
  1220. Requires<[HasDSP, IsThumb2]>,
  1221. Sched<[WriteALU, ReadALU]>;
  1222. /// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
  1223. /// register and one whose operand is a register rotated by 8/16/24.
  1224. class T2I_exta_rrot<bits<3> opcod, string opc>
  1225. : T2ThreeReg<(outs rGPR:$Rd),
  1226. (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
  1227. IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
  1228. Requires<[HasDSP, IsThumb2]>,
  1229. Sched<[WriteALU, ReadALU]> {
  1230. bits<2> rot;
  1231. let Inst{31-27} = 0b11111;
  1232. let Inst{26-23} = 0b0100;
  1233. let Inst{22-20} = opcod;
  1234. let Inst{15-12} = 0b1111;
  1235. let Inst{7} = 1;
  1236. let Inst{5-4} = rot;
  1237. }
  1238. //===----------------------------------------------------------------------===//
  1239. // Instructions
  1240. //===----------------------------------------------------------------------===//
  1241. //===----------------------------------------------------------------------===//
  1242. // Miscellaneous Instructions.
  1243. //
  1244. class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
  1245. string asm, list<dag> pattern>
  1246. : T2XI<oops, iops, itin, asm, pattern> {
  1247. bits<4> Rd;
  1248. bits<12> label;
  1249. let Inst{11-8} = Rd;
  1250. let Inst{26} = label{11};
  1251. let Inst{14-12} = label{10-8};
  1252. let Inst{7-0} = label{7-0};
  1253. }
  1254. // LEApcrel - Load a pc-relative address into a register without offending the
  1255. // assembler.
  1256. def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
  1257. (ins t2adrlabel:$addr, pred:$p),
  1258. IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []>,
  1259. Sched<[WriteALU, ReadALU]> {
  1260. let Inst{31-27} = 0b11110;
  1261. let Inst{25-24} = 0b10;
  1262. // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
  1263. let Inst{22} = 0;
  1264. let Inst{20} = 0;
  1265. let Inst{19-16} = 0b1111; // Rn
  1266. let Inst{15} = 0;
  1267. bits<4> Rd;
  1268. bits<13> addr;
  1269. let Inst{11-8} = Rd;
  1270. let Inst{23} = addr{12};
  1271. let Inst{21} = addr{12};
  1272. let Inst{26} = addr{11};
  1273. let Inst{14-12} = addr{10-8};
  1274. let Inst{7-0} = addr{7-0};
  1275. let DecoderMethod = "DecodeT2Adr";
  1276. }
  1277. let hasSideEffects = 0, isReMaterializable = 1 in
  1278. def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
  1279. 4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>;
  1280. let hasSideEffects = 1 in
  1281. def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
  1282. (ins i32imm:$label, pred:$p),
  1283. 4, IIC_iALUi,
  1284. []>, Sched<[WriteALU, ReadALU]>;
  1285. //===----------------------------------------------------------------------===//
  1286. // Load / store Instructions.
  1287. //
  1288. // Load
  1289. let canFoldAsLoad = 1, isReMaterializable = 1 in
  1290. defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, load>;
  1291. // Loads with zero extension
  1292. defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
  1293. GPRnopc, zextloadi16>;
  1294. defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
  1295. GPRnopc, zextloadi8>;
  1296. // Loads with sign extension
  1297. defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
  1298. GPRnopc, sextloadi16>;
  1299. defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
  1300. GPRnopc, sextloadi8>;
  1301. let mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in {
  1302. // Load doubleword
  1303. def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
  1304. (ins t2addrmode_imm8s4:$addr),
  1305. IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "",
  1306. [(set rGPR:$Rt, rGPR:$Rt2, (ARMldrd t2addrmode_imm8s4:$addr))]>,
  1307. Sched<[WriteLd]>;
  1308. } // mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1
  1309. // zextload i1 -> zextload i8
  1310. def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
  1311. (t2LDRBi12 t2addrmode_imm12:$addr)>;
  1312. def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
  1313. (t2LDRBi8 t2addrmode_negimm8:$addr)>;
  1314. def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
  1315. (t2LDRBs t2addrmode_so_reg:$addr)>;
  1316. def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
  1317. (t2LDRBpci tconstpool:$addr)>;
  1318. // extload -> zextload
  1319. // FIXME: Reduce the number of patterns by legalizing extload to zextload
  1320. // earlier?
  1321. def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
  1322. (t2LDRBi12 t2addrmode_imm12:$addr)>;
  1323. def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
  1324. (t2LDRBi8 t2addrmode_negimm8:$addr)>;
  1325. def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
  1326. (t2LDRBs t2addrmode_so_reg:$addr)>;
  1327. def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
  1328. (t2LDRBpci tconstpool:$addr)>;
  1329. def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
  1330. (t2LDRBi12 t2addrmode_imm12:$addr)>;
  1331. def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
  1332. (t2LDRBi8 t2addrmode_negimm8:$addr)>;
  1333. def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
  1334. (t2LDRBs t2addrmode_so_reg:$addr)>;
  1335. def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
  1336. (t2LDRBpci tconstpool:$addr)>;
  1337. def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
  1338. (t2LDRHi12 t2addrmode_imm12:$addr)>;
  1339. def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
  1340. (t2LDRHi8 t2addrmode_negimm8:$addr)>;
  1341. def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
  1342. (t2LDRHs t2addrmode_so_reg:$addr)>;
  1343. def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
  1344. (t2LDRHpci tconstpool:$addr)>;
  1345. // FIXME: The destination register of the loads and stores can't be PC, but
  1346. // can be SP. We need another regclass (similar to rGPR) to represent
  1347. // that. Not a pressing issue since these are selected manually,
  1348. // not via pattern.
  1349. // Indexed loads
  1350. let mayLoad = 1, hasSideEffects = 0 in {
  1351. def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
  1352. (ins t2addrmode_imm8_pre:$addr),
  1353. AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
  1354. "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
  1355. Sched<[WriteLd]>;
  1356. def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
  1357. (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
  1358. AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
  1359. "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
  1360. Sched<[WriteLd]>;
  1361. def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
  1362. (ins t2addrmode_imm8_pre:$addr),
  1363. AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
  1364. "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
  1365. Sched<[WriteLd]>;
  1366. def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
  1367. (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
  1368. AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
  1369. "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
  1370. Sched<[WriteLd]>;
  1371. def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
  1372. (ins t2addrmode_imm8_pre:$addr),
  1373. AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
  1374. "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
  1375. Sched<[WriteLd]>;
  1376. def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
  1377. (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
  1378. AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
  1379. "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
  1380. Sched<[WriteLd]>;
  1381. def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
  1382. (ins t2addrmode_imm8_pre:$addr),
  1383. AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
  1384. "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
  1385. []>, Sched<[WriteLd]>;
  1386. def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
  1387. (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
  1388. AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
  1389. "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
  1390. Sched<[WriteLd]>;
  1391. def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
  1392. (ins t2addrmode_imm8_pre:$addr),
  1393. AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
  1394. "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
  1395. []>, Sched<[WriteLd]>;
  1396. def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
  1397. (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
  1398. AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
  1399. "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
  1400. Sched<[WriteLd]>;
  1401. } // mayLoad = 1, hasSideEffects = 0
  1402. // LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
  1403. // Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
  1404. class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
  1405. : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
  1406. "\t$Rt, $addr", []>, Sched<[WriteLd]> {
  1407. bits<4> Rt;
  1408. bits<13> addr;
  1409. let Inst{31-27} = 0b11111;
  1410. let Inst{26-25} = 0b00;
  1411. let Inst{24} = signed;
  1412. let Inst{23} = 0;
  1413. let Inst{22-21} = type;
  1414. let Inst{20} = 1; // load
  1415. let Inst{19-16} = addr{12-9};
  1416. let Inst{15-12} = Rt;
  1417. let Inst{11} = 1;
  1418. let Inst{10-8} = 0b110; // PUW.
  1419. let Inst{7-0} = addr{7-0};
  1420. let DecoderMethod = "DecodeT2LoadT";
  1421. }
  1422. def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
  1423. def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
  1424. def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
  1425. def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
  1426. def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
  1427. class T2Ildacq<bits<4> bits23_20, bits<2> bit54, dag oops, dag iops,
  1428. string opc, string asm, list<dag> pattern>
  1429. : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary,
  1430. opc, asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> {
  1431. bits<4> Rt;
  1432. bits<4> addr;
  1433. let Inst{31-27} = 0b11101;
  1434. let Inst{26-24} = 0b000;
  1435. let Inst{23-20} = bits23_20;
  1436. let Inst{11-6} = 0b111110;
  1437. let Inst{5-4} = bit54;
  1438. let Inst{3-0} = 0b1111;
  1439. // Encode instruction operands
  1440. let Inst{19-16} = addr;
  1441. let Inst{15-12} = Rt;
  1442. }
  1443. def t2LDA : T2Ildacq<0b1101, 0b10, (outs rGPR:$Rt),
  1444. (ins addr_offset_none:$addr), "lda", "\t$Rt, $addr", []>,
  1445. Sched<[WriteLd]>;
  1446. def t2LDAB : T2Ildacq<0b1101, 0b00, (outs rGPR:$Rt),
  1447. (ins addr_offset_none:$addr), "ldab", "\t$Rt, $addr", []>,
  1448. Sched<[WriteLd]>;
  1449. def t2LDAH : T2Ildacq<0b1101, 0b01, (outs rGPR:$Rt),
  1450. (ins addr_offset_none:$addr), "ldah", "\t$Rt, $addr", []>,
  1451. Sched<[WriteLd]>;
  1452. // Store
  1453. defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, store>;
  1454. defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
  1455. rGPR, truncstorei8>;
  1456. defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
  1457. rGPR, truncstorei16>;
  1458. // Store doubleword
  1459. let mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in
  1460. def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
  1461. (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
  1462. IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "",
  1463. [(ARMstrd rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr)]>,
  1464. Sched<[WriteST]>;
  1465. // Indexed stores
  1466. let mayStore = 1, hasSideEffects = 0 in {
  1467. def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
  1468. (ins GPRnopc:$Rt, t2addrmode_imm8_pre:$addr),
  1469. AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
  1470. "str", "\t$Rt, $addr!",
  1471. "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
  1472. Sched<[WriteST]>;
  1473. def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
  1474. (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
  1475. AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
  1476. "strh", "\t$Rt, $addr!",
  1477. "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
  1478. Sched<[WriteST]>;
  1479. def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
  1480. (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
  1481. AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
  1482. "strb", "\t$Rt, $addr!",
  1483. "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
  1484. Sched<[WriteST]>;
  1485. } // mayStore = 1, hasSideEffects = 0
  1486. def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
  1487. (ins GPRnopc:$Rt, addr_offset_none:$Rn,
  1488. t2am_imm8_offset:$offset),
  1489. AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
  1490. "str", "\t$Rt, $Rn$offset",
  1491. "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
  1492. [(set GPRnopc:$Rn_wb,
  1493. (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
  1494. t2am_imm8_offset:$offset))]>,
  1495. Sched<[WriteST]>;
  1496. def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
  1497. (ins rGPR:$Rt, addr_offset_none:$Rn,
  1498. t2am_imm8_offset:$offset),
  1499. AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
  1500. "strh", "\t$Rt, $Rn$offset",
  1501. "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
  1502. [(set GPRnopc:$Rn_wb,
  1503. (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
  1504. t2am_imm8_offset:$offset))]>,
  1505. Sched<[WriteST]>;
  1506. def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
  1507. (ins rGPR:$Rt, addr_offset_none:$Rn,
  1508. t2am_imm8_offset:$offset),
  1509. AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
  1510. "strb", "\t$Rt, $Rn$offset",
  1511. "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
  1512. [(set GPRnopc:$Rn_wb,
  1513. (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
  1514. t2am_imm8_offset:$offset))]>,
  1515. Sched<[WriteST]>;
  1516. // Pseudo-instructions for pattern matching the pre-indexed stores. We can't
  1517. // put the patterns on the instruction definitions directly as ISel wants
  1518. // the address base and offset to be separate operands, not a single
  1519. // complex operand like we represent the instructions themselves. The
  1520. // pseudos map between the two.
  1521. let usesCustomInserter = 1,
  1522. Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
  1523. def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
  1524. (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
  1525. 4, IIC_iStore_ru,
  1526. [(set GPRnopc:$Rn_wb,
  1527. (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
  1528. Sched<[WriteST]>;
  1529. def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
  1530. (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
  1531. 4, IIC_iStore_ru,
  1532. [(set GPRnopc:$Rn_wb,
  1533. (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
  1534. Sched<[WriteST]>;
  1535. def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
  1536. (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
  1537. 4, IIC_iStore_ru,
  1538. [(set GPRnopc:$Rn_wb,
  1539. (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
  1540. Sched<[WriteST]>;
  1541. }
  1542. // STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
  1543. // only.
  1544. // Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
  1545. class T2IstT<bits<2> type, string opc, InstrItinClass ii>
  1546. : T2Ii8<(outs), (ins rGPR:$Rt, t2addrmode_imm8:$addr), ii, opc,
  1547. "\t$Rt, $addr", []>, Sched<[WriteST]> {
  1548. let Inst{31-27} = 0b11111;
  1549. let Inst{26-25} = 0b00;
  1550. let Inst{24} = 0; // not signed
  1551. let Inst{23} = 0;
  1552. let Inst{22-21} = type;
  1553. let Inst{20} = 0; // store
  1554. let Inst{11} = 1;
  1555. let Inst{10-8} = 0b110; // PUW
  1556. bits<4> Rt;
  1557. bits<13> addr;
  1558. let Inst{15-12} = Rt;
  1559. let Inst{19-16} = addr{12-9};
  1560. let Inst{7-0} = addr{7-0};
  1561. }
  1562. def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
  1563. def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
  1564. def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
  1565. // ldrd / strd pre / post variants
  1566. let mayLoad = 1, hasSideEffects = 0 in
  1567. def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
  1568. (ins t2addrmode_imm8s4_pre:$addr), IIC_iLoad_d_ru,
  1569. "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []>,
  1570. Sched<[WriteLd]> {
  1571. let DecoderMethod = "DecodeT2LDRDPreInstruction";
  1572. }
  1573. let mayLoad = 1, hasSideEffects = 0 in
  1574. def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
  1575. (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
  1576. IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
  1577. "$addr.base = $wb", []>, Sched<[WriteLd]>;
  1578. let mayStore = 1, hasSideEffects = 0 in
  1579. def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
  1580. (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4_pre:$addr),
  1581. IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
  1582. "$addr.base = $wb", []>, Sched<[WriteST]> {
  1583. let DecoderMethod = "DecodeT2STRDPreInstruction";
  1584. }
  1585. let mayStore = 1, hasSideEffects = 0 in
  1586. def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
  1587. (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
  1588. t2am_imm8s4_offset:$imm),
  1589. IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
  1590. "$addr.base = $wb", []>, Sched<[WriteST]>;
  1591. class T2Istrrel<bits<2> bit54, dag oops, dag iops,
  1592. string opc, string asm, list<dag> pattern>
  1593. : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, opc,
  1594. asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]>,
  1595. Sched<[WriteST]> {
  1596. bits<4> Rt;
  1597. bits<4> addr;
  1598. let Inst{31-27} = 0b11101;
  1599. let Inst{26-20} = 0b0001100;
  1600. let Inst{11-6} = 0b111110;
  1601. let Inst{5-4} = bit54;
  1602. let Inst{3-0} = 0b1111;
  1603. // Encode instruction operands
  1604. let Inst{19-16} = addr;
  1605. let Inst{15-12} = Rt;
  1606. }
  1607. def t2STL : T2Istrrel<0b10, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
  1608. "stl", "\t$Rt, $addr", []>;
  1609. def t2STLB : T2Istrrel<0b00, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
  1610. "stlb", "\t$Rt, $addr", []>;
  1611. def t2STLH : T2Istrrel<0b01, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
  1612. "stlh", "\t$Rt, $addr", []>;
  1613. // T2Ipl (Preload Data/Instruction) signals the memory system of possible future
  1614. // data/instruction access.
  1615. // instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
  1616. // (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
  1617. multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
  1618. def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
  1619. "\t$addr",
  1620. [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]>,
  1621. Sched<[WritePreLd]> {
  1622. let Inst{31-25} = 0b1111100;
  1623. let Inst{24} = instr;
  1624. let Inst{23} = 1;
  1625. let Inst{22} = 0;
  1626. let Inst{21} = write;
  1627. let Inst{20} = 1;
  1628. let Inst{15-12} = 0b1111;
  1629. bits<17> addr;
  1630. let Inst{19-16} = addr{16-13}; // Rn
  1631. let Inst{11-0} = addr{11-0}; // imm12
  1632. let DecoderMethod = "DecodeT2LoadImm12";
  1633. }
  1634. def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
  1635. "\t$addr",
  1636. [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]>,
  1637. Sched<[WritePreLd]> {
  1638. let Inst{31-25} = 0b1111100;
  1639. let Inst{24} = instr;
  1640. let Inst{23} = 0; // U = 0
  1641. let Inst{22} = 0;
  1642. let Inst{21} = write;
  1643. let Inst{20} = 1;
  1644. let Inst{15-12} = 0b1111;
  1645. let Inst{11-8} = 0b1100;
  1646. bits<13> addr;
  1647. let Inst{19-16} = addr{12-9}; // Rn
  1648. let Inst{7-0} = addr{7-0}; // imm8
  1649. let DecoderMethod = "DecodeT2LoadImm8";
  1650. }
  1651. def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
  1652. "\t$addr",
  1653. [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]>,
  1654. Sched<[WritePreLd]> {
  1655. let Inst{31-25} = 0b1111100;
  1656. let Inst{24} = instr;
  1657. let Inst{23} = 0; // add = TRUE for T1
  1658. let Inst{22} = 0;
  1659. let Inst{21} = write;
  1660. let Inst{20} = 1;
  1661. let Inst{15-12} = 0b1111;
  1662. let Inst{11-6} = 0b000000;
  1663. bits<10> addr;
  1664. let Inst{19-16} = addr{9-6}; // Rn
  1665. let Inst{3-0} = addr{5-2}; // Rm
  1666. let Inst{5-4} = addr{1-0}; // imm2
  1667. let DecoderMethod = "DecodeT2LoadShift";
  1668. }
  1669. }
  1670. defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
  1671. defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
  1672. defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
  1673. // PLD/PLDW/PLI aliases w/ the optional .w suffix
  1674. def : t2InstAlias<"pld${p}.w\t$addr",
  1675. (t2PLDi12 t2addrmode_imm12:$addr, pred:$p)>;
  1676. def : t2InstAlias<"pld${p}.w\t$addr",
  1677. (t2PLDi8 t2addrmode_negimm8:$addr, pred:$p)>;
  1678. def : t2InstAlias<"pld${p}.w\t$addr",
  1679. (t2PLDs t2addrmode_so_reg:$addr, pred:$p)>;
  1680. def : InstAlias<"pldw${p}.w\t$addr",
  1681. (t2PLDWi12 t2addrmode_imm12:$addr, pred:$p), 0>,
  1682. Requires<[IsThumb2,HasV7,HasMP]>;
  1683. def : InstAlias<"pldw${p}.w\t$addr",
  1684. (t2PLDWi8 t2addrmode_negimm8:$addr, pred:$p), 0>,
  1685. Requires<[IsThumb2,HasV7,HasMP]>;
  1686. def : InstAlias<"pldw${p}.w\t$addr",
  1687. (t2PLDWs t2addrmode_so_reg:$addr, pred:$p), 0>,
  1688. Requires<[IsThumb2,HasV7,HasMP]>;
  1689. def : InstAlias<"pli${p}.w\t$addr",
  1690. (t2PLIi12 t2addrmode_imm12:$addr, pred:$p), 0>,
  1691. Requires<[IsThumb2,HasV7]>;
  1692. def : InstAlias<"pli${p}.w\t$addr",
  1693. (t2PLIi8 t2addrmode_negimm8:$addr, pred:$p), 0>,
  1694. Requires<[IsThumb2,HasV7]>;
  1695. def : InstAlias<"pli${p}.w\t$addr",
  1696. (t2PLIs t2addrmode_so_reg:$addr, pred:$p), 0>,
  1697. Requires<[IsThumb2,HasV7]>;
  1698. // pci variant is very similar to i12, but supports negative offsets
  1699. // from the PC. Only PLD and PLI have pci variants (not PLDW)
  1700. class T2Iplpci<bits<1> inst, string opc> : T2Iso<(outs), (ins t2ldrlabel:$addr),
  1701. IIC_Preload, opc, "\t$addr",
  1702. [(ARMPreload (ARMWrapper tconstpool:$addr),
  1703. (i32 0), (i32 inst))]>, Sched<[WritePreLd]> {
  1704. let Inst{31-25} = 0b1111100;
  1705. let Inst{24} = inst;
  1706. let Inst{22-20} = 0b001;
  1707. let Inst{19-16} = 0b1111;
  1708. let Inst{15-12} = 0b1111;
  1709. bits<13> addr;
  1710. let Inst{23} = addr{12}; // add = (U == '1')
  1711. let Inst{11-0} = addr{11-0}; // imm12
  1712. let DecoderMethod = "DecodeT2LoadLabel";
  1713. }
  1714. def t2PLDpci : T2Iplpci<0, "pld">, Requires<[IsThumb2]>;
  1715. def t2PLIpci : T2Iplpci<1, "pli">, Requires<[IsThumb2,HasV7]>;
  1716. def : t2InstAlias<"pld${p}.w $addr",
  1717. (t2PLDpci t2ldrlabel:$addr, pred:$p)>;
  1718. def : InstAlias<"pli${p}.w $addr",
  1719. (t2PLIpci t2ldrlabel:$addr, pred:$p), 0>,
  1720. Requires<[IsThumb2,HasV7]>;
  1721. // PLD/PLI with alternate literal form.
  1722. def : t2InstAlias<"pld${p} $addr",
  1723. (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>;
  1724. def : InstAlias<"pli${p} $addr",
  1725. (t2PLIpci t2ldr_pcrel_imm12:$addr, pred:$p), 0>,
  1726. Requires<[IsThumb2,HasV7]>;
  1727. def : t2InstAlias<"pld${p}.w $addr",
  1728. (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>;
  1729. def : InstAlias<"pli${p}.w $addr",
  1730. (t2PLIpci t2ldr_pcrel_imm12:$addr, pred:$p), 0>,
  1731. Requires<[IsThumb2,HasV7]>;
  1732. //===----------------------------------------------------------------------===//
  1733. // Load / store multiple Instructions.
  1734. //
  1735. multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
  1736. InstrItinClass itin_upd, bit L_bit> {
  1737. def IA :
  1738. T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1739. itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
  1740. bits<4> Rn;
  1741. bits<16> regs;
  1742. let Inst{31-27} = 0b11101;
  1743. let Inst{26-25} = 0b00;
  1744. let Inst{24-23} = 0b01; // Increment After
  1745. let Inst{22} = 0;
  1746. let Inst{21} = 0; // No writeback
  1747. let Inst{20} = L_bit;
  1748. let Inst{19-16} = Rn;
  1749. let Inst{15-0} = regs;
  1750. }
  1751. def IA_UPD :
  1752. T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1753. itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
  1754. bits<4> Rn;
  1755. bits<16> regs;
  1756. let Inst{31-27} = 0b11101;
  1757. let Inst{26-25} = 0b00;
  1758. let Inst{24-23} = 0b01; // Increment After
  1759. let Inst{22} = 0;
  1760. let Inst{21} = 1; // Writeback
  1761. let Inst{20} = L_bit;
  1762. let Inst{19-16} = Rn;
  1763. let Inst{15-0} = regs;
  1764. }
  1765. def DB :
  1766. T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1767. itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
  1768. bits<4> Rn;
  1769. bits<16> regs;
  1770. let Inst{31-27} = 0b11101;
  1771. let Inst{26-25} = 0b00;
  1772. let Inst{24-23} = 0b10; // Decrement Before
  1773. let Inst{22} = 0;
  1774. let Inst{21} = 0; // No writeback
  1775. let Inst{20} = L_bit;
  1776. let Inst{19-16} = Rn;
  1777. let Inst{15-0} = regs;
  1778. }
  1779. def DB_UPD :
  1780. T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1781. itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
  1782. bits<4> Rn;
  1783. bits<16> regs;
  1784. let Inst{31-27} = 0b11101;
  1785. let Inst{26-25} = 0b00;
  1786. let Inst{24-23} = 0b10; // Decrement Before
  1787. let Inst{22} = 0;
  1788. let Inst{21} = 1; // Writeback
  1789. let Inst{20} = L_bit;
  1790. let Inst{19-16} = Rn;
  1791. let Inst{15-0} = regs;
  1792. }
  1793. }
  1794. let hasSideEffects = 0 in {
  1795. let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in
  1796. defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
  1797. multiclass thumb2_st_mult<string asm, InstrItinClass itin,
  1798. InstrItinClass itin_upd, bit L_bit> {
  1799. def IA :
  1800. T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1801. itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
  1802. bits<4> Rn;
  1803. bits<16> regs;
  1804. let Inst{31-27} = 0b11101;
  1805. let Inst{26-25} = 0b00;
  1806. let Inst{24-23} = 0b01; // Increment After
  1807. let Inst{22} = 0;
  1808. let Inst{21} = 0; // No writeback
  1809. let Inst{20} = L_bit;
  1810. let Inst{19-16} = Rn;
  1811. let Inst{15} = 0;
  1812. let Inst{14} = regs{14};
  1813. let Inst{13} = 0;
  1814. let Inst{12-0} = regs{12-0};
  1815. }
  1816. def IA_UPD :
  1817. T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1818. itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
  1819. bits<4> Rn;
  1820. bits<16> regs;
  1821. let Inst{31-27} = 0b11101;
  1822. let Inst{26-25} = 0b00;
  1823. let Inst{24-23} = 0b01; // Increment After
  1824. let Inst{22} = 0;
  1825. let Inst{21} = 1; // Writeback
  1826. let Inst{20} = L_bit;
  1827. let Inst{19-16} = Rn;
  1828. let Inst{15} = 0;
  1829. let Inst{14} = regs{14};
  1830. let Inst{13} = 0;
  1831. let Inst{12-0} = regs{12-0};
  1832. }
  1833. def DB :
  1834. T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1835. itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
  1836. bits<4> Rn;
  1837. bits<16> regs;
  1838. let Inst{31-27} = 0b11101;
  1839. let Inst{26-25} = 0b00;
  1840. let Inst{24-23} = 0b10; // Decrement Before
  1841. let Inst{22} = 0;
  1842. let Inst{21} = 0; // No writeback
  1843. let Inst{20} = L_bit;
  1844. let Inst{19-16} = Rn;
  1845. let Inst{15} = 0;
  1846. let Inst{14} = regs{14};
  1847. let Inst{13} = 0;
  1848. let Inst{12-0} = regs{12-0};
  1849. }
  1850. def DB_UPD :
  1851. T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
  1852. itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
  1853. bits<4> Rn;
  1854. bits<16> regs;
  1855. let Inst{31-27} = 0b11101;
  1856. let Inst{26-25} = 0b00;
  1857. let Inst{24-23} = 0b10; // Decrement Before
  1858. let Inst{22} = 0;
  1859. let Inst{21} = 1; // Writeback
  1860. let Inst{20} = L_bit;
  1861. let Inst{19-16} = Rn;
  1862. let Inst{15} = 0;
  1863. let Inst{14} = regs{14};
  1864. let Inst{13} = 0;
  1865. let Inst{12-0} = regs{12-0};
  1866. }
  1867. }
  1868. let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
  1869. defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
  1870. } // hasSideEffects
  1871. //===----------------------------------------------------------------------===//
  1872. // Move Instructions.
  1873. //
  1874. let hasSideEffects = 0 in
  1875. def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rm), IIC_iMOVr,
  1876. "mov", ".w\t$Rd, $Rm", []>, Sched<[WriteALU]> {
  1877. let Inst{31-27} = 0b11101;
  1878. let Inst{26-25} = 0b01;
  1879. let Inst{24-21} = 0b0010;
  1880. let Inst{19-16} = 0b1111; // Rn
  1881. let Inst{15} = 0b0;
  1882. let Inst{14-12} = 0b000;
  1883. let Inst{7-4} = 0b0000;
  1884. }
  1885. def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
  1886. pred:$p, zero_reg)>;
  1887. def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
  1888. pred:$p, CPSR)>;
  1889. def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
  1890. pred:$p, CPSR)>;
  1891. // AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
  1892. let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
  1893. AddedComplexity = 1 in
  1894. def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
  1895. "mov", ".w\t$Rd, $imm",
  1896. [(set rGPR:$Rd, t2_so_imm:$imm)]>, Sched<[WriteALU]> {
  1897. let Inst{31-27} = 0b11110;
  1898. let Inst{25} = 0;
  1899. let Inst{24-21} = 0b0010;
  1900. let Inst{19-16} = 0b1111; // Rn
  1901. let Inst{15} = 0;
  1902. }
  1903. // cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
  1904. // Use aliases to get that to play nice here.
  1905. def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
  1906. pred:$p, CPSR)>;
  1907. def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
  1908. pred:$p, CPSR)>;
  1909. def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
  1910. pred:$p, zero_reg)>;
  1911. def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
  1912. pred:$p, zero_reg)>;
  1913. let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
  1914. def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
  1915. "movw", "\t$Rd, $imm",
  1916. [(set rGPR:$Rd, imm0_65535:$imm)]>, Sched<[WriteALU]>,
  1917. Requires<[IsThumb, HasV8MBaseline]> {
  1918. let Inst{31-27} = 0b11110;
  1919. let Inst{25} = 1;
  1920. let Inst{24-21} = 0b0010;
  1921. let Inst{20} = 0; // The S bit.
  1922. let Inst{15} = 0;
  1923. bits<4> Rd;
  1924. bits<16> imm;
  1925. let Inst{11-8} = Rd;
  1926. let Inst{19-16} = imm{15-12};
  1927. let Inst{26} = imm{11};
  1928. let Inst{14-12} = imm{10-8};
  1929. let Inst{7-0} = imm{7-0};
  1930. let DecoderMethod = "DecodeT2MOVTWInstruction";
  1931. }
  1932. def : InstAlias<"mov${p} $Rd, $imm",
  1933. (t2MOVi16 rGPR:$Rd, imm256_65535_expr:$imm, pred:$p), 0>,
  1934. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteALU]>;
  1935. def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
  1936. (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
  1937. Sched<[WriteALU]>;
  1938. let Constraints = "$src = $Rd" in {
  1939. def t2MOVTi16 : T2I<(outs rGPR:$Rd),
  1940. (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
  1941. "movt", "\t$Rd, $imm",
  1942. [(set rGPR:$Rd,
  1943. (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]>,
  1944. Sched<[WriteALU]>,
  1945. Requires<[IsThumb, HasV8MBaseline]> {
  1946. let Inst{31-27} = 0b11110;
  1947. let Inst{25} = 1;
  1948. let Inst{24-21} = 0b0110;
  1949. let Inst{20} = 0; // The S bit.
  1950. let Inst{15} = 0;
  1951. bits<4> Rd;
  1952. bits<16> imm;
  1953. let Inst{11-8} = Rd;
  1954. let Inst{19-16} = imm{15-12};
  1955. let Inst{26} = imm{11};
  1956. let Inst{14-12} = imm{10-8};
  1957. let Inst{7-0} = imm{7-0};
  1958. let DecoderMethod = "DecodeT2MOVTWInstruction";
  1959. }
  1960. def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
  1961. (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
  1962. Sched<[WriteALU]>, Requires<[IsThumb, HasV8MBaseline]>;
  1963. } // Constraints
  1964. def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
  1965. //===----------------------------------------------------------------------===//
  1966. // Extend Instructions.
  1967. //
  1968. // Sign extenders
  1969. def t2SXTB : T2I_ext_rrot<0b100, "sxtb">;
  1970. def t2SXTH : T2I_ext_rrot<0b000, "sxth">;
  1971. def t2SXTB16 : T2I_ext_rrot_xtb16<0b010, "sxtb16">;
  1972. def t2SXTAB : T2I_exta_rrot<0b100, "sxtab">;
  1973. def t2SXTAH : T2I_exta_rrot<0b000, "sxtah">;
  1974. def t2SXTAB16 : T2I_exta_rrot<0b010, "sxtab16">;
  1975. def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i8),
  1976. (t2SXTB rGPR:$Rn, rot_imm:$rot)>;
  1977. def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i16),
  1978. (t2SXTH rGPR:$Rn, rot_imm:$rot)>;
  1979. def : Thumb2DSPPat<(add rGPR:$Rn,
  1980. (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i8)),
  1981. (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  1982. def : Thumb2DSPPat<(add rGPR:$Rn,
  1983. (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i16)),
  1984. (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  1985. def : Thumb2DSPPat<(int_arm_sxtb16 rGPR:$Rn),
  1986. (t2SXTB16 rGPR:$Rn, 0)>;
  1987. def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, rGPR:$Rm),
  1988. (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>;
  1989. def : Thumb2DSPPat<(int_arm_sxtb16 (rotr rGPR:$Rn, rot_imm:$rot)),
  1990. (t2SXTB16 rGPR:$Rn, rot_imm:$rot)>;
  1991. def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)),
  1992. (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  1993. // A simple right-shift can also be used in most cases (the exception is the
  1994. // SXTH operations with a rotate of 24: there the non-contiguous bits are
  1995. // relevant).
  1996. def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
  1997. (srl rGPR:$Rm, rot_imm:$rot), i8)),
  1998. (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  1999. def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
  2000. (srl rGPR:$Rm, imm8_or_16:$rot), i16)),
  2001. (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2002. def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
  2003. (rotr rGPR:$Rm, (i32 24)), i16)),
  2004. (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>;
  2005. def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
  2006. (or (srl rGPR:$Rm, (i32 24)),
  2007. (shl rGPR:$Rm, (i32 8))), i16)),
  2008. (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>;
  2009. // Zero extenders
  2010. let AddedComplexity = 16 in {
  2011. def t2UXTB : T2I_ext_rrot<0b101, "uxtb">;
  2012. def t2UXTH : T2I_ext_rrot<0b001, "uxth">;
  2013. def t2UXTB16 : T2I_ext_rrot_xtb16<0b011, "uxtb16">;
  2014. def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x000000FF),
  2015. (t2UXTB rGPR:$Rm, rot_imm:$rot)>;
  2016. def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x0000FFFF),
  2017. (t2UXTH rGPR:$Rm, rot_imm:$rot)>;
  2018. def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x00FF00FF),
  2019. (t2UXTB16 rGPR:$Rm, rot_imm:$rot)>;
  2020. def : Thumb2DSPPat<(int_arm_uxtb16 rGPR:$Rm),
  2021. (t2UXTB16 rGPR:$Rm, 0)>;
  2022. def : Thumb2DSPPat<(int_arm_uxtb16 (rotr rGPR:$Rn, rot_imm:$rot)),
  2023. (t2UXTB16 rGPR:$Rn, rot_imm:$rot)>;
  2024. // FIXME: This pattern incorrectly assumes the shl operator is a rotate.
  2025. // The transformation should probably be done as a combiner action
  2026. // instead so we can include a check for masking back in the upper
  2027. // eight bits of the source into the lower eight bits of the result.
  2028. //def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
  2029. // (t2UXTB16 rGPR:$Src, 3)>,
  2030. // Requires<[HasDSP, IsThumb2]>;
  2031. def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
  2032. (t2UXTB16 rGPR:$Src, 1)>,
  2033. Requires<[HasDSP, IsThumb2]>;
  2034. def t2UXTAB : T2I_exta_rrot<0b101, "uxtab">;
  2035. def t2UXTAH : T2I_exta_rrot<0b001, "uxtah">;
  2036. def t2UXTAB16 : T2I_exta_rrot<0b011, "uxtab16">;
  2037. def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot),
  2038. 0x00FF)),
  2039. (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2040. def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot),
  2041. 0xFFFF)),
  2042. (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2043. def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, rot_imm:$rot),
  2044. 0xFF)),
  2045. (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2046. def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, imm8_or_16:$rot),
  2047. 0xFFFF)),
  2048. (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2049. def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, rGPR:$Rm),
  2050. (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>;
  2051. def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)),
  2052. (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
  2053. }
  2054. //===----------------------------------------------------------------------===//
  2055. // Arithmetic Instructions.
  2056. //
  2057. let isAdd = 1 in
  2058. defm t2ADD : T2I_bin_ii12rs<0b000, "add", add, 1>;
  2059. defm t2SUB : T2I_bin_ii12rs<0b101, "sub", sub>;
  2060. // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
  2061. //
  2062. // Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
  2063. // selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
  2064. // AdjustInstrPostInstrSelection where we determine whether or not to
  2065. // set the "s" bit based on CPSR liveness.
  2066. //
  2067. // FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
  2068. // support for an optional CPSR definition that corresponds to the DAG
  2069. // node's second value. We can then eliminate the implicit def of CPSR.
  2070. defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMaddc, 1>;
  2071. defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMsubc>;
  2072. def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_imm:$imm),
  2073. (t2SUBSri $Rn, t2_so_imm:$imm)>;
  2074. def : T2Pat<(ARMsubs GPRnopc:$Rn, rGPR:$Rm), (t2SUBSrr $Rn, $Rm)>;
  2075. def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
  2076. (t2SUBSrs $Rn, t2_so_reg:$ShiftedRm)>;
  2077. let hasPostISelHook = 1 in {
  2078. defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", ARMadde, 1>;
  2079. defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", ARMsube>;
  2080. }
  2081. def : t2InstSubst<"adc${s}${p} $rd, $rn, $imm",
  2082. (t2SBCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
  2083. def : t2InstSubst<"sbc${s}${p} $rd, $rn, $imm",
  2084. (t2ADCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
  2085. def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm",
  2086. (t2SUBri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2087. def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm",
  2088. (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2089. def : t2InstSubst<"subw${p} $Rd, $Rn, $imm",
  2090. (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  2091. def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm",
  2092. (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2093. def : t2InstSubst<"sub${p} $rd, $rn, $imm",
  2094. (t2ADDri12 rGPR:$rd, GPR:$rn, imm0_4095_neg:$imm, pred:$p)>;
  2095. // SP to SP alike
  2096. def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm",
  2097. (t2SUBspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2098. def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm",
  2099. (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2100. def : t2InstSubst<"subw${p} $Rd, $Rn, $imm",
  2101. (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  2102. def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm",
  2103. (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
  2104. def : t2InstSubst<"sub${p} $rd, $rn, $imm",
  2105. (t2ADDspImm12 GPRsp:$rd, GPRsp:$rn, imm0_4095_neg:$imm, pred:$p)>;
  2106. // RSB
  2107. defm t2RSB : T2I_rbin_irs <0b1110, "rsb", sub>;
  2108. // FIXME: Eliminate them if we can write def : Pat patterns which defines
  2109. // CPSR and the implicit def of CPSR is not needed.
  2110. defm t2RSBS : T2I_rbin_s_is <ARMsubc>;
  2111. // (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
  2112. // The assume-no-carry-in form uses the negation of the input since add/sub
  2113. // assume opposite meanings of the carry flag (i.e., carry == !borrow).
  2114. // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
  2115. // details.
  2116. // The AddedComplexity preferences the first variant over the others since
  2117. // it can be shrunk to a 16-bit wide encoding, while the others cannot.
  2118. let AddedComplexity = 1 in
  2119. def : T2Pat<(add rGPR:$src, imm1_255_neg:$imm),
  2120. (t2SUBri rGPR:$src, imm1_255_neg:$imm)>;
  2121. def : T2Pat<(add rGPR:$src, t2_so_imm_neg:$imm),
  2122. (t2SUBri rGPR:$src, t2_so_imm_neg:$imm)>;
  2123. def : T2Pat<(add rGPR:$src, imm0_4095_neg:$imm),
  2124. (t2SUBri12 rGPR:$src, imm0_4095_neg:$imm)>;
  2125. def : T2Pat<(add GPR:$src, imm0_65535_neg:$imm),
  2126. (t2SUBrr GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
  2127. // Do the same for v8m targets since they support movw with a 16-bit value.
  2128. def : T1Pat<(add tGPR:$src, imm0_65535_neg:$imm),
  2129. (tSUBrr tGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>,
  2130. Requires<[HasV8MBaseline]>;
  2131. let AddedComplexity = 1 in
  2132. def : T2Pat<(ARMaddc rGPR:$src, imm1_255_neg:$imm),
  2133. (t2SUBSri rGPR:$src, imm1_255_neg:$imm)>;
  2134. def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
  2135. (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
  2136. def : T2Pat<(ARMaddc rGPR:$src, imm0_65535_neg:$imm),
  2137. (t2SUBSrr rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
  2138. // The with-carry-in form matches bitwise not instead of the negation.
  2139. // Effectively, the inverse interpretation of the carry flag already accounts
  2140. // for part of the negation.
  2141. let AddedComplexity = 1 in
  2142. def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
  2143. (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
  2144. def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
  2145. (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
  2146. def : T2Pat<(ARMadde rGPR:$src, imm0_65535_neg:$imm, CPSR),
  2147. (t2SBCrr rGPR:$src, (t2MOVi16 (imm_not_XFORM imm:$imm)))>;
  2148. def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
  2149. NoItinerary, "sel", "\t$Rd, $Rn, $Rm",
  2150. [(set GPR:$Rd, (int_arm_sel GPR:$Rn, GPR:$Rm))]>,
  2151. Requires<[IsThumb2, HasDSP]> {
  2152. let Inst{31-27} = 0b11111;
  2153. let Inst{26-24} = 0b010;
  2154. let Inst{23} = 0b1;
  2155. let Inst{22-20} = 0b010;
  2156. let Inst{15-12} = 0b1111;
  2157. let Inst{7} = 0b1;
  2158. let Inst{6-4} = 0b000;
  2159. }
  2160. // A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
  2161. // And Miscellaneous operations -- for disassembly only
  2162. class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
  2163. list<dag> pat, dag iops, string asm>
  2164. : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
  2165. Requires<[IsThumb2, HasDSP]> {
  2166. let Inst{31-27} = 0b11111;
  2167. let Inst{26-23} = 0b0101;
  2168. let Inst{22-20} = op22_20;
  2169. let Inst{15-12} = 0b1111;
  2170. let Inst{7-4} = op7_4;
  2171. bits<4> Rd;
  2172. bits<4> Rn;
  2173. bits<4> Rm;
  2174. let Inst{11-8} = Rd;
  2175. let Inst{19-16} = Rn;
  2176. let Inst{3-0} = Rm;
  2177. }
  2178. class T2I_pam_intrinsics<bits<3> op22_20, bits<4> op7_4, string opc,
  2179. Intrinsic intrinsic>
  2180. : T2I_pam<op22_20, op7_4, opc,
  2181. [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))],
  2182. (ins rGPR:$Rn, rGPR:$Rm), "\t$Rd, $Rn, $Rm">;
  2183. class T2I_pam_intrinsics_rev<bits<3> op22_20, bits<4> op7_4, string opc>
  2184. : T2I_pam<op22_20, op7_4, opc, [],
  2185. (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
  2186. // Saturating add/subtract
  2187. def t2QADD16 : T2I_pam_intrinsics<0b001, 0b0001, "qadd16", int_arm_qadd16>;
  2188. def t2QADD8 : T2I_pam_intrinsics<0b000, 0b0001, "qadd8", int_arm_qadd8>;
  2189. def t2QASX : T2I_pam_intrinsics<0b010, 0b0001, "qasx", int_arm_qasx>;
  2190. def t2UQSUB8 : T2I_pam_intrinsics<0b100, 0b0101, "uqsub8", int_arm_uqsub8>;
  2191. def t2QSAX : T2I_pam_intrinsics<0b110, 0b0001, "qsax", int_arm_qsax>;
  2192. def t2QSUB16 : T2I_pam_intrinsics<0b101, 0b0001, "qsub16", int_arm_qsub16>;
  2193. def t2QSUB8 : T2I_pam_intrinsics<0b100, 0b0001, "qsub8", int_arm_qsub8>;
  2194. def t2UQADD16 : T2I_pam_intrinsics<0b001, 0b0101, "uqadd16", int_arm_uqadd16>;
  2195. def t2UQADD8 : T2I_pam_intrinsics<0b000, 0b0101, "uqadd8", int_arm_uqadd8>;
  2196. def t2UQASX : T2I_pam_intrinsics<0b010, 0b0101, "uqasx", int_arm_uqasx>;
  2197. def t2UQSAX : T2I_pam_intrinsics<0b110, 0b0101, "uqsax", int_arm_uqsax>;
  2198. def t2UQSUB16 : T2I_pam_intrinsics<0b101, 0b0101, "uqsub16", int_arm_uqsub16>;
  2199. def t2QADD : T2I_pam_intrinsics_rev<0b000, 0b1000, "qadd">;
  2200. def t2QSUB : T2I_pam_intrinsics_rev<0b000, 0b1010, "qsub">;
  2201. def t2QDADD : T2I_pam_intrinsics_rev<0b000, 0b1001, "qdadd">;
  2202. def t2QDSUB : T2I_pam_intrinsics_rev<0b000, 0b1011, "qdsub">;
  2203. def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, rGPR:$Rn),
  2204. (t2QADD rGPR:$Rm, rGPR:$Rn)>;
  2205. def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, rGPR:$Rn),
  2206. (t2QSUB rGPR:$Rm, rGPR:$Rn)>;
  2207. def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)),
  2208. (t2QDADD rGPR:$Rm, rGPR:$Rn)>;
  2209. def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)),
  2210. (t2QDSUB rGPR:$Rm, rGPR:$Rn)>;
  2211. def : Thumb2DSPPat<(saddsat rGPR:$Rm, rGPR:$Rn),
  2212. (t2QADD rGPR:$Rm, rGPR:$Rn)>;
  2213. def : Thumb2DSPPat<(ssubsat rGPR:$Rm, rGPR:$Rn),
  2214. (t2QSUB rGPR:$Rm, rGPR:$Rn)>;
  2215. def : Thumb2DSPPat<(saddsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)),
  2216. (t2QDADD rGPR:$Rm, rGPR:$Rn)>;
  2217. def : Thumb2DSPPat<(ssubsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)),
  2218. (t2QDSUB rGPR:$Rm, rGPR:$Rn)>;
  2219. def : Thumb2DSPPat<(ARMqadd8b rGPR:$Rm, rGPR:$Rn),
  2220. (t2QADD8 rGPR:$Rm, rGPR:$Rn)>;
  2221. def : Thumb2DSPPat<(ARMqsub8b rGPR:$Rm, rGPR:$Rn),
  2222. (t2QSUB8 rGPR:$Rm, rGPR:$Rn)>;
  2223. def : Thumb2DSPPat<(ARMqadd16b rGPR:$Rm, rGPR:$Rn),
  2224. (t2QADD16 rGPR:$Rm, rGPR:$Rn)>;
  2225. def : Thumb2DSPPat<(ARMqsub16b rGPR:$Rm, rGPR:$Rn),
  2226. (t2QSUB16 rGPR:$Rm, rGPR:$Rn)>;
  2227. // Signed/Unsigned add/subtract
  2228. def t2SASX : T2I_pam_intrinsics<0b010, 0b0000, "sasx", int_arm_sasx>;
  2229. def t2SADD16 : T2I_pam_intrinsics<0b001, 0b0000, "sadd16", int_arm_sadd16>;
  2230. def t2SADD8 : T2I_pam_intrinsics<0b000, 0b0000, "sadd8", int_arm_sadd8>;
  2231. def t2SSAX : T2I_pam_intrinsics<0b110, 0b0000, "ssax", int_arm_ssax>;
  2232. def t2SSUB16 : T2I_pam_intrinsics<0b101, 0b0000, "ssub16", int_arm_ssub16>;
  2233. def t2SSUB8 : T2I_pam_intrinsics<0b100, 0b0000, "ssub8", int_arm_ssub8>;
  2234. def t2UASX : T2I_pam_intrinsics<0b010, 0b0100, "uasx", int_arm_uasx>;
  2235. def t2UADD16 : T2I_pam_intrinsics<0b001, 0b0100, "uadd16", int_arm_uadd16>;
  2236. def t2UADD8 : T2I_pam_intrinsics<0b000, 0b0100, "uadd8", int_arm_uadd8>;
  2237. def t2USAX : T2I_pam_intrinsics<0b110, 0b0100, "usax", int_arm_usax>;
  2238. def t2USUB16 : T2I_pam_intrinsics<0b101, 0b0100, "usub16", int_arm_usub16>;
  2239. def t2USUB8 : T2I_pam_intrinsics<0b100, 0b0100, "usub8", int_arm_usub8>;
  2240. // Signed/Unsigned halving add/subtract
  2241. def t2SHASX : T2I_pam_intrinsics<0b010, 0b0010, "shasx", int_arm_shasx>;
  2242. def t2SHADD16 : T2I_pam_intrinsics<0b001, 0b0010, "shadd16", int_arm_shadd16>;
  2243. def t2SHADD8 : T2I_pam_intrinsics<0b000, 0b0010, "shadd8", int_arm_shadd8>;
  2244. def t2SHSAX : T2I_pam_intrinsics<0b110, 0b0010, "shsax", int_arm_shsax>;
  2245. def t2SHSUB16 : T2I_pam_intrinsics<0b101, 0b0010, "shsub16", int_arm_shsub16>;
  2246. def t2SHSUB8 : T2I_pam_intrinsics<0b100, 0b0010, "shsub8", int_arm_shsub8>;
  2247. def t2UHASX : T2I_pam_intrinsics<0b010, 0b0110, "uhasx", int_arm_uhasx>;
  2248. def t2UHADD16 : T2I_pam_intrinsics<0b001, 0b0110, "uhadd16", int_arm_uhadd16>;
  2249. def t2UHADD8 : T2I_pam_intrinsics<0b000, 0b0110, "uhadd8", int_arm_uhadd8>;
  2250. def t2UHSAX : T2I_pam_intrinsics<0b110, 0b0110, "uhsax", int_arm_uhsax>;
  2251. def t2UHSUB16 : T2I_pam_intrinsics<0b101, 0b0110, "uhsub16", int_arm_uhsub16>;
  2252. def t2UHSUB8 : T2I_pam_intrinsics<0b100, 0b0110, "uhsub8", int_arm_uhsub8>;
  2253. // Helper class for disassembly only
  2254. // A6.3.16 & A6.3.17
  2255. // T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
  2256. class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
  2257. dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
  2258. : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
  2259. let Inst{31-27} = 0b11111;
  2260. let Inst{26-24} = 0b011;
  2261. let Inst{23} = long;
  2262. let Inst{22-20} = op22_20;
  2263. let Inst{7-4} = op7_4;
  2264. }
  2265. class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
  2266. dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
  2267. : T2FourReg<oops, iops, itin, opc, asm, pattern> {
  2268. let Inst{31-27} = 0b11111;
  2269. let Inst{26-24} = 0b011;
  2270. let Inst{23} = long;
  2271. let Inst{22-20} = op22_20;
  2272. let Inst{7-4} = op7_4;
  2273. }
  2274. // Unsigned Sum of Absolute Differences [and Accumulate].
  2275. def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
  2276. (ins rGPR:$Rn, rGPR:$Rm),
  2277. NoItinerary, "usad8", "\t$Rd, $Rn, $Rm",
  2278. [(set rGPR:$Rd, (int_arm_usad8 rGPR:$Rn, rGPR:$Rm))]>,
  2279. Requires<[IsThumb2, HasDSP]> {
  2280. let Inst{15-12} = 0b1111;
  2281. }
  2282. def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
  2283. (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
  2284. "usada8", "\t$Rd, $Rn, $Rm, $Ra",
  2285. [(set rGPR:$Rd, (int_arm_usada8 rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>,
  2286. Requires<[IsThumb2, HasDSP]>;
  2287. // Signed/Unsigned saturate.
  2288. class T2SatI<dag iops, string opc, string asm>
  2289. : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, []> {
  2290. bits<4> Rd;
  2291. bits<4> Rn;
  2292. bits<5> sat_imm;
  2293. bits<6> sh;
  2294. let Inst{31-24} = 0b11110011;
  2295. let Inst{21} = sh{5};
  2296. let Inst{20} = 0;
  2297. let Inst{19-16} = Rn;
  2298. let Inst{15} = 0;
  2299. let Inst{14-12} = sh{4-2};
  2300. let Inst{11-8} = Rd;
  2301. let Inst{7-6} = sh{1-0};
  2302. let Inst{5} = 0;
  2303. let Inst{4-0} = sat_imm;
  2304. }
  2305. def t2SSAT: T2SatI<(ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
  2306. "ssat", "\t$Rd, $sat_imm, $Rn$sh">,
  2307. Requires<[IsThumb2]>, Sched<[WriteALU]> {
  2308. let Inst{23-22} = 0b00;
  2309. let Inst{5} = 0;
  2310. }
  2311. def t2SSAT16: T2SatI<(ins imm1_16:$sat_imm, rGPR:$Rn),
  2312. "ssat16", "\t$Rd, $sat_imm, $Rn">,
  2313. Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> {
  2314. let Inst{23-22} = 0b00;
  2315. let sh = 0b100000;
  2316. let Inst{4} = 0;
  2317. }
  2318. def t2USAT: T2SatI<(ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
  2319. "usat", "\t$Rd, $sat_imm, $Rn$sh">,
  2320. Requires<[IsThumb2]>, Sched<[WriteALU]> {
  2321. let Inst{23-22} = 0b10;
  2322. }
  2323. def t2USAT16: T2SatI<(ins imm0_15:$sat_imm, rGPR:$Rn),
  2324. "usat16", "\t$Rd, $sat_imm, $Rn">,
  2325. Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> {
  2326. let Inst{23-22} = 0b10;
  2327. let sh = 0b100000;
  2328. let Inst{4} = 0;
  2329. }
  2330. def : T2Pat<(ARMssat GPRnopc:$Rn, imm0_31:$imm),
  2331. (t2SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
  2332. def : T2Pat<(ARMusat GPRnopc:$Rn, imm0_31:$imm),
  2333. (t2USAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
  2334. def : T2Pat<(int_arm_ssat GPR:$a, imm1_32:$pos),
  2335. (t2SSAT imm1_32:$pos, GPR:$a, 0)>;
  2336. def : T2Pat<(int_arm_usat GPR:$a, imm0_31:$pos),
  2337. (t2USAT imm0_31:$pos, GPR:$a, 0)>;
  2338. def : T2Pat<(int_arm_ssat16 GPR:$a, imm1_16:$pos),
  2339. (t2SSAT16 imm1_16:$pos, GPR:$a)>;
  2340. def : T2Pat<(int_arm_usat16 GPR:$a, imm0_15:$pos),
  2341. (t2USAT16 imm0_15:$pos, GPR:$a)>;
  2342. def : T2Pat<(int_arm_ssat (shl GPRnopc:$a, imm0_31:$shft), imm1_32:$pos),
  2343. (t2SSAT imm1_32:$pos, GPRnopc:$a, imm0_31:$shft)>;
  2344. def : T2Pat<(int_arm_ssat (sra GPRnopc:$a, asr_imm:$shft), imm1_32:$pos),
  2345. (t2SSAT imm1_32:$pos, GPRnopc:$a, asr_imm:$shft)>;
  2346. def : T2Pat<(int_arm_usat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
  2347. (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
  2348. def : T2Pat<(int_arm_usat (sra GPRnopc:$a, asr_imm:$shft), imm0_31:$pos),
  2349. (t2USAT imm0_31:$pos, GPRnopc:$a, asr_imm:$shft)>;
  2350. def : T2Pat<(ARMssat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
  2351. (t2SSAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
  2352. def : T2Pat<(ARMssat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos),
  2353. (t2SSAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>;
  2354. def : T2Pat<(ARMusat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
  2355. (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
  2356. def : T2Pat<(ARMusat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos),
  2357. (t2USAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>;
  2358. //===----------------------------------------------------------------------===//
  2359. // Shift and rotate Instructions.
  2360. //
  2361. defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, shl>;
  2362. defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, srl>;
  2363. defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, sra>;
  2364. defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31, rotr>;
  2365. // LSL #0 is actually MOV, and has slightly different permitted registers to
  2366. // LSL with non-zero shift
  2367. def : t2InstAlias<"lsl${s}${p} $Rd, $Rm, #0",
  2368. (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
  2369. def : t2InstAlias<"lsl${s}${p}.w $Rd, $Rm, #0",
  2370. (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
  2371. // (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
  2372. def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
  2373. (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
  2374. let Uses = [CPSR] in {
  2375. def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
  2376. "rrx", "\t$Rd, $Rm",
  2377. [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]>, Sched<[WriteALU]> {
  2378. let Inst{31-27} = 0b11101;
  2379. let Inst{26-25} = 0b01;
  2380. let Inst{24-21} = 0b0010;
  2381. let Inst{19-16} = 0b1111; // Rn
  2382. let Inst{15} = 0b0;
  2383. let Unpredictable{15} = 0b1;
  2384. let Inst{14-12} = 0b000;
  2385. let Inst{7-4} = 0b0011;
  2386. }
  2387. }
  2388. let isCodeGenOnly = 1, Defs = [CPSR] in {
  2389. def t2MOVsrl_flag : T2TwoRegShiftImm<
  2390. (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
  2391. "lsrs", ".w\t$Rd, $Rm, #1",
  2392. [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]>,
  2393. Sched<[WriteALU]> {
  2394. let Inst{31-27} = 0b11101;
  2395. let Inst{26-25} = 0b01;
  2396. let Inst{24-21} = 0b0010;
  2397. let Inst{20} = 1; // The S bit.
  2398. let Inst{19-16} = 0b1111; // Rn
  2399. let Inst{5-4} = 0b01; // Shift type.
  2400. // Shift amount = Inst{14-12:7-6} = 1.
  2401. let Inst{14-12} = 0b000;
  2402. let Inst{7-6} = 0b01;
  2403. }
  2404. def t2MOVsra_flag : T2TwoRegShiftImm<
  2405. (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
  2406. "asrs", ".w\t$Rd, $Rm, #1",
  2407. [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]>,
  2408. Sched<[WriteALU]> {
  2409. let Inst{31-27} = 0b11101;
  2410. let Inst{26-25} = 0b01;
  2411. let Inst{24-21} = 0b0010;
  2412. let Inst{20} = 1; // The S bit.
  2413. let Inst{19-16} = 0b1111; // Rn
  2414. let Inst{5-4} = 0b10; // Shift type.
  2415. // Shift amount = Inst{14-12:7-6} = 1.
  2416. let Inst{14-12} = 0b000;
  2417. let Inst{7-6} = 0b01;
  2418. }
  2419. }
  2420. //===----------------------------------------------------------------------===//
  2421. // Bitwise Instructions.
  2422. //
  2423. defm t2AND : T2I_bin_w_irs<0b0000, "and",
  2424. IIC_iBITi, IIC_iBITr, IIC_iBITsi, and, 1>;
  2425. defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
  2426. IIC_iBITi, IIC_iBITr, IIC_iBITsi, or, 1>;
  2427. defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
  2428. IIC_iBITi, IIC_iBITr, IIC_iBITsi, xor, 1>;
  2429. defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
  2430. IIC_iBITi, IIC_iBITr, IIC_iBITsi,
  2431. BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
  2432. class T2BitFI<dag oops, dag iops, InstrItinClass itin,
  2433. string opc, string asm, list<dag> pattern>
  2434. : T2I<oops, iops, itin, opc, asm, pattern> {
  2435. bits<4> Rd;
  2436. bits<5> msb;
  2437. bits<5> lsb;
  2438. let Inst{11-8} = Rd;
  2439. let Inst{4-0} = msb{4-0};
  2440. let Inst{14-12} = lsb{4-2};
  2441. let Inst{7-6} = lsb{1-0};
  2442. }
  2443. class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
  2444. string opc, string asm, list<dag> pattern>
  2445. : T2BitFI<oops, iops, itin, opc, asm, pattern> {
  2446. bits<4> Rn;
  2447. let Inst{19-16} = Rn;
  2448. }
  2449. let Constraints = "$src = $Rd" in
  2450. def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
  2451. IIC_iUNAsi, "bfc", "\t$Rd, $imm",
  2452. [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> {
  2453. let Inst{31-27} = 0b11110;
  2454. let Inst{26} = 0; // should be 0.
  2455. let Inst{25} = 1;
  2456. let Inst{24-20} = 0b10110;
  2457. let Inst{19-16} = 0b1111; // Rn
  2458. let Inst{15} = 0;
  2459. let Inst{5} = 0; // should be 0.
  2460. bits<10> imm;
  2461. let msb{4-0} = imm{9-5};
  2462. let lsb{4-0} = imm{4-0};
  2463. }
  2464. def t2SBFX: T2TwoRegBitFI<
  2465. (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
  2466. IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> {
  2467. let Inst{31-27} = 0b11110;
  2468. let Inst{25} = 1;
  2469. let Inst{24-20} = 0b10100;
  2470. let Inst{15} = 0;
  2471. let hasSideEffects = 0;
  2472. }
  2473. def t2UBFX: T2TwoRegBitFI<
  2474. (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
  2475. IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> {
  2476. let Inst{31-27} = 0b11110;
  2477. let Inst{25} = 1;
  2478. let Inst{24-20} = 0b11100;
  2479. let Inst{15} = 0;
  2480. let hasSideEffects = 0;
  2481. }
  2482. // A8.8.247 UDF - Undefined (Encoding T2)
  2483. def t2UDF : T2XI<(outs), (ins imm0_65535:$imm16), IIC_Br, "udf.w\t$imm16",
  2484. [(int_arm_undefined imm0_65535:$imm16)]> {
  2485. bits<16> imm16;
  2486. let Inst{31-29} = 0b111;
  2487. let Inst{28-27} = 0b10;
  2488. let Inst{26-20} = 0b1111111;
  2489. let Inst{19-16} = imm16{15-12};
  2490. let Inst{15} = 0b1;
  2491. let Inst{14-12} = 0b010;
  2492. let Inst{11-0} = imm16{11-0};
  2493. }
  2494. // A8.6.18 BFI - Bitfield insert (Encoding T1)
  2495. let Constraints = "$src = $Rd" in {
  2496. def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
  2497. (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
  2498. IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
  2499. [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
  2500. bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> {
  2501. let Inst{31-27} = 0b11110;
  2502. let Inst{26} = 0; // should be 0.
  2503. let Inst{25} = 1;
  2504. let Inst{24-20} = 0b10110;
  2505. let Inst{15} = 0;
  2506. let Inst{5} = 0; // should be 0.
  2507. bits<10> imm;
  2508. let msb{4-0} = imm{9-5};
  2509. let lsb{4-0} = imm{4-0};
  2510. }
  2511. }
  2512. defm t2ORN : T2I_bin_irs<0b0011, "orn",
  2513. IIC_iBITi, IIC_iBITr, IIC_iBITsi,
  2514. BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
  2515. /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
  2516. /// unary operation that produces a value. These are predicable and can be
  2517. /// changed to modify CPSR.
  2518. multiclass T2I_un_irs<bits<4> opcod, string opc,
  2519. InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
  2520. PatFrag opnode,
  2521. bit Cheap = 0, bit ReMat = 0, bit MoveImm = 0> {
  2522. // shifted imm
  2523. def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
  2524. opc, "\t$Rd, $imm",
  2525. [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]>, Sched<[WriteALU]> {
  2526. let isAsCheapAsAMove = Cheap;
  2527. let isReMaterializable = ReMat;
  2528. let isMoveImm = MoveImm;
  2529. let Inst{31-27} = 0b11110;
  2530. let Inst{25} = 0;
  2531. let Inst{24-21} = opcod;
  2532. let Inst{19-16} = 0b1111; // Rn
  2533. let Inst{15} = 0;
  2534. }
  2535. // register
  2536. def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
  2537. opc, ".w\t$Rd, $Rm",
  2538. [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, Sched<[WriteALU]> {
  2539. let Inst{31-27} = 0b11101;
  2540. let Inst{26-25} = 0b01;
  2541. let Inst{24-21} = opcod;
  2542. let Inst{19-16} = 0b1111; // Rn
  2543. let Inst{14-12} = 0b000; // imm3
  2544. let Inst{7-6} = 0b00; // imm2
  2545. let Inst{5-4} = 0b00; // type
  2546. }
  2547. // shifted register
  2548. def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
  2549. opc, ".w\t$Rd, $ShiftedRm",
  2550. [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]>,
  2551. Sched<[WriteALU]> {
  2552. let Inst{31-27} = 0b11101;
  2553. let Inst{26-25} = 0b01;
  2554. let Inst{24-21} = opcod;
  2555. let Inst{19-16} = 0b1111; // Rn
  2556. }
  2557. }
  2558. // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
  2559. let AddedComplexity = 1 in
  2560. defm t2MVN : T2I_un_irs <0b0011, "mvn",
  2561. IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
  2562. not, 1, 1, 1>;
  2563. let AddedComplexity = 1 in
  2564. def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
  2565. (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
  2566. // top16Zero - answer true if the upper 16 bits of $src are 0, false otherwise
  2567. def top16Zero: PatLeaf<(i32 rGPR:$src), [{
  2568. return !SDValue(N,0)->getValueType(0).isVector() &&
  2569. CurDAG->MaskedValueIsZero(SDValue(N,0), APInt::getHighBitsSet(32, 16));
  2570. }]>;
  2571. // so_imm_notSext is needed instead of so_imm_not, as the value of imm
  2572. // will match the extended, not the original bitWidth for $src.
  2573. def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm),
  2574. (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>;
  2575. // FIXME: Disable this pattern on Darwin to workaround an assembler bug.
  2576. def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
  2577. (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
  2578. Requires<[IsThumb2]>;
  2579. def : T2Pat<(t2_so_imm_not:$src),
  2580. (t2MVNi t2_so_imm_not:$src)>;
  2581. // There are shorter Thumb encodings for ADD than ORR, so to increase
  2582. // Thumb2SizeReduction's chances later on we select a t2ADD for an or where
  2583. // possible.
  2584. def : T2Pat<(or AddLikeOrOp:$Rn, t2_so_imm:$imm),
  2585. (t2ADDri rGPR:$Rn, t2_so_imm:$imm)>;
  2586. def : T2Pat<(or AddLikeOrOp:$Rn, imm0_4095:$Rm),
  2587. (t2ADDri12 rGPR:$Rn, imm0_4095:$Rm)>;
  2588. def : T2Pat<(or AddLikeOrOp:$Rn, non_imm32:$Rm),
  2589. (t2ADDrr $Rn, $Rm)>;
  2590. //===----------------------------------------------------------------------===//
  2591. // Multiply Instructions.
  2592. //
  2593. let isCommutable = 1 in
  2594. def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
  2595. "mul", "\t$Rd, $Rn, $Rm",
  2596. [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]>,
  2597. Sched<[WriteMUL32, ReadMUL, ReadMUL]> {
  2598. let Inst{31-27} = 0b11111;
  2599. let Inst{26-23} = 0b0110;
  2600. let Inst{22-20} = 0b000;
  2601. let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
  2602. let Inst{7-4} = 0b0000; // Multiply
  2603. }
  2604. class T2FourRegMLA<bits<4> op7_4, string opc, list<dag> pattern>
  2605. : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
  2606. opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
  2607. Requires<[IsThumb2, UseMulOps]>,
  2608. Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> {
  2609. let Inst{31-27} = 0b11111;
  2610. let Inst{26-23} = 0b0110;
  2611. let Inst{22-20} = 0b000;
  2612. let Inst{7-4} = op7_4;
  2613. }
  2614. def t2MLA : T2FourRegMLA<0b0000, "mla",
  2615. [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm),
  2616. rGPR:$Ra))]>;
  2617. def t2MLS: T2FourRegMLA<0b0001, "mls",
  2618. [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn,
  2619. rGPR:$Rm)))]>;
  2620. // Extra precision multiplies with low / high results
  2621. let hasSideEffects = 0 in {
  2622. let isCommutable = 1 in {
  2623. def t2SMULL : T2MulLong<0b000, 0b0000, "smull",
  2624. [(set rGPR:$RdLo, rGPR:$RdHi,
  2625. (smullohi rGPR:$Rn, rGPR:$Rm))]>;
  2626. def t2UMULL : T2MulLong<0b010, 0b0000, "umull",
  2627. [(set rGPR:$RdLo, rGPR:$RdHi,
  2628. (umullohi rGPR:$Rn, rGPR:$Rm))]>;
  2629. } // isCommutable
  2630. // Multiply + accumulate
  2631. def t2SMLAL : T2MlaLong<0b100, 0b0000, "smlal">;
  2632. def t2UMLAL : T2MlaLong<0b110, 0b0000, "umlal">;
  2633. def t2UMAAL : T2MlaLong<0b110, 0b0110, "umaal">, Requires<[IsThumb2, HasDSP]>;
  2634. } // hasSideEffects
  2635. // Rounding variants of the below included for disassembly only
  2636. // Most significant word multiply
  2637. class T2SMMUL<bits<4> op7_4, string opc, list<dag> pattern>
  2638. : T2ThreeReg<(outs rGPR:$Rd),
  2639. (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
  2640. opc, "\t$Rd, $Rn, $Rm", pattern>,
  2641. Requires<[IsThumb2, HasDSP]>,
  2642. Sched<[WriteMUL32, ReadMUL, ReadMUL]> {
  2643. let Inst{31-27} = 0b11111;
  2644. let Inst{26-23} = 0b0110;
  2645. let Inst{22-20} = 0b101;
  2646. let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
  2647. let Inst{7-4} = op7_4;
  2648. }
  2649. def t2SMMUL : T2SMMUL<0b0000, "smmul", [(set rGPR:$Rd, (mulhs rGPR:$Rn,
  2650. rGPR:$Rm))]>;
  2651. def t2SMMULR :
  2652. T2SMMUL<0b0001, "smmulr",
  2653. [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, (i32 0)))]>;
  2654. class T2FourRegSMMLA<bits<3> op22_20, bits<4> op7_4, string opc,
  2655. list<dag> pattern>
  2656. : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
  2657. opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
  2658. Requires<[IsThumb2, HasDSP, UseMulOps]>,
  2659. Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> {
  2660. let Inst{31-27} = 0b11111;
  2661. let Inst{26-23} = 0b0110;
  2662. let Inst{22-20} = op22_20;
  2663. let Inst{7-4} = op7_4;
  2664. }
  2665. def t2SMMLA : T2FourRegSMMLA<0b101, 0b0000, "smmla",
  2666. [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>;
  2667. def t2SMMLAR: T2FourRegSMMLA<0b101, 0b0001, "smmlar",
  2668. [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>;
  2669. def t2SMMLS: T2FourRegSMMLA<0b110, 0b0000, "smmls", []>;
  2670. def t2SMMLSR: T2FourRegSMMLA<0b110, 0b0001, "smmlsr",
  2671. [(set rGPR:$Rd, (ARMsmmlsr rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>;
  2672. class T2ThreeRegSMUL<bits<3> op22_20, bits<2> op5_4, string opc,
  2673. list<dag> pattern>
  2674. : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, opc,
  2675. "\t$Rd, $Rn, $Rm", pattern>,
  2676. Requires<[IsThumb2, HasDSP]>,
  2677. Sched<[WriteMUL16, ReadMUL, ReadMUL]> {
  2678. let Inst{31-27} = 0b11111;
  2679. let Inst{26-23} = 0b0110;
  2680. let Inst{22-20} = op22_20;
  2681. let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
  2682. let Inst{7-6} = 0b00;
  2683. let Inst{5-4} = op5_4;
  2684. }
  2685. def t2SMULBB : T2ThreeRegSMUL<0b001, 0b00, "smulbb",
  2686. [(set rGPR:$Rd, (bb_mul rGPR:$Rn, rGPR:$Rm))]>;
  2687. def t2SMULBT : T2ThreeRegSMUL<0b001, 0b01, "smulbt",
  2688. [(set rGPR:$Rd, (bt_mul rGPR:$Rn, rGPR:$Rm))]>;
  2689. def t2SMULTB : T2ThreeRegSMUL<0b001, 0b10, "smultb",
  2690. [(set rGPR:$Rd, (tb_mul rGPR:$Rn, rGPR:$Rm))]>;
  2691. def t2SMULTT : T2ThreeRegSMUL<0b001, 0b11, "smultt",
  2692. [(set rGPR:$Rd, (tt_mul rGPR:$Rn, rGPR:$Rm))]>;
  2693. def t2SMULWB : T2ThreeRegSMUL<0b011, 0b00, "smulwb",
  2694. [(set rGPR:$Rd, (ARMsmulwb rGPR:$Rn, rGPR:$Rm))]>;
  2695. def t2SMULWT : T2ThreeRegSMUL<0b011, 0b01, "smulwt",
  2696. [(set rGPR:$Rd, (ARMsmulwt rGPR:$Rn, rGPR:$Rm))]>;
  2697. def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_bottom_16 rGPR:$Rm)),
  2698. (t2SMULBB rGPR:$Rn, rGPR:$Rm)>;
  2699. def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_top_16 rGPR:$Rm)),
  2700. (t2SMULBT rGPR:$Rn, rGPR:$Rm)>;
  2701. def : Thumb2DSPPat<(mul (sext_top_16 rGPR:$Rn), sext_16_node:$Rm),
  2702. (t2SMULTB rGPR:$Rn, rGPR:$Rm)>;
  2703. def : Thumb2DSPPat<(int_arm_smulbb rGPR:$Rn, rGPR:$Rm),
  2704. (t2SMULBB rGPR:$Rn, rGPR:$Rm)>;
  2705. def : Thumb2DSPPat<(int_arm_smulbt rGPR:$Rn, rGPR:$Rm),
  2706. (t2SMULBT rGPR:$Rn, rGPR:$Rm)>;
  2707. def : Thumb2DSPPat<(int_arm_smultb rGPR:$Rn, rGPR:$Rm),
  2708. (t2SMULTB rGPR:$Rn, rGPR:$Rm)>;
  2709. def : Thumb2DSPPat<(int_arm_smultt rGPR:$Rn, rGPR:$Rm),
  2710. (t2SMULTT rGPR:$Rn, rGPR:$Rm)>;
  2711. def : Thumb2DSPPat<(int_arm_smulwb rGPR:$Rn, rGPR:$Rm),
  2712. (t2SMULWB rGPR:$Rn, rGPR:$Rm)>;
  2713. def : Thumb2DSPPat<(int_arm_smulwt rGPR:$Rn, rGPR:$Rm),
  2714. (t2SMULWT rGPR:$Rn, rGPR:$Rm)>;
  2715. class T2FourRegSMLA<bits<3> op22_20, bits<2> op5_4, string opc,
  2716. list<dag> pattern>
  2717. : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMUL16,
  2718. opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
  2719. Requires<[IsThumb2, HasDSP, UseMulOps]>,
  2720. Sched<[WriteMAC16, ReadMUL, ReadMUL, ReadMAC]> {
  2721. let Inst{31-27} = 0b11111;
  2722. let Inst{26-23} = 0b0110;
  2723. let Inst{22-20} = op22_20;
  2724. let Inst{7-6} = 0b00;
  2725. let Inst{5-4} = op5_4;
  2726. }
  2727. def t2SMLABB : T2FourRegSMLA<0b001, 0b00, "smlabb",
  2728. [(set rGPR:$Rd, (add rGPR:$Ra, (bb_mul rGPR:$Rn, rGPR:$Rm)))]>;
  2729. def t2SMLABT : T2FourRegSMLA<0b001, 0b01, "smlabt",
  2730. [(set rGPR:$Rd, (add rGPR:$Ra, (bt_mul rGPR:$Rn, rGPR:$Rm)))]>;
  2731. def t2SMLATB : T2FourRegSMLA<0b001, 0b10, "smlatb",
  2732. [(set rGPR:$Rd, (add rGPR:$Ra, (tb_mul rGPR:$Rn, rGPR:$Rm)))]>;
  2733. def t2SMLATT : T2FourRegSMLA<0b001, 0b11, "smlatt",
  2734. [(set rGPR:$Rd, (add rGPR:$Ra, (tt_mul rGPR:$Rn, rGPR:$Rm)))]>;
  2735. def t2SMLAWB : T2FourRegSMLA<0b011, 0b00, "smlawb",
  2736. [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwb rGPR:$Rn, rGPR:$Rm)))]>;
  2737. def t2SMLAWT : T2FourRegSMLA<0b011, 0b01, "smlawt",
  2738. [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwt rGPR:$Rn, rGPR:$Rm)))]>;
  2739. def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, sext_16_node:$Rm)),
  2740. (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
  2741. def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn,
  2742. (sext_bottom_16 rGPR:$Rm))),
  2743. (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
  2744. def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn,
  2745. (sext_top_16 rGPR:$Rm))),
  2746. (t2SMLABT rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
  2747. def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul (sext_top_16 rGPR:$Rn),
  2748. sext_16_node:$Rm)),
  2749. (t2SMLATB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
  2750. def : Thumb2DSPPat<(int_arm_smlabb GPR:$a, GPR:$b, GPR:$acc),
  2751. (t2SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
  2752. def : Thumb2DSPPat<(int_arm_smlabt GPR:$a, GPR:$b, GPR:$acc),
  2753. (t2SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
  2754. def : Thumb2DSPPat<(int_arm_smlatb GPR:$a, GPR:$b, GPR:$acc),
  2755. (t2SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
  2756. def : Thumb2DSPPat<(int_arm_smlatt GPR:$a, GPR:$b, GPR:$acc),
  2757. (t2SMLATT GPR:$a, GPR:$b, GPR:$acc)>;
  2758. def : Thumb2DSPPat<(int_arm_smlawb GPR:$a, GPR:$b, GPR:$acc),
  2759. (t2SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
  2760. def : Thumb2DSPPat<(int_arm_smlawt GPR:$a, GPR:$b, GPR:$acc),
  2761. (t2SMLAWT GPR:$a, GPR:$b, GPR:$acc)>;
  2762. // Halfword multiple accumulate long: SMLAL<x><y>
  2763. def t2SMLALBB : T2MlaLong<0b100, 0b1000, "smlalbb">,
  2764. Requires<[IsThumb2, HasDSP]>;
  2765. def t2SMLALBT : T2MlaLong<0b100, 0b1001, "smlalbt">,
  2766. Requires<[IsThumb2, HasDSP]>;
  2767. def t2SMLALTB : T2MlaLong<0b100, 0b1010, "smlaltb">,
  2768. Requires<[IsThumb2, HasDSP]>;
  2769. def t2SMLALTT : T2MlaLong<0b100, 0b1011, "smlaltt">,
  2770. Requires<[IsThumb2, HasDSP]>;
  2771. def : Thumb2DSPPat<(ARMsmlalbb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
  2772. (t2SMLALBB $Rn, $Rm, $RLo, $RHi)>;
  2773. def : Thumb2DSPPat<(ARMsmlalbt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
  2774. (t2SMLALBT $Rn, $Rm, $RLo, $RHi)>;
  2775. def : Thumb2DSPPat<(ARMsmlaltb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
  2776. (t2SMLALTB $Rn, $Rm, $RLo, $RHi)>;
  2777. def : Thumb2DSPPat<(ARMsmlaltt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
  2778. (t2SMLALTT $Rn, $Rm, $RLo, $RHi)>;
  2779. class T2DualHalfMul<bits<3> op22_20, bits<4> op7_4, string opc,
  2780. Intrinsic intrinsic>
  2781. : T2ThreeReg_mac<0, op22_20, op7_4,
  2782. (outs rGPR:$Rd),
  2783. (ins rGPR:$Rn, rGPR:$Rm),
  2784. IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm",
  2785. [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))]>,
  2786. Requires<[IsThumb2, HasDSP]>,
  2787. Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> {
  2788. let Inst{15-12} = 0b1111;
  2789. }
  2790. // Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
  2791. def t2SMUAD: T2DualHalfMul<0b010, 0b0000, "smuad", int_arm_smuad>;
  2792. def t2SMUADX: T2DualHalfMul<0b010, 0b0001, "smuadx", int_arm_smuadx>;
  2793. def t2SMUSD: T2DualHalfMul<0b100, 0b0000, "smusd", int_arm_smusd>;
  2794. def t2SMUSDX: T2DualHalfMul<0b100, 0b0001, "smusdx", int_arm_smusdx>;
  2795. class T2DualHalfMulAdd<bits<3> op22_20, bits<4> op7_4, string opc,
  2796. Intrinsic intrinsic>
  2797. : T2FourReg_mac<0, op22_20, op7_4,
  2798. (outs rGPR:$Rd),
  2799. (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra),
  2800. IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm, $Ra",
  2801. [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>,
  2802. Requires<[IsThumb2, HasDSP]>;
  2803. def t2SMLAD : T2DualHalfMulAdd<0b010, 0b0000, "smlad", int_arm_smlad>;
  2804. def t2SMLADX : T2DualHalfMulAdd<0b010, 0b0001, "smladx", int_arm_smladx>;
  2805. def t2SMLSD : T2DualHalfMulAdd<0b100, 0b0000, "smlsd", int_arm_smlsd>;
  2806. def t2SMLSDX : T2DualHalfMulAdd<0b100, 0b0001, "smlsdx", int_arm_smlsdx>;
  2807. class T2DualHalfMulAddLong<bits<3> op22_20, bits<4> op7_4, string opc>
  2808. : T2FourReg_mac<1, op22_20, op7_4,
  2809. (outs rGPR:$Ra, rGPR:$Rd),
  2810. (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
  2811. IIC_iMAC64, opc, "\t$Ra, $Rd, $Rn, $Rm", []>,
  2812. RegConstraint<"$Ra = $RLo, $Rd = $RHi">,
  2813. Requires<[IsThumb2, HasDSP]>,
  2814. Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]>;
  2815. def t2SMLALD : T2DualHalfMulAddLong<0b100, 0b1100, "smlald">;
  2816. def t2SMLALDX : T2DualHalfMulAddLong<0b100, 0b1101, "smlaldx">;
  2817. def t2SMLSLD : T2DualHalfMulAddLong<0b101, 0b1100, "smlsld">;
  2818. def t2SMLSLDX : T2DualHalfMulAddLong<0b101, 0b1101, "smlsldx">;
  2819. def : Thumb2DSPPat<(ARMSmlald rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
  2820. (t2SMLALD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
  2821. def : Thumb2DSPPat<(ARMSmlaldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
  2822. (t2SMLALDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
  2823. def : Thumb2DSPPat<(ARMSmlsld rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
  2824. (t2SMLSLD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
  2825. def : Thumb2DSPPat<(ARMSmlsldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
  2826. (t2SMLSLDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
  2827. //===----------------------------------------------------------------------===//
  2828. // Division Instructions.
  2829. // Signed and unsigned division on v7-M
  2830. //
  2831. def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
  2832. "sdiv", "\t$Rd, $Rn, $Rm",
  2833. [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
  2834. Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>,
  2835. Sched<[WriteDIV]> {
  2836. let Inst{31-27} = 0b11111;
  2837. let Inst{26-21} = 0b011100;
  2838. let Inst{20} = 0b1;
  2839. let Inst{15-12} = 0b1111;
  2840. let Inst{7-4} = 0b1111;
  2841. }
  2842. def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
  2843. "udiv", "\t$Rd, $Rn, $Rm",
  2844. [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
  2845. Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>,
  2846. Sched<[WriteDIV]> {
  2847. let Inst{31-27} = 0b11111;
  2848. let Inst{26-21} = 0b011101;
  2849. let Inst{20} = 0b1;
  2850. let Inst{15-12} = 0b1111;
  2851. let Inst{7-4} = 0b1111;
  2852. }
  2853. //===----------------------------------------------------------------------===//
  2854. // Misc. Arithmetic Instructions.
  2855. //
  2856. class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
  2857. InstrItinClass itin, string opc, string asm, list<dag> pattern>
  2858. : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
  2859. let Inst{31-27} = 0b11111;
  2860. let Inst{26-22} = 0b01010;
  2861. let Inst{21-20} = op1;
  2862. let Inst{15-12} = 0b1111;
  2863. let Inst{7-6} = 0b10;
  2864. let Inst{5-4} = op2;
  2865. let Rn{3-0} = Rm;
  2866. }
  2867. def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
  2868. "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>,
  2869. Sched<[WriteALU]>;
  2870. def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
  2871. "rbit", "\t$Rd, $Rm",
  2872. [(set rGPR:$Rd, (bitreverse rGPR:$Rm))]>,
  2873. Sched<[WriteALU]>;
  2874. def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
  2875. "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>,
  2876. Sched<[WriteALU]>;
  2877. def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
  2878. "rev16", ".w\t$Rd, $Rm",
  2879. [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>,
  2880. Sched<[WriteALU]>;
  2881. def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
  2882. "revsh", ".w\t$Rd, $Rm",
  2883. [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>,
  2884. Sched<[WriteALU]>;
  2885. def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
  2886. (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
  2887. (t2REVSH rGPR:$Rm)>;
  2888. def t2PKHBT : T2ThreeReg<
  2889. (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
  2890. IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
  2891. [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
  2892. (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
  2893. 0xFFFF0000)))]>,
  2894. Requires<[HasDSP, IsThumb2]>,
  2895. Sched<[WriteALUsi, ReadALU]> {
  2896. let Inst{31-27} = 0b11101;
  2897. let Inst{26-25} = 0b01;
  2898. let Inst{24-20} = 0b01100;
  2899. let Inst{5} = 0; // BT form
  2900. let Inst{4} = 0;
  2901. bits<5> sh;
  2902. let Inst{14-12} = sh{4-2};
  2903. let Inst{7-6} = sh{1-0};
  2904. }
  2905. // Alternate cases for PKHBT where identities eliminate some nodes.
  2906. def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
  2907. (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
  2908. Requires<[HasDSP, IsThumb2]>;
  2909. def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
  2910. (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
  2911. Requires<[HasDSP, IsThumb2]>;
  2912. // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
  2913. // will match the pattern below.
  2914. def t2PKHTB : T2ThreeReg<
  2915. (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
  2916. IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
  2917. [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
  2918. (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
  2919. 0xFFFF)))]>,
  2920. Requires<[HasDSP, IsThumb2]>,
  2921. Sched<[WriteALUsi, ReadALU]> {
  2922. let Inst{31-27} = 0b11101;
  2923. let Inst{26-25} = 0b01;
  2924. let Inst{24-20} = 0b01100;
  2925. let Inst{5} = 1; // TB form
  2926. let Inst{4} = 0;
  2927. bits<5> sh;
  2928. let Inst{14-12} = sh{4-2};
  2929. let Inst{7-6} = sh{1-0};
  2930. }
  2931. // Alternate cases for PKHTB where identities eliminate some nodes. Note that
  2932. // a shift amount of 0 is *not legal* here, it is PKHBT instead.
  2933. // We also can not replace a srl (17..31) by an arithmetic shift we would use in
  2934. // pkhtb src1, src2, asr (17..31).
  2935. def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16:$sh)),
  2936. (t2PKHTB rGPR:$src1, rGPR:$src2, imm16:$sh)>,
  2937. Requires<[HasDSP, IsThumb2]>;
  2938. def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (sra rGPR:$src2, imm16_31:$sh)),
  2939. (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
  2940. Requires<[HasDSP, IsThumb2]>;
  2941. def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
  2942. (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
  2943. (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
  2944. Requires<[HasDSP, IsThumb2]>;
  2945. //===----------------------------------------------------------------------===//
  2946. // CRC32 Instructions
  2947. //
  2948. // Polynomials:
  2949. // + CRC32{B,H,W} 0x04C11DB7
  2950. // + CRC32C{B,H,W} 0x1EDC6F41
  2951. //
  2952. class T2I_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin>
  2953. : T2ThreeRegNoP<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary,
  2954. !strconcat("crc32", suffix, "\t$Rd, $Rn, $Rm"),
  2955. [(set rGPR:$Rd, (builtin rGPR:$Rn, rGPR:$Rm))]>,
  2956. Requires<[IsThumb2, HasV8, HasCRC]> {
  2957. let Inst{31-27} = 0b11111;
  2958. let Inst{26-21} = 0b010110;
  2959. let Inst{20} = C;
  2960. let Inst{15-12} = 0b1111;
  2961. let Inst{7-6} = 0b10;
  2962. let Inst{5-4} = sz;
  2963. }
  2964. def t2CRC32B : T2I_crc32<0, 0b00, "b", int_arm_crc32b>;
  2965. def t2CRC32CB : T2I_crc32<1, 0b00, "cb", int_arm_crc32cb>;
  2966. def t2CRC32H : T2I_crc32<0, 0b01, "h", int_arm_crc32h>;
  2967. def t2CRC32CH : T2I_crc32<1, 0b01, "ch", int_arm_crc32ch>;
  2968. def t2CRC32W : T2I_crc32<0, 0b10, "w", int_arm_crc32w>;
  2969. def t2CRC32CW : T2I_crc32<1, 0b10, "cw", int_arm_crc32cw>;
  2970. //===----------------------------------------------------------------------===//
  2971. // Comparison Instructions...
  2972. //
  2973. defm t2CMP : T2I_cmp_irs<0b1101, "cmp", GPRnopc,
  2974. IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, ARMcmp>;
  2975. def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
  2976. (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
  2977. def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
  2978. (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
  2979. def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
  2980. (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
  2981. let isCompare = 1, Defs = [CPSR] in {
  2982. // shifted imm
  2983. def t2CMNri : T2OneRegCmpImm<
  2984. (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi,
  2985. "cmn", ".w\t$Rn, $imm",
  2986. [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]>,
  2987. Sched<[WriteCMP, ReadALU]> {
  2988. let Inst{31-27} = 0b11110;
  2989. let Inst{25} = 0;
  2990. let Inst{24-21} = 0b1000;
  2991. let Inst{20} = 1; // The S bit.
  2992. let Inst{15} = 0;
  2993. let Inst{11-8} = 0b1111; // Rd
  2994. }
  2995. // register
  2996. def t2CMNzrr : T2TwoRegCmp<
  2997. (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr,
  2998. "cmn", ".w\t$Rn, $Rm",
  2999. [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
  3000. GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> {
  3001. let Inst{31-27} = 0b11101;
  3002. let Inst{26-25} = 0b01;
  3003. let Inst{24-21} = 0b1000;
  3004. let Inst{20} = 1; // The S bit.
  3005. let Inst{14-12} = 0b000; // imm3
  3006. let Inst{11-8} = 0b1111; // Rd
  3007. let Inst{7-6} = 0b00; // imm2
  3008. let Inst{5-4} = 0b00; // type
  3009. }
  3010. // shifted register
  3011. def t2CMNzrs : T2OneRegCmpShiftedReg<
  3012. (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi,
  3013. "cmn", ".w\t$Rn, $ShiftedRm",
  3014. [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
  3015. GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>,
  3016. Sched<[WriteCMPsi, ReadALU, ReadALU]> {
  3017. let Inst{31-27} = 0b11101;
  3018. let Inst{26-25} = 0b01;
  3019. let Inst{24-21} = 0b1000;
  3020. let Inst{20} = 1; // The S bit.
  3021. let Inst{11-8} = 0b1111; // Rd
  3022. }
  3023. }
  3024. // Assembler aliases w/o the ".w" suffix.
  3025. // No alias here for 'rr' version as not all instantiations of this multiclass
  3026. // want one (CMP in particular, does not).
  3027. def : t2InstAlias<"cmn${p} $Rn, $imm",
  3028. (t2CMNri GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>;
  3029. def : t2InstAlias<"cmn${p} $Rn, $shift",
  3030. (t2CMNzrs GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>;
  3031. def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
  3032. (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
  3033. def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
  3034. (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>;
  3035. defm t2TST : T2I_cmp_irs<0b0000, "tst", rGPR,
  3036. IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
  3037. BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
  3038. defm t2TEQ : T2I_cmp_irs<0b0100, "teq", rGPR,
  3039. IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
  3040. BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
  3041. // Conditional moves
  3042. let hasSideEffects = 0 in {
  3043. let isCommutable = 1, isSelect = 1 in
  3044. def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
  3045. (ins rGPR:$false, rGPR:$Rm, cmovpred:$p),
  3046. 4, IIC_iCMOVr,
  3047. [(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm,
  3048. cmovpred:$p))]>,
  3049. RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
  3050. let isMoveImm = 1 in
  3051. def t2MOVCCi
  3052. : t2PseudoInst<(outs rGPR:$Rd),
  3053. (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
  3054. 4, IIC_iCMOVi,
  3055. [(set rGPR:$Rd, (ARMcmov rGPR:$false,t2_so_imm:$imm,
  3056. cmovpred:$p))]>,
  3057. RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
  3058. let isCodeGenOnly = 1 in {
  3059. let isMoveImm = 1 in
  3060. def t2MOVCCi16
  3061. : t2PseudoInst<(outs rGPR:$Rd),
  3062. (ins rGPR:$false, imm0_65535_expr:$imm, cmovpred:$p),
  3063. 4, IIC_iCMOVi,
  3064. [(set rGPR:$Rd, (ARMcmov rGPR:$false, imm0_65535:$imm,
  3065. cmovpred:$p))]>,
  3066. RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
  3067. let isMoveImm = 1 in
  3068. def t2MVNCCi
  3069. : t2PseudoInst<(outs rGPR:$Rd),
  3070. (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
  3071. 4, IIC_iCMOVi,
  3072. [(set rGPR:$Rd,
  3073. (ARMcmov rGPR:$false, t2_so_imm_not:$imm,
  3074. cmovpred:$p))]>,
  3075. RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
  3076. class MOVCCShPseudo<SDPatternOperator opnode, Operand ty>
  3077. : t2PseudoInst<(outs rGPR:$Rd),
  3078. (ins rGPR:$false, rGPR:$Rm, i32imm:$imm, cmovpred:$p),
  3079. 4, IIC_iCMOVsi,
  3080. [(set rGPR:$Rd, (ARMcmov rGPR:$false,
  3081. (opnode rGPR:$Rm, (i32 ty:$imm)),
  3082. cmovpred:$p))]>,
  3083. RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
  3084. def t2MOVCClsl : MOVCCShPseudo<shl, imm0_31>;
  3085. def t2MOVCClsr : MOVCCShPseudo<srl, imm_sr>;
  3086. def t2MOVCCasr : MOVCCShPseudo<sra, imm_sr>;
  3087. def t2MOVCCror : MOVCCShPseudo<rotr, imm0_31>;
  3088. let isMoveImm = 1 in
  3089. def t2MOVCCi32imm
  3090. : t2PseudoInst<(outs rGPR:$dst),
  3091. (ins rGPR:$false, i32imm:$src, cmovpred:$p),
  3092. 8, IIC_iCMOVix2,
  3093. [(set rGPR:$dst, (ARMcmov rGPR:$false, imm:$src,
  3094. cmovpred:$p))]>,
  3095. RegConstraint<"$false = $dst">;
  3096. } // isCodeGenOnly = 1
  3097. } // hasSideEffects
  3098. //===----------------------------------------------------------------------===//
  3099. // Atomic operations intrinsics
  3100. //
  3101. // memory barriers protect the atomic sequences
  3102. let hasSideEffects = 1 in {
  3103. def t2DMB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
  3104. "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>,
  3105. Requires<[IsThumb, HasDB]> {
  3106. bits<4> opt;
  3107. let Inst{31-4} = 0xf3bf8f5;
  3108. let Inst{3-0} = opt;
  3109. }
  3110. def t2DSB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
  3111. "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>,
  3112. Requires<[IsThumb, HasDB]> {
  3113. bits<4> opt;
  3114. let Inst{31-4} = 0xf3bf8f4;
  3115. let Inst{3-0} = opt;
  3116. }
  3117. def t2ISB : T2I<(outs), (ins instsyncb_opt:$opt), NoItinerary,
  3118. "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>,
  3119. Requires<[IsThumb, HasDB]> {
  3120. bits<4> opt;
  3121. let Inst{31-4} = 0xf3bf8f6;
  3122. let Inst{3-0} = opt;
  3123. }
  3124. let hasNoSchedulingInfo = 1 in
  3125. def t2TSB : T2I<(outs), (ins tsb_opt:$opt), NoItinerary,
  3126. "tsb", "\t$opt", []>, Requires<[IsThumb, HasV8_4a]> {
  3127. let Inst{31-0} = 0xf3af8012;
  3128. }
  3129. }
  3130. // Armv8.5-A speculation barrier
  3131. def t2SB : Thumb2XI<(outs), (ins), AddrModeNone, 4, NoItinerary, "sb", "", []>,
  3132. Requires<[IsThumb2, HasSB]>, Sched<[]> {
  3133. let Inst{31-0} = 0xf3bf8f70;
  3134. let Unpredictable = 0x000f2f0f;
  3135. let hasSideEffects = 1;
  3136. }
  3137. class T2I_ldrex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
  3138. InstrItinClass itin, string opc, string asm, string cstr,
  3139. list<dag> pattern, bits<4> rt2 = 0b1111>
  3140. : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
  3141. let Inst{31-27} = 0b11101;
  3142. let Inst{26-20} = 0b0001101;
  3143. let Inst{11-8} = rt2;
  3144. let Inst{7-4} = opcod;
  3145. let Inst{3-0} = 0b1111;
  3146. bits<4> addr;
  3147. bits<4> Rt;
  3148. let Inst{19-16} = addr;
  3149. let Inst{15-12} = Rt;
  3150. }
  3151. class T2I_strex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
  3152. InstrItinClass itin, string opc, string asm, string cstr,
  3153. list<dag> pattern, bits<4> rt2 = 0b1111>
  3154. : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
  3155. let Inst{31-27} = 0b11101;
  3156. let Inst{26-20} = 0b0001100;
  3157. let Inst{11-8} = rt2;
  3158. let Inst{7-4} = opcod;
  3159. bits<4> Rd;
  3160. bits<4> addr;
  3161. bits<4> Rt;
  3162. let Inst{3-0} = Rd;
  3163. let Inst{19-16} = addr;
  3164. let Inst{15-12} = Rt;
  3165. }
  3166. let mayLoad = 1 in {
  3167. def t2LDREXB : T2I_ldrex<0b0100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
  3168. AddrModeNone, 4, NoItinerary,
  3169. "ldrexb", "\t$Rt, $addr", "",
  3170. [(set rGPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>,
  3171. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>;
  3172. def t2LDREXH : T2I_ldrex<0b0101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
  3173. AddrModeNone, 4, NoItinerary,
  3174. "ldrexh", "\t$Rt, $addr", "",
  3175. [(set rGPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>,
  3176. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>;
  3177. def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
  3178. AddrModeT2_ldrex, 4, NoItinerary,
  3179. "ldrex", "\t$Rt, $addr", "",
  3180. [(set rGPR:$Rt, (ldrex_4 t2addrmode_imm0_1020s4:$addr))]>,
  3181. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]> {
  3182. bits<4> Rt;
  3183. bits<12> addr;
  3184. let Inst{31-27} = 0b11101;
  3185. let Inst{26-20} = 0b0000101;
  3186. let Inst{19-16} = addr{11-8};
  3187. let Inst{15-12} = Rt;
  3188. let Inst{11-8} = 0b1111;
  3189. let Inst{7-0} = addr{7-0};
  3190. }
  3191. let hasExtraDefRegAllocReq = 1 in
  3192. def t2LDREXD : T2I_ldrex<0b0111, (outs rGPR:$Rt, rGPR:$Rt2),
  3193. (ins addr_offset_none:$addr),
  3194. AddrModeNone, 4, NoItinerary,
  3195. "ldrexd", "\t$Rt, $Rt2, $addr", "",
  3196. [], {?, ?, ?, ?}>,
  3197. Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteLd]> {
  3198. bits<4> Rt2;
  3199. let Inst{11-8} = Rt2;
  3200. }
  3201. def t2LDAEXB : T2I_ldrex<0b1100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
  3202. AddrModeNone, 4, NoItinerary,
  3203. "ldaexb", "\t$Rt, $addr", "",
  3204. [(set rGPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>,
  3205. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>;
  3206. def t2LDAEXH : T2I_ldrex<0b1101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
  3207. AddrModeNone, 4, NoItinerary,
  3208. "ldaexh", "\t$Rt, $addr", "",
  3209. [(set rGPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>,
  3210. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>;
  3211. def t2LDAEX : Thumb2I<(outs rGPR:$Rt), (ins addr_offset_none:$addr),
  3212. AddrModeNone, 4, NoItinerary,
  3213. "ldaex", "\t$Rt, $addr", "",
  3214. [(set rGPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>,
  3215. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]> {
  3216. bits<4> Rt;
  3217. bits<4> addr;
  3218. let Inst{31-27} = 0b11101;
  3219. let Inst{26-20} = 0b0001101;
  3220. let Inst{19-16} = addr;
  3221. let Inst{15-12} = Rt;
  3222. let Inst{11-8} = 0b1111;
  3223. let Inst{7-0} = 0b11101111;
  3224. }
  3225. let hasExtraDefRegAllocReq = 1 in
  3226. def t2LDAEXD : T2I_ldrex<0b1111, (outs rGPR:$Rt, rGPR:$Rt2),
  3227. (ins addr_offset_none:$addr),
  3228. AddrModeNone, 4, NoItinerary,
  3229. "ldaexd", "\t$Rt, $Rt2, $addr", "",
  3230. [], {?, ?, ?, ?}>, Requires<[IsThumb,
  3231. HasAcquireRelease, HasV7Clrex, IsNotMClass]>, Sched<[WriteLd]> {
  3232. bits<4> Rt2;
  3233. let Inst{11-8} = Rt2;
  3234. let Inst{7} = 1;
  3235. }
  3236. }
  3237. let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
  3238. def t2STREXB : T2I_strex<0b0100, (outs rGPR:$Rd),
  3239. (ins rGPR:$Rt, addr_offset_none:$addr),
  3240. AddrModeNone, 4, NoItinerary,
  3241. "strexb", "\t$Rd, $Rt, $addr", "",
  3242. [(set rGPR:$Rd,
  3243. (strex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
  3244. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>;
  3245. def t2STREXH : T2I_strex<0b0101, (outs rGPR:$Rd),
  3246. (ins rGPR:$Rt, addr_offset_none:$addr),
  3247. AddrModeNone, 4, NoItinerary,
  3248. "strexh", "\t$Rd, $Rt, $addr", "",
  3249. [(set rGPR:$Rd,
  3250. (strex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
  3251. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>;
  3252. def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
  3253. t2addrmode_imm0_1020s4:$addr),
  3254. AddrModeT2_ldrex, 4, NoItinerary,
  3255. "strex", "\t$Rd, $Rt, $addr", "",
  3256. [(set rGPR:$Rd,
  3257. (strex_4 rGPR:$Rt, t2addrmode_imm0_1020s4:$addr))]>,
  3258. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]> {
  3259. bits<4> Rd;
  3260. bits<4> Rt;
  3261. bits<12> addr;
  3262. let Inst{31-27} = 0b11101;
  3263. let Inst{26-20} = 0b0000100;
  3264. let Inst{19-16} = addr{11-8};
  3265. let Inst{15-12} = Rt;
  3266. let Inst{11-8} = Rd;
  3267. let Inst{7-0} = addr{7-0};
  3268. }
  3269. let hasExtraSrcRegAllocReq = 1 in
  3270. def t2STREXD : T2I_strex<0b0111, (outs rGPR:$Rd),
  3271. (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
  3272. AddrModeNone, 4, NoItinerary,
  3273. "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
  3274. {?, ?, ?, ?}>,
  3275. Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteST]> {
  3276. bits<4> Rt2;
  3277. let Inst{11-8} = Rt2;
  3278. }
  3279. def t2STLEXB : T2I_strex<0b1100, (outs rGPR:$Rd),
  3280. (ins rGPR:$Rt, addr_offset_none:$addr),
  3281. AddrModeNone, 4, NoItinerary,
  3282. "stlexb", "\t$Rd, $Rt, $addr", "",
  3283. [(set rGPR:$Rd,
  3284. (stlex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
  3285. Requires<[IsThumb, HasAcquireRelease,
  3286. HasV7Clrex]>, Sched<[WriteST]>;
  3287. def t2STLEXH : T2I_strex<0b1101, (outs rGPR:$Rd),
  3288. (ins rGPR:$Rt, addr_offset_none:$addr),
  3289. AddrModeNone, 4, NoItinerary,
  3290. "stlexh", "\t$Rd, $Rt, $addr", "",
  3291. [(set rGPR:$Rd,
  3292. (stlex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
  3293. Requires<[IsThumb, HasAcquireRelease,
  3294. HasV7Clrex]>, Sched<[WriteST]>;
  3295. def t2STLEX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
  3296. addr_offset_none:$addr),
  3297. AddrModeNone, 4, NoItinerary,
  3298. "stlex", "\t$Rd, $Rt, $addr", "",
  3299. [(set rGPR:$Rd,
  3300. (stlex_4 rGPR:$Rt, addr_offset_none:$addr))]>,
  3301. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>,
  3302. Sched<[WriteST]> {
  3303. bits<4> Rd;
  3304. bits<4> Rt;
  3305. bits<4> addr;
  3306. let Inst{31-27} = 0b11101;
  3307. let Inst{26-20} = 0b0001100;
  3308. let Inst{19-16} = addr;
  3309. let Inst{15-12} = Rt;
  3310. let Inst{11-4} = 0b11111110;
  3311. let Inst{3-0} = Rd;
  3312. }
  3313. let hasExtraSrcRegAllocReq = 1 in
  3314. def t2STLEXD : T2I_strex<0b1111, (outs rGPR:$Rd),
  3315. (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
  3316. AddrModeNone, 4, NoItinerary,
  3317. "stlexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
  3318. {?, ?, ?, ?}>, Requires<[IsThumb, HasAcquireRelease,
  3319. HasV7Clrex, IsNotMClass]>, Sched<[WriteST]> {
  3320. bits<4> Rt2;
  3321. let Inst{11-8} = Rt2;
  3322. }
  3323. }
  3324. def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", [(int_arm_clrex)]>,
  3325. Requires<[IsThumb, HasV7Clrex]> {
  3326. let Inst{31-16} = 0xf3bf;
  3327. let Inst{15-14} = 0b10;
  3328. let Inst{13} = 0;
  3329. let Inst{12} = 0;
  3330. let Inst{11-8} = 0b1111;
  3331. let Inst{7-4} = 0b0010;
  3332. let Inst{3-0} = 0b1111;
  3333. }
  3334. def : T2Pat<(and (ldrex_1 addr_offset_none:$addr), 0xff),
  3335. (t2LDREXB addr_offset_none:$addr)>,
  3336. Requires<[IsThumb, HasV8MBaseline]>;
  3337. def : T2Pat<(and (ldrex_2 addr_offset_none:$addr), 0xffff),
  3338. (t2LDREXH addr_offset_none:$addr)>,
  3339. Requires<[IsThumb, HasV8MBaseline]>;
  3340. def : T2Pat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
  3341. (t2STREXB GPR:$Rt, addr_offset_none:$addr)>,
  3342. Requires<[IsThumb, HasV8MBaseline]>;
  3343. def : T2Pat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
  3344. (t2STREXH GPR:$Rt, addr_offset_none:$addr)>,
  3345. Requires<[IsThumb, HasV8MBaseline]>;
  3346. def : T2Pat<(and (ldaex_1 addr_offset_none:$addr), 0xff),
  3347. (t2LDAEXB addr_offset_none:$addr)>,
  3348. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
  3349. def : T2Pat<(and (ldaex_2 addr_offset_none:$addr), 0xffff),
  3350. (t2LDAEXH addr_offset_none:$addr)>,
  3351. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
  3352. def : T2Pat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
  3353. (t2STLEXB GPR:$Rt, addr_offset_none:$addr)>,
  3354. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
  3355. def : T2Pat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
  3356. (t2STLEXH GPR:$Rt, addr_offset_none:$addr)>,
  3357. Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
  3358. //===----------------------------------------------------------------------===//
  3359. // SJLJ Exception handling intrinsics
  3360. // eh_sjlj_setjmp() is an instruction sequence to store the return
  3361. // address and save #0 in R0 for the non-longjmp case.
  3362. // Since by its nature we may be coming from some other function to get
  3363. // here, and we're using the stack frame for the containing function to
  3364. // save/restore registers, we can't keep anything live in regs across
  3365. // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
  3366. // when we get here from a longjmp(). We force everything out of registers
  3367. // except for our own input by listing the relevant registers in Defs. By
  3368. // doing so, we also cause the prologue/epilogue code to actively preserve
  3369. // all of the callee-saved registers, which is exactly what we want.
  3370. // $val is a scratch register for our use.
  3371. let Defs =
  3372. [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
  3373. Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
  3374. hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
  3375. usesCustomInserter = 1 in {
  3376. def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
  3377. AddrModeNone, 0, NoItinerary, "", "",
  3378. [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
  3379. Requires<[IsThumb2, HasVFP2]>;
  3380. }
  3381. let Defs =
  3382. [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
  3383. hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
  3384. usesCustomInserter = 1 in {
  3385. def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
  3386. AddrModeNone, 0, NoItinerary, "", "",
  3387. [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
  3388. Requires<[IsThumb2, NoVFP]>;
  3389. }
  3390. //===----------------------------------------------------------------------===//
  3391. // Control-Flow Instructions
  3392. //
  3393. // FIXME: remove when we have a way to marking a MI with these properties.
  3394. // FIXME: Should pc be an implicit operand like PICADD, etc?
  3395. let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
  3396. hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
  3397. def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
  3398. reglist:$regs, variable_ops),
  3399. 4, IIC_iLoad_mBr, [],
  3400. (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
  3401. RegConstraint<"$Rn = $wb">;
  3402. let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
  3403. let isPredicable = 1 in
  3404. def t2B : T2I<(outs), (ins thumb_br_target:$target), IIC_Br,
  3405. "b", ".w\t$target",
  3406. [(br bb:$target)]>, Sched<[WriteBr]>,
  3407. Requires<[IsThumb, HasV8MBaseline]> {
  3408. let Inst{31-27} = 0b11110;
  3409. let Inst{15-14} = 0b10;
  3410. let Inst{12} = 1;
  3411. bits<24> target;
  3412. let Inst{26} = target{23};
  3413. let Inst{13} = target{22};
  3414. let Inst{11} = target{21};
  3415. let Inst{25-16} = target{20-11};
  3416. let Inst{10-0} = target{10-0};
  3417. let DecoderMethod = "DecodeT2BInstruction";
  3418. let AsmMatchConverter = "cvtThumbBranches";
  3419. }
  3420. let Size = 4, isNotDuplicable = 1, isBranch = 1, isTerminator = 1,
  3421. isBarrier = 1, isIndirectBranch = 1 in {
  3422. // available in both v8-M.Baseline and Thumb2 targets
  3423. def t2BR_JT : t2basePseudoInst<(outs),
  3424. (ins GPR:$target, GPR:$index, i32imm:$jt),
  3425. 0, IIC_Br,
  3426. [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt)]>,
  3427. Sched<[WriteBr]>;
  3428. // FIXME: Add a case that can be predicated.
  3429. def t2TBB_JT : t2PseudoInst<(outs),
  3430. (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
  3431. Sched<[WriteBr]>;
  3432. def t2TBH_JT : t2PseudoInst<(outs),
  3433. (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
  3434. Sched<[WriteBr]>;
  3435. def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
  3436. "tbb", "\t$addr", []>, Sched<[WriteBrTbl]> {
  3437. bits<4> Rn;
  3438. bits<4> Rm;
  3439. let Inst{31-20} = 0b111010001101;
  3440. let Inst{19-16} = Rn;
  3441. let Inst{15-5} = 0b11110000000;
  3442. let Inst{4} = 0; // B form
  3443. let Inst{3-0} = Rm;
  3444. let DecoderMethod = "DecodeThumbTableBranch";
  3445. }
  3446. def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
  3447. "tbh", "\t$addr", []>, Sched<[WriteBrTbl]> {
  3448. bits<4> Rn;
  3449. bits<4> Rm;
  3450. let Inst{31-20} = 0b111010001101;
  3451. let Inst{19-16} = Rn;
  3452. let Inst{15-5} = 0b11110000000;
  3453. let Inst{4} = 1; // H form
  3454. let Inst{3-0} = Rm;
  3455. let DecoderMethod = "DecodeThumbTableBranch";
  3456. }
  3457. } // isNotDuplicable, isIndirectBranch
  3458. } // isBranch, isTerminator, isBarrier
  3459. // FIXME: should be able to write a pattern for ARMBrcond, but can't use
  3460. // a two-value operand where a dag node expects ", "two operands. :(
  3461. let isBranch = 1, isTerminator = 1 in
  3462. def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
  3463. "b", ".w\t$target",
  3464. [/*(ARMbrcond bb:$target, imm:$cc)*/]>, Sched<[WriteBr]> {
  3465. let Inst{31-27} = 0b11110;
  3466. let Inst{15-14} = 0b10;
  3467. let Inst{12} = 0;
  3468. bits<4> p;
  3469. let Inst{25-22} = p;
  3470. bits<21> target;
  3471. let Inst{26} = target{20};
  3472. let Inst{11} = target{19};
  3473. let Inst{13} = target{18};
  3474. let Inst{21-16} = target{17-12};
  3475. let Inst{10-0} = target{11-1};
  3476. let DecoderMethod = "DecodeThumb2BCCInstruction";
  3477. let AsmMatchConverter = "cvtThumbBranches";
  3478. }
  3479. // Tail calls. The MachO version of thumb tail calls uses a t2 branch, so
  3480. // it goes here.
  3481. let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
  3482. // IOS version.
  3483. let Uses = [SP] in
  3484. def tTAILJMPd: tPseudoExpand<(outs),
  3485. (ins thumb_br_target:$dst, pred:$p),
  3486. 4, IIC_Br, [],
  3487. (t2B thumb_br_target:$dst, pred:$p)>,
  3488. Requires<[IsThumb2, IsMachO]>, Sched<[WriteBr]>;
  3489. }
  3490. // IT block
  3491. let Defs = [ITSTATE] in
  3492. def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
  3493. AddrModeNone, 2, IIC_iALUx,
  3494. "it$mask\t$cc", "", []>,
  3495. ComplexDeprecationPredicate<"IT"> {
  3496. // 16-bit instruction.
  3497. let Inst{31-16} = 0x0000;
  3498. let Inst{15-8} = 0b10111111;
  3499. bits<4> cc;
  3500. bits<4> mask;
  3501. let Inst{7-4} = cc;
  3502. let Inst{3-0} = mask;
  3503. let DecoderMethod = "DecodeIT";
  3504. }
  3505. // Branch and Exchange Jazelle -- for disassembly only
  3506. // Rm = Inst{19-16}
  3507. let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
  3508. def t2BXJ : T2I<(outs), (ins GPRnopc:$func), NoItinerary, "bxj", "\t$func", []>,
  3509. Sched<[WriteBr]>, Requires<[IsThumb2, IsNotMClass]> {
  3510. bits<4> func;
  3511. let Inst{31-27} = 0b11110;
  3512. let Inst{26} = 0;
  3513. let Inst{25-20} = 0b111100;
  3514. let Inst{19-16} = func;
  3515. let Inst{15-0} = 0b1000111100000000;
  3516. }
  3517. // Compare and branch on zero / non-zero
  3518. let isBranch = 1, isTerminator = 1 in {
  3519. def tCBZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
  3520. "cbz\t$Rn, $target", []>,
  3521. T1Misc<{0,0,?,1,?,?,?}>,
  3522. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
  3523. // A8.6.27
  3524. bits<6> target;
  3525. bits<3> Rn;
  3526. let Inst{9} = target{5};
  3527. let Inst{7-3} = target{4-0};
  3528. let Inst{2-0} = Rn;
  3529. }
  3530. def tCBNZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
  3531. "cbnz\t$Rn, $target", []>,
  3532. T1Misc<{1,0,?,1,?,?,?}>,
  3533. Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
  3534. // A8.6.27
  3535. bits<6> target;
  3536. bits<3> Rn;
  3537. let Inst{9} = target{5};
  3538. let Inst{7-3} = target{4-0};
  3539. let Inst{2-0} = Rn;
  3540. }
  3541. }
  3542. // Change Processor State is a system instruction.
  3543. // FIXME: Since the asm parser has currently no clean way to handle optional
  3544. // operands, create 3 versions of the same instruction. Once there's a clean
  3545. // framework to represent optional operands, change this behavior.
  3546. class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
  3547. !strconcat("cps", asm_op), []>,
  3548. Requires<[IsThumb2, IsNotMClass]> {
  3549. bits<2> imod;
  3550. bits<3> iflags;
  3551. bits<5> mode;
  3552. bit M;
  3553. let Inst{31-11} = 0b111100111010111110000;
  3554. let Inst{10-9} = imod;
  3555. let Inst{8} = M;
  3556. let Inst{7-5} = iflags;
  3557. let Inst{4-0} = mode;
  3558. let DecoderMethod = "DecodeT2CPSInstruction";
  3559. }
  3560. let M = 1 in
  3561. def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
  3562. "$imod\t$iflags, $mode">;
  3563. let mode = 0, M = 0 in
  3564. def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
  3565. "$imod.w\t$iflags">;
  3566. let imod = 0, iflags = 0, M = 1 in
  3567. def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
  3568. def : t2InstAlias<"cps$imod.w $iflags, $mode",
  3569. (t2CPS3p imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 0>;
  3570. def : t2InstAlias<"cps.w $mode", (t2CPS1p imm0_31:$mode), 0>;
  3571. // A6.3.4 Branches and miscellaneous control
  3572. // Table A6-14 Change Processor State, and hint instructions
  3573. def t2HINT : T2I<(outs), (ins imm0_239:$imm), NoItinerary, "hint", ".w\t$imm",
  3574. [(int_arm_hint imm0_239:$imm)]> {
  3575. bits<8> imm;
  3576. let Inst{31-3} = 0b11110011101011111000000000000;
  3577. let Inst{7-0} = imm;
  3578. }
  3579. def : t2InstAlias<"hint$p $imm", (t2HINT imm0_239:$imm, pred:$p), 0>;
  3580. def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p), 1>;
  3581. def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p), 1>;
  3582. def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p), 1>;
  3583. def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p), 1>;
  3584. def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p), 1>;
  3585. def : t2InstAlias<"sevl$p.w", (t2HINT 5, pred:$p), 1> {
  3586. let Predicates = [IsThumb2, HasV8];
  3587. }
  3588. def : t2InstAlias<"esb$p.w", (t2HINT 16, pred:$p), 1> {
  3589. let Predicates = [IsThumb2, HasRAS];
  3590. }
  3591. def : t2InstAlias<"esb$p", (t2HINT 16, pred:$p), 0> {
  3592. let Predicates = [IsThumb2, HasRAS];
  3593. }
  3594. def : t2InstAlias<"csdb$p.w", (t2HINT 20, pred:$p), 0>;
  3595. def : t2InstAlias<"csdb$p", (t2HINT 20, pred:$p), 1>;
  3596. def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt",
  3597. [(int_arm_dbg imm0_15:$opt)]> {
  3598. bits<4> opt;
  3599. let Inst{31-20} = 0b111100111010;
  3600. let Inst{19-16} = 0b1111;
  3601. let Inst{15-8} = 0b10000000;
  3602. let Inst{7-4} = 0b1111;
  3603. let Inst{3-0} = opt;
  3604. }
  3605. // Secure Monitor Call is a system instruction.
  3606. // Option = Inst{19-16}
  3607. let isCall = 1, Uses = [SP] in
  3608. def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
  3609. []>, Requires<[IsThumb2, HasTrustZone]> {
  3610. let Inst{31-27} = 0b11110;
  3611. let Inst{26-20} = 0b1111111;
  3612. let Inst{15-12} = 0b1000;
  3613. bits<4> opt;
  3614. let Inst{19-16} = opt;
  3615. }
  3616. class T2DCPS<bits<2> opt, string opc>
  3617. : T2I<(outs), (ins), NoItinerary, opc, "", []>, Requires<[IsThumb2, HasV8]> {
  3618. let Inst{31-27} = 0b11110;
  3619. let Inst{26-20} = 0b1111000;
  3620. let Inst{19-16} = 0b1111;
  3621. let Inst{15-12} = 0b1000;
  3622. let Inst{11-2} = 0b0000000000;
  3623. let Inst{1-0} = opt;
  3624. }
  3625. def t2DCPS1 : T2DCPS<0b01, "dcps1">;
  3626. def t2DCPS2 : T2DCPS<0b10, "dcps2">;
  3627. def t2DCPS3 : T2DCPS<0b11, "dcps3">;
  3628. class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
  3629. string opc, string asm, list<dag> pattern>
  3630. : T2I<oops, iops, itin, opc, asm, pattern>,
  3631. Requires<[IsThumb2,IsNotMClass]> {
  3632. bits<5> mode;
  3633. let Inst{31-25} = 0b1110100;
  3634. let Inst{24-23} = Op;
  3635. let Inst{22} = 0;
  3636. let Inst{21} = W;
  3637. let Inst{20-16} = 0b01101;
  3638. let Inst{15-5} = 0b11000000000;
  3639. let Inst{4-0} = mode{4-0};
  3640. }
  3641. // Store Return State is a system instruction.
  3642. def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
  3643. "srsdb", "\tsp!, $mode", []>;
  3644. def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
  3645. "srsdb","\tsp, $mode", []>;
  3646. def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
  3647. "srsia","\tsp!, $mode", []>;
  3648. def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
  3649. "srsia","\tsp, $mode", []>;
  3650. def : t2InstAlias<"srsdb${p} $mode", (t2SRSDB imm0_31:$mode, pred:$p)>;
  3651. def : t2InstAlias<"srsdb${p} $mode!", (t2SRSDB_UPD imm0_31:$mode, pred:$p)>;
  3652. def : t2InstAlias<"srsia${p} $mode", (t2SRSIA imm0_31:$mode, pred:$p)>;
  3653. def : t2InstAlias<"srsia${p} $mode!", (t2SRSIA_UPD imm0_31:$mode, pred:$p)>;
  3654. // Return From Exception is a system instruction.
  3655. let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
  3656. class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
  3657. string opc, string asm, list<dag> pattern>
  3658. : T2I<oops, iops, itin, opc, asm, pattern>,
  3659. Requires<[IsThumb2,IsNotMClass]> {
  3660. let Inst{31-20} = op31_20{11-0};
  3661. bits<4> Rn;
  3662. let Inst{19-16} = Rn;
  3663. let Inst{15-0} = 0xc000;
  3664. }
  3665. def t2RFEDBW : T2RFE<0b111010000011,
  3666. (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
  3667. [/* For disassembly only; pattern left blank */]>;
  3668. def t2RFEDB : T2RFE<0b111010000001,
  3669. (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
  3670. [/* For disassembly only; pattern left blank */]>;
  3671. def t2RFEIAW : T2RFE<0b111010011011,
  3672. (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
  3673. [/* For disassembly only; pattern left blank */]>;
  3674. def t2RFEIA : T2RFE<0b111010011001,
  3675. (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
  3676. [/* For disassembly only; pattern left blank */]>;
  3677. // B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction.
  3678. // Exception return instruction is "subs pc, lr, #imm".
  3679. let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
  3680. def t2SUBS_PC_LR : T2I <(outs), (ins imm0_255:$imm), NoItinerary,
  3681. "subs", "\tpc, lr, $imm",
  3682. [(ARMintretflag imm0_255:$imm)]>,
  3683. Requires<[IsThumb2,IsNotMClass]> {
  3684. let Inst{31-8} = 0b111100111101111010001111;
  3685. bits<8> imm;
  3686. let Inst{7-0} = imm;
  3687. }
  3688. // Hypervisor Call is a system instruction.
  3689. let isCall = 1 in {
  3690. def t2HVC : T2XI <(outs), (ins imm0_65535:$imm16), IIC_Br, "hvc.w\t$imm16", []>,
  3691. Requires<[IsThumb2, HasVirtualization]>, Sched<[WriteBr]> {
  3692. bits<16> imm16;
  3693. let Inst{31-20} = 0b111101111110;
  3694. let Inst{19-16} = imm16{15-12};
  3695. let Inst{15-12} = 0b1000;
  3696. let Inst{11-0} = imm16{11-0};
  3697. }
  3698. }
  3699. // Alias for HVC without the ".w" optional width specifier
  3700. def : t2InstAlias<"hvc\t$imm16", (t2HVC imm0_65535:$imm16)>;
  3701. // ERET - Return from exception in Hypervisor mode.
  3702. // B9.3.3, B9.3.20: ERET is an alias for "SUBS PC, LR, #0" in an implementation that
  3703. // includes virtualization extensions.
  3704. def t2ERET : InstAlias<"eret${p}", (t2SUBS_PC_LR 0, pred:$p), 1>,
  3705. Requires<[IsThumb2, HasVirtualization]>;
  3706. //===----------------------------------------------------------------------===//
  3707. // Non-Instruction Patterns
  3708. //
  3709. // 32-bit immediate using movw + movt.
  3710. // This is a single pseudo instruction to make it re-materializable.
  3711. // FIXME: Remove this when we can do generalized remat.
  3712. let isReMaterializable = 1, isMoveImm = 1 in
  3713. def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
  3714. [(set rGPR:$dst, (i32 imm:$src))]>,
  3715. Requires<[IsThumb, UseMovt]>;
  3716. // Pseudo instruction that combines movw + movt + add pc (if pic).
  3717. // It also makes it possible to rematerialize the instructions.
  3718. // FIXME: Remove this when we can do generalized remat and when machine licm
  3719. // can properly the instructions.
  3720. let isReMaterializable = 1 in {
  3721. def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
  3722. IIC_iMOVix2addpc,
  3723. [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
  3724. Requires<[IsThumb, HasV8MBaseline, UseMovtInPic]>;
  3725. }
  3726. def : T2Pat<(ARMWrapperPIC tglobaltlsaddr :$dst),
  3727. (t2MOV_ga_pcrel tglobaltlsaddr:$dst)>,
  3728. Requires<[IsThumb2, UseMovtInPic]>;
  3729. def : T2Pat<(ARMWrapper tglobaltlsaddr:$dst),
  3730. (t2MOVi32imm tglobaltlsaddr:$dst)>,
  3731. Requires<[IsThumb2, UseMovt]>;
  3732. // ConstantPool, GlobalAddress, and JumpTable
  3733. def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
  3734. def : T2Pat<(ARMWrapper texternalsym :$dst), (t2MOVi32imm texternalsym :$dst)>,
  3735. Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
  3736. def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
  3737. Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
  3738. def : T2Pat<(ARMWrapperJT tjumptable:$dst), (t2LEApcrelJT tjumptable:$dst)>;
  3739. // Pseudo instruction that combines ldr from constpool and add pc. This should
  3740. // be expanded into two instructions late to allow if-conversion and
  3741. // scheduling.
  3742. let canFoldAsLoad = 1, isReMaterializable = 1 in
  3743. def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
  3744. IIC_iLoadiALU,
  3745. [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
  3746. imm:$cp))]>,
  3747. Requires<[IsThumb2]>;
  3748. // Pseudo instruction that combines movs + predicated rsbmi
  3749. // to implement integer ABS
  3750. let usesCustomInserter = 1, Defs = [CPSR], hasNoSchedulingInfo = 1 in {
  3751. def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
  3752. NoItinerary, []>, Requires<[IsThumb2]>;
  3753. }
  3754. //===----------------------------------------------------------------------===//
  3755. // Coprocessor load/store -- for disassembly only
  3756. //
  3757. class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm, list<dag> pattern>
  3758. : T2I<oops, iops, NoItinerary, opc, asm, pattern> {
  3759. let Inst{31-28} = op31_28;
  3760. let Inst{27-25} = 0b110;
  3761. }
  3762. multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm, list<dag> pattern> {
  3763. def _OFFSET : T2CI<op31_28,
  3764. (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
  3765. asm, "\t$cop, $CRd, $addr", pattern> {
  3766. bits<13> addr;
  3767. bits<4> cop;
  3768. bits<4> CRd;
  3769. let Inst{24} = 1; // P = 1
  3770. let Inst{23} = addr{8};
  3771. let Inst{22} = Dbit;
  3772. let Inst{21} = 0; // W = 0
  3773. let Inst{20} = load;
  3774. let Inst{19-16} = addr{12-9};
  3775. let Inst{15-12} = CRd;
  3776. let Inst{11-8} = cop;
  3777. let Inst{7-0} = addr{7-0};
  3778. let DecoderMethod = "DecodeCopMemInstruction";
  3779. }
  3780. def _PRE : T2CI<op31_28,
  3781. (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr),
  3782. asm, "\t$cop, $CRd, $addr!", []> {
  3783. bits<13> addr;
  3784. bits<4> cop;
  3785. bits<4> CRd;
  3786. let Inst{24} = 1; // P = 1
  3787. let Inst{23} = addr{8};
  3788. let Inst{22} = Dbit;
  3789. let Inst{21} = 1; // W = 1
  3790. let Inst{20} = load;
  3791. let Inst{19-16} = addr{12-9};
  3792. let Inst{15-12} = CRd;
  3793. let Inst{11-8} = cop;
  3794. let Inst{7-0} = addr{7-0};
  3795. let DecoderMethod = "DecodeCopMemInstruction";
  3796. }
  3797. def _POST: T2CI<op31_28,
  3798. (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
  3799. postidx_imm8s4:$offset),
  3800. asm, "\t$cop, $CRd, $addr, $offset", []> {
  3801. bits<9> offset;
  3802. bits<4> addr;
  3803. bits<4> cop;
  3804. bits<4> CRd;
  3805. let Inst{24} = 0; // P = 0
  3806. let Inst{23} = offset{8};
  3807. let Inst{22} = Dbit;
  3808. let Inst{21} = 1; // W = 1
  3809. let Inst{20} = load;
  3810. let Inst{19-16} = addr;
  3811. let Inst{15-12} = CRd;
  3812. let Inst{11-8} = cop;
  3813. let Inst{7-0} = offset{7-0};
  3814. let DecoderMethod = "DecodeCopMemInstruction";
  3815. }
  3816. def _OPTION : T2CI<op31_28, (outs),
  3817. (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
  3818. coproc_option_imm:$option),
  3819. asm, "\t$cop, $CRd, $addr, $option", []> {
  3820. bits<8> option;
  3821. bits<4> addr;
  3822. bits<4> cop;
  3823. bits<4> CRd;
  3824. let Inst{24} = 0; // P = 0
  3825. let Inst{23} = 1; // U = 1
  3826. let Inst{22} = Dbit;
  3827. let Inst{21} = 0; // W = 0
  3828. let Inst{20} = load;
  3829. let Inst{19-16} = addr;
  3830. let Inst{15-12} = CRd;
  3831. let Inst{11-8} = cop;
  3832. let Inst{7-0} = option;
  3833. let DecoderMethod = "DecodeCopMemInstruction";
  3834. }
  3835. }
  3836. let DecoderNamespace = "Thumb2CoProc" in {
  3837. defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc timm:$cop, timm:$CRd, addrmode5:$addr)]>;
  3838. defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl timm:$cop, timm:$CRd, addrmode5:$addr)]>;
  3839. defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2", [(int_arm_ldc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
  3840. defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l", [(int_arm_ldc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
  3841. defm t2STC : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc timm:$cop, timm:$CRd, addrmode5:$addr)]>;
  3842. defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl timm:$cop, timm:$CRd, addrmode5:$addr)]>;
  3843. defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2", [(int_arm_stc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
  3844. defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l", [(int_arm_stc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
  3845. }
  3846. //===----------------------------------------------------------------------===//
  3847. // Move between special register and ARM core register -- for disassembly only
  3848. //
  3849. // Move to ARM core register from Special Register
  3850. // A/R class MRS.
  3851. //
  3852. // A/R class can only move from CPSR or SPSR.
  3853. def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr",
  3854. []>, Requires<[IsThumb2,IsNotMClass]> {
  3855. bits<4> Rd;
  3856. let Inst{31-12} = 0b11110011111011111000;
  3857. let Inst{11-8} = Rd;
  3858. let Inst{7-0} = 0b00000000;
  3859. }
  3860. def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
  3861. def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
  3862. []>, Requires<[IsThumb2,IsNotMClass]> {
  3863. bits<4> Rd;
  3864. let Inst{31-12} = 0b11110011111111111000;
  3865. let Inst{11-8} = Rd;
  3866. let Inst{7-0} = 0b00000000;
  3867. }
  3868. def t2MRSbanked : T2I<(outs rGPR:$Rd), (ins banked_reg:$banked),
  3869. NoItinerary, "mrs", "\t$Rd, $banked", []>,
  3870. Requires<[IsThumb, HasVirtualization]> {
  3871. bits<6> banked;
  3872. bits<4> Rd;
  3873. let Inst{31-21} = 0b11110011111;
  3874. let Inst{20} = banked{5}; // R bit
  3875. let Inst{19-16} = banked{3-0};
  3876. let Inst{15-12} = 0b1000;
  3877. let Inst{11-8} = Rd;
  3878. let Inst{7-5} = 0b001;
  3879. let Inst{4} = banked{4};
  3880. let Inst{3-0} = 0b0000;
  3881. }
  3882. // M class MRS.
  3883. //
  3884. // This MRS has a mask field in bits 7-0 and can take more values than
  3885. // the A/R class (a full msr_mask).
  3886. def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$SYSm), NoItinerary,
  3887. "mrs", "\t$Rd, $SYSm", []>,
  3888. Requires<[IsThumb,IsMClass]> {
  3889. bits<4> Rd;
  3890. bits<8> SYSm;
  3891. let Inst{31-12} = 0b11110011111011111000;
  3892. let Inst{11-8} = Rd;
  3893. let Inst{7-0} = SYSm;
  3894. let Unpredictable{20-16} = 0b11111;
  3895. let Unpredictable{13} = 0b1;
  3896. }
  3897. // Move from ARM core register to Special Register
  3898. //
  3899. // A/R class MSR.
  3900. //
  3901. // No need to have both system and application versions, the encodings are the
  3902. // same and the assembly parser has no way to distinguish between them. The mask
  3903. // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
  3904. // the mask with the fields to be accessed in the special register.
  3905. let Defs = [CPSR] in
  3906. def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
  3907. NoItinerary, "msr", "\t$mask, $Rn", []>,
  3908. Requires<[IsThumb2,IsNotMClass]> {
  3909. bits<5> mask;
  3910. bits<4> Rn;
  3911. let Inst{31-21} = 0b11110011100;
  3912. let Inst{20} = mask{4}; // R Bit
  3913. let Inst{19-16} = Rn;
  3914. let Inst{15-12} = 0b1000;
  3915. let Inst{11-8} = mask{3-0};
  3916. let Inst{7-0} = 0;
  3917. }
  3918. // However, the MSR (banked register) system instruction (ARMv7VE) *does* have a
  3919. // separate encoding (distinguished by bit 5.
  3920. def t2MSRbanked : T2I<(outs), (ins banked_reg:$banked, rGPR:$Rn),
  3921. NoItinerary, "msr", "\t$banked, $Rn", []>,
  3922. Requires<[IsThumb, HasVirtualization]> {
  3923. bits<6> banked;
  3924. bits<4> Rn;
  3925. let Inst{31-21} = 0b11110011100;
  3926. let Inst{20} = banked{5}; // R bit
  3927. let Inst{19-16} = Rn;
  3928. let Inst{15-12} = 0b1000;
  3929. let Inst{11-8} = banked{3-0};
  3930. let Inst{7-5} = 0b001;
  3931. let Inst{4} = banked{4};
  3932. let Inst{3-0} = 0b0000;
  3933. }
  3934. // M class MSR.
  3935. //
  3936. // Move from ARM core register to Special Register
  3937. let Defs = [CPSR] in
  3938. def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
  3939. NoItinerary, "msr", "\t$SYSm, $Rn", []>,
  3940. Requires<[IsThumb,IsMClass]> {
  3941. bits<12> SYSm;
  3942. bits<4> Rn;
  3943. let Inst{31-21} = 0b11110011100;
  3944. let Inst{20} = 0b0;
  3945. let Inst{19-16} = Rn;
  3946. let Inst{15-12} = 0b1000;
  3947. let Inst{11-10} = SYSm{11-10};
  3948. let Inst{9-8} = 0b00;
  3949. let Inst{7-0} = SYSm{7-0};
  3950. let Unpredictable{20} = 0b1;
  3951. let Unpredictable{13} = 0b1;
  3952. let Unpredictable{9-8} = 0b11;
  3953. }
  3954. //===----------------------------------------------------------------------===//
  3955. // Move between coprocessor and ARM core register
  3956. //
  3957. class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
  3958. list<dag> pattern>
  3959. : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
  3960. pattern> {
  3961. let Inst{27-24} = 0b1110;
  3962. let Inst{20} = direction;
  3963. let Inst{4} = 1;
  3964. bits<4> Rt;
  3965. bits<4> cop;
  3966. bits<3> opc1;
  3967. bits<3> opc2;
  3968. bits<4> CRm;
  3969. bits<4> CRn;
  3970. let Inst{15-12} = Rt;
  3971. let Inst{11-8} = cop;
  3972. let Inst{23-21} = opc1;
  3973. let Inst{7-5} = opc2;
  3974. let Inst{3-0} = CRm;
  3975. let Inst{19-16} = CRn;
  3976. let DecoderNamespace = "Thumb2CoProc";
  3977. }
  3978. class t2MovRRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
  3979. list<dag> pattern = []>
  3980. : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
  3981. let Inst{27-24} = 0b1100;
  3982. let Inst{23-21} = 0b010;
  3983. let Inst{20} = direction;
  3984. bits<4> Rt;
  3985. bits<4> Rt2;
  3986. bits<4> cop;
  3987. bits<4> opc1;
  3988. bits<4> CRm;
  3989. let Inst{15-12} = Rt;
  3990. let Inst{19-16} = Rt2;
  3991. let Inst{11-8} = cop;
  3992. let Inst{7-4} = opc1;
  3993. let Inst{3-0} = CRm;
  3994. let DecoderNamespace = "Thumb2CoProc";
  3995. }
  3996. /* from ARM core register to coprocessor */
  3997. def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
  3998. (outs),
  3999. (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
  4000. c_imm:$CRm, imm0_7:$opc2),
  4001. [(int_arm_mcr timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn,
  4002. timm:$CRm, timm:$opc2)]>,
  4003. ComplexDeprecationPredicate<"MCR">;
  4004. def : t2InstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
  4005. (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
  4006. c_imm:$CRm, 0, pred:$p)>;
  4007. def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
  4008. (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
  4009. c_imm:$CRm, imm0_7:$opc2),
  4010. [(int_arm_mcr2 timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn,
  4011. timm:$CRm, timm:$opc2)]> {
  4012. let Predicates = [IsThumb2, PreV8];
  4013. }
  4014. def : t2InstAlias<"mcr2${p} $cop, $opc1, $Rt, $CRn, $CRm",
  4015. (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
  4016. c_imm:$CRm, 0, pred:$p)>;
  4017. /* from coprocessor to ARM core register */
  4018. def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
  4019. (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
  4020. c_imm:$CRm, imm0_7:$opc2), []>;
  4021. def : t2InstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
  4022. (t2MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
  4023. c_imm:$CRm, 0, pred:$p)>;
  4024. def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
  4025. (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
  4026. c_imm:$CRm, imm0_7:$opc2), []> {
  4027. let Predicates = [IsThumb2, PreV8];
  4028. }
  4029. def : t2InstAlias<"mrc2${p} $cop, $opc1, $Rt, $CRn, $CRm",
  4030. (t2MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
  4031. c_imm:$CRm, 0, pred:$p)>;
  4032. def : T2v6Pat<(int_arm_mrc timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2),
  4033. (t2MRC p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>;
  4034. def : T2v6Pat<(int_arm_mrc2 timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2),
  4035. (t2MRC2 p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>;
  4036. /* from ARM core register to coprocessor */
  4037. def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs),
  4038. (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
  4039. c_imm:$CRm),
  4040. [(int_arm_mcrr timm:$cop, timm:$opc1, GPR:$Rt, GPR:$Rt2,
  4041. timm:$CRm)]>;
  4042. def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, (outs),
  4043. (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
  4044. c_imm:$CRm),
  4045. [(int_arm_mcrr2 timm:$cop, timm:$opc1, GPR:$Rt,
  4046. GPR:$Rt2, timm:$CRm)]> {
  4047. let Predicates = [IsThumb2, PreV8];
  4048. }
  4049. /* from coprocessor to ARM core register */
  4050. def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2),
  4051. (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)>;
  4052. def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1, (outs GPR:$Rt, GPR:$Rt2),
  4053. (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)> {
  4054. let Predicates = [IsThumb2, PreV8];
  4055. }
  4056. //===----------------------------------------------------------------------===//
  4057. // Other Coprocessor Instructions.
  4058. //
  4059. def t2CDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
  4060. c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
  4061. "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
  4062. [(int_arm_cdp timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn,
  4063. timm:$CRm, timm:$opc2)]> {
  4064. let Inst{27-24} = 0b1110;
  4065. bits<4> opc1;
  4066. bits<4> CRn;
  4067. bits<4> CRd;
  4068. bits<4> cop;
  4069. bits<3> opc2;
  4070. bits<4> CRm;
  4071. let Inst{3-0} = CRm;
  4072. let Inst{4} = 0;
  4073. let Inst{7-5} = opc2;
  4074. let Inst{11-8} = cop;
  4075. let Inst{15-12} = CRd;
  4076. let Inst{19-16} = CRn;
  4077. let Inst{23-20} = opc1;
  4078. let Predicates = [IsThumb2, PreV8];
  4079. let DecoderNamespace = "Thumb2CoProc";
  4080. }
  4081. def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
  4082. c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
  4083. "cdp2", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
  4084. [(int_arm_cdp2 timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn,
  4085. timm:$CRm, timm:$opc2)]> {
  4086. let Inst{27-24} = 0b1110;
  4087. bits<4> opc1;
  4088. bits<4> CRn;
  4089. bits<4> CRd;
  4090. bits<4> cop;
  4091. bits<3> opc2;
  4092. bits<4> CRm;
  4093. let Inst{3-0} = CRm;
  4094. let Inst{4} = 0;
  4095. let Inst{7-5} = opc2;
  4096. let Inst{11-8} = cop;
  4097. let Inst{15-12} = CRd;
  4098. let Inst{19-16} = CRn;
  4099. let Inst{23-20} = opc1;
  4100. let Predicates = [IsThumb2, PreV8];
  4101. let DecoderNamespace = "Thumb2CoProc";
  4102. }
  4103. //===----------------------------------------------------------------------===//
  4104. // ARMv8.1 Privilege Access Never extension
  4105. //
  4106. // SETPAN #imm1
  4107. def t2SETPAN : T1I<(outs), (ins imm0_1:$imm), NoItinerary, "setpan\t$imm", []>,
  4108. T1Misc<0b0110000>, Requires<[IsThumb2, HasV8, HasV8_1a]> {
  4109. bits<1> imm;
  4110. let Inst{4} = 0b1;
  4111. let Inst{3} = imm;
  4112. let Inst{2-0} = 0b000;
  4113. let Unpredictable{4} = 0b1;
  4114. let Unpredictable{2-0} = 0b111;
  4115. }
  4116. //===----------------------------------------------------------------------===//
  4117. // ARMv8-M Security Extensions instructions
  4118. //
  4119. let hasSideEffects = 1 in
  4120. def t2SG : T2I<(outs), (ins), NoItinerary, "sg", "", []>,
  4121. Requires<[Has8MSecExt]> {
  4122. let Inst = 0xe97fe97f;
  4123. }
  4124. class T2TT<bits<2> at, string asm, list<dag> pattern>
  4125. : T2I<(outs rGPR:$Rt), (ins GPRnopc:$Rn), NoItinerary, asm, "\t$Rt, $Rn",
  4126. pattern> {
  4127. bits<4> Rn;
  4128. bits<4> Rt;
  4129. let Inst{31-20} = 0b111010000100;
  4130. let Inst{19-16} = Rn;
  4131. let Inst{15-12} = 0b1111;
  4132. let Inst{11-8} = Rt;
  4133. let Inst{7-6} = at;
  4134. let Inst{5-0} = 0b000000;
  4135. let Unpredictable{5-0} = 0b111111;
  4136. }
  4137. def t2TT : T2TT<0b00, "tt",
  4138. [(set rGPR:$Rt, (int_arm_cmse_tt GPRnopc:$Rn))]>,
  4139. Requires<[IsThumb, Has8MSecExt]>;
  4140. def t2TTT : T2TT<0b01, "ttt",
  4141. [(set rGPR:$Rt, (int_arm_cmse_ttt GPRnopc:$Rn))]>,
  4142. Requires<[IsThumb, Has8MSecExt]>;
  4143. def t2TTA : T2TT<0b10, "tta",
  4144. [(set rGPR:$Rt, (int_arm_cmse_tta GPRnopc:$Rn))]>,
  4145. Requires<[IsThumb, Has8MSecExt]>;
  4146. def t2TTAT : T2TT<0b11, "ttat",
  4147. [(set rGPR:$Rt, (int_arm_cmse_ttat GPRnopc:$Rn))]>,
  4148. Requires<[IsThumb, Has8MSecExt]>;
  4149. //===----------------------------------------------------------------------===//
  4150. // Non-Instruction Patterns
  4151. //
  4152. // SXT/UXT with no rotate
  4153. let AddedComplexity = 16 in {
  4154. def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
  4155. Requires<[IsThumb2]>;
  4156. def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
  4157. Requires<[IsThumb2]>;
  4158. def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
  4159. Requires<[HasDSP, IsThumb2]>;
  4160. def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
  4161. (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
  4162. Requires<[HasDSP, IsThumb2]>;
  4163. def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
  4164. (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
  4165. Requires<[HasDSP, IsThumb2]>;
  4166. }
  4167. def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
  4168. Requires<[IsThumb2]>;
  4169. def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
  4170. Requires<[IsThumb2]>;
  4171. def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
  4172. (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
  4173. Requires<[HasDSP, IsThumb2]>;
  4174. def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
  4175. (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
  4176. Requires<[HasDSP, IsThumb2]>;
  4177. // Atomic load/store patterns
  4178. def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
  4179. (t2LDRBi12 t2addrmode_imm12:$addr)>;
  4180. def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
  4181. (t2LDRBi8 t2addrmode_negimm8:$addr)>;
  4182. def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
  4183. (t2LDRBs t2addrmode_so_reg:$addr)>;
  4184. def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
  4185. (t2LDRHi12 t2addrmode_imm12:$addr)>;
  4186. def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
  4187. (t2LDRHi8 t2addrmode_negimm8:$addr)>;
  4188. def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
  4189. (t2LDRHs t2addrmode_so_reg:$addr)>;
  4190. def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
  4191. (t2LDRi12 t2addrmode_imm12:$addr)>;
  4192. def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
  4193. (t2LDRi8 t2addrmode_negimm8:$addr)>;
  4194. def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
  4195. (t2LDRs t2addrmode_so_reg:$addr)>;
  4196. def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
  4197. (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
  4198. def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
  4199. (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
  4200. def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
  4201. (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
  4202. def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
  4203. (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
  4204. def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
  4205. (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
  4206. def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
  4207. (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
  4208. def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
  4209. (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
  4210. def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
  4211. (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
  4212. def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
  4213. (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
  4214. let AddedComplexity = 8, Predicates = [IsThumb, HasAcquireRelease, HasV7Clrex] in {
  4215. def : Pat<(atomic_load_acquire_8 addr_offset_none:$addr), (t2LDAB addr_offset_none:$addr)>;
  4216. def : Pat<(atomic_load_acquire_16 addr_offset_none:$addr), (t2LDAH addr_offset_none:$addr)>;
  4217. def : Pat<(atomic_load_acquire_32 addr_offset_none:$addr), (t2LDA addr_offset_none:$addr)>;
  4218. def : Pat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val), (t2STLB GPR:$val, addr_offset_none:$addr)>;
  4219. def : Pat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (t2STLH GPR:$val, addr_offset_none:$addr)>;
  4220. def : Pat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (t2STL GPR:$val, addr_offset_none:$addr)>;
  4221. }
  4222. //===----------------------------------------------------------------------===//
  4223. // Assembler aliases
  4224. //
  4225. // Aliases for ADC without the ".w" optional width specifier.
  4226. def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
  4227. (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4228. def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
  4229. (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
  4230. pred:$p, cc_out:$s)>;
  4231. // Aliases for SBC without the ".w" optional width specifier.
  4232. def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
  4233. (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4234. def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
  4235. (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
  4236. pred:$p, cc_out:$s)>;
  4237. // Aliases for ADD without the ".w" optional width specifier.
  4238. def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
  4239. (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p,
  4240. cc_out:$s)>;
  4241. def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
  4242. (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
  4243. def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
  4244. (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4245. def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
  4246. (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
  4247. pred:$p, cc_out:$s)>;
  4248. // ... and with the destination and source register combined.
  4249. def : t2InstAlias<"add${s}${p} $Rdn, $imm",
  4250. (t2ADDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4251. def : t2InstAlias<"add${p} $Rdn, $imm",
  4252. (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
  4253. def : t2InstAlias<"addw${p} $Rdn, $imm",
  4254. (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
  4255. def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
  4256. (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4257. def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
  4258. (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
  4259. pred:$p, cc_out:$s)>;
  4260. // add w/ negative immediates is just a sub.
  4261. def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
  4262. (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
  4263. cc_out:$s)>;
  4264. def : t2InstSubst<"add${p} $Rd, $Rn, $imm",
  4265. (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  4266. def : t2InstSubst<"add${s}${p} $Rdn, $imm",
  4267. (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p,
  4268. cc_out:$s)>;
  4269. def : t2InstSubst<"add${p} $Rdn, $imm",
  4270. (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
  4271. def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm",
  4272. (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
  4273. cc_out:$s)>;
  4274. def : t2InstSubst<"addw${p} $Rd, $Rn, $imm",
  4275. (t2SUBri12 rGPR:$Rd, rGPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  4276. def : t2InstSubst<"add${s}${p}.w $Rdn, $imm",
  4277. (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p,
  4278. cc_out:$s)>;
  4279. def : t2InstSubst<"addw${p} $Rdn, $imm",
  4280. (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
  4281. // Aliases for SUB without the ".w" optional width specifier.
  4282. def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
  4283. (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4284. def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
  4285. (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
  4286. def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
  4287. (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4288. def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
  4289. (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
  4290. pred:$p, cc_out:$s)>;
  4291. // ... and with the destination and source register combined.
  4292. def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
  4293. (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4294. def : t2InstAlias<"sub${p} $Rdn, $imm",
  4295. (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
  4296. def : t2InstAlias<"subw${p} $Rdn, $imm",
  4297. (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
  4298. def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm",
  4299. (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4300. def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
  4301. (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4302. def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
  4303. (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
  4304. pred:$p, cc_out:$s)>;
  4305. // SP to SP alike aliases
  4306. // Aliases for ADD without the ".w" optional width specifier.
  4307. def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
  4308. (t2ADDspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p,
  4309. cc_out:$s)>;
  4310. def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
  4311. (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>;
  4312. // ... and with the destination and source register combined.
  4313. def : t2InstAlias<"add${s}${p} $Rdn, $imm",
  4314. (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4315. def : t2InstAlias<"add${s}${p}.w $Rdn, $imm",
  4316. (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4317. def : t2InstAlias<"add${p} $Rdn, $imm",
  4318. (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
  4319. def : t2InstAlias<"addw${p} $Rdn, $imm",
  4320. (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
  4321. // add w/ negative immediates is just a sub.
  4322. def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
  4323. (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p,
  4324. cc_out:$s)>;
  4325. def : t2InstSubst<"add${p} $Rd, $Rn, $imm",
  4326. (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  4327. def : t2InstSubst<"add${s}${p} $Rdn, $imm",
  4328. (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p,
  4329. cc_out:$s)>;
  4330. def : t2InstSubst<"add${p} $Rdn, $imm",
  4331. (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
  4332. def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm",
  4333. (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p,
  4334. cc_out:$s)>;
  4335. def : t2InstSubst<"addw${p} $Rd, $Rn, $imm",
  4336. (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
  4337. def : t2InstSubst<"add${s}${p}.w $Rdn, $imm",
  4338. (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p,
  4339. cc_out:$s)>;
  4340. def : t2InstSubst<"addw${p} $Rdn, $imm",
  4341. (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
  4342. // Aliases for SUB without the ".w" optional width specifier.
  4343. def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
  4344. (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4345. def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
  4346. (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>;
  4347. // ... and with the destination and source register combined.
  4348. def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
  4349. (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4350. def : t2InstAlias<"sub${s}${p}.w $Rdn, $imm",
  4351. (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4352. def : t2InstAlias<"sub${p} $Rdn, $imm",
  4353. (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
  4354. def : t2InstAlias<"subw${p} $Rdn, $imm",
  4355. (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
  4356. // Alias for compares without the ".w" optional width specifier.
  4357. def : t2InstAlias<"cmn${p} $Rn, $Rm",
  4358. (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
  4359. def : t2InstAlias<"teq${p} $Rn, $Rm",
  4360. (t2TEQrr rGPR:$Rn, rGPR:$Rm, pred:$p)>;
  4361. def : t2InstAlias<"tst${p} $Rn, $Rm",
  4362. (t2TSTrr rGPR:$Rn, rGPR:$Rm, pred:$p)>;
  4363. // Memory barriers
  4364. def : InstAlias<"dmb${p}.w\t$opt", (t2DMB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
  4365. def : InstAlias<"dmb${p}", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4366. def : InstAlias<"dmb${p}.w", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4367. def : InstAlias<"dsb${p}.w\t$opt", (t2DSB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
  4368. def : InstAlias<"dsb${p}", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4369. def : InstAlias<"dsb${p}.w", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4370. def : InstAlias<"isb${p}.w\t$opt", (t2ISB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
  4371. def : InstAlias<"isb${p}", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4372. def : InstAlias<"isb${p}.w", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>;
  4373. // Non-predicable aliases of a predicable DSB: the predicate is (14, 0) where
  4374. // 14 = AL (always execute) and 0 = "instruction doesn't read the CPSR".
  4375. def : InstAlias<"ssbb", (t2DSB 0x0, 14, 0), 1>, Requires<[HasDB, IsThumb2]>;
  4376. def : InstAlias<"pssbb", (t2DSB 0x4, 14, 0), 1>, Requires<[HasDB, IsThumb2]>;
  4377. // Armv8-R 'Data Full Barrier'
  4378. def : InstAlias<"dfb${p}", (t2DSB 0xc, pred:$p), 1>, Requires<[HasDFB]>;
  4379. // SpeculationBarrierEndBB must only be used after an unconditional control
  4380. // flow, i.e. after a terminator for which isBarrier is True.
  4381. let hasSideEffects = 1, isCodeGenOnly = 1, isTerminator = 1, isBarrier = 1 in {
  4382. def t2SpeculationBarrierISBDSBEndBB
  4383. : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>;
  4384. def t2SpeculationBarrierSBEndBB
  4385. : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>;
  4386. }
  4387. // Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
  4388. // width specifier.
  4389. def : t2InstAlias<"ldr${p} $Rt, $addr",
  4390. (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4391. def : t2InstAlias<"ldrb${p} $Rt, $addr",
  4392. (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4393. def : t2InstAlias<"ldrh${p} $Rt, $addr",
  4394. (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4395. def : t2InstAlias<"ldrsb${p} $Rt, $addr",
  4396. (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4397. def : t2InstAlias<"ldrsh${p} $Rt, $addr",
  4398. (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4399. def : t2InstAlias<"ldr${p} $Rt, $addr",
  4400. (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4401. def : t2InstAlias<"ldrb${p} $Rt, $addr",
  4402. (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4403. def : t2InstAlias<"ldrh${p} $Rt, $addr",
  4404. (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4405. def : t2InstAlias<"ldrsb${p} $Rt, $addr",
  4406. (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4407. def : t2InstAlias<"ldrsh${p} $Rt, $addr",
  4408. (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4409. def : t2InstAlias<"ldr${p} $Rt, $addr",
  4410. (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
  4411. def : t2InstAlias<"ldrb${p} $Rt, $addr",
  4412. (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
  4413. def : t2InstAlias<"ldrh${p} $Rt, $addr",
  4414. (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
  4415. def : t2InstAlias<"ldrsb${p} $Rt, $addr",
  4416. (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
  4417. def : t2InstAlias<"ldrsh${p} $Rt, $addr",
  4418. (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
  4419. // Alias for MVN with(out) the ".w" optional width specifier.
  4420. def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
  4421. (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4422. def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
  4423. (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4424. def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
  4425. (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
  4426. // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the
  4427. // input operands swapped when the shift amount is zero (i.e., unspecified).
  4428. def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
  4429. (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4430. Requires<[HasDSP, IsThumb2]>;
  4431. def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
  4432. (t2PKHBT rGPR:$Rd, rGPR:$Rm, rGPR:$Rn, 0, pred:$p), 0>,
  4433. Requires<[HasDSP, IsThumb2]>;
  4434. // PUSH/POP aliases for STM/LDM
  4435. def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
  4436. def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
  4437. def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
  4438. def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
  4439. // STMIA/STMIA_UPD aliases w/o the optional .w suffix
  4440. def : t2InstAlias<"stm${p} $Rn, $regs",
  4441. (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
  4442. def : t2InstAlias<"stm${p} $Rn!, $regs",
  4443. (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
  4444. // LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
  4445. def : t2InstAlias<"ldm${p} $Rn, $regs",
  4446. (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
  4447. def : t2InstAlias<"ldm${p} $Rn!, $regs",
  4448. (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
  4449. // STMDB/STMDB_UPD aliases w/ the optional .w suffix
  4450. def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
  4451. (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
  4452. def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
  4453. (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
  4454. // LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
  4455. def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
  4456. (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
  4457. def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
  4458. (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
  4459. // Alias for REV/REV16/REVSH without the ".w" optional width specifier.
  4460. def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
  4461. def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
  4462. def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
  4463. // Alias for RSB without the ".w" optional width specifier, and with optional
  4464. // implied destination register.
  4465. def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
  4466. (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4467. def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
  4468. (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
  4469. def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
  4470. (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
  4471. def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
  4472. (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
  4473. cc_out:$s)>;
  4474. // SSAT/USAT optional shift operand.
  4475. def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
  4476. (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
  4477. def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
  4478. (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
  4479. // STM w/o the .w suffix.
  4480. def : t2InstAlias<"stm${p} $Rn, $regs",
  4481. (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
  4482. // Alias for STR, STRB, and STRH without the ".w" optional
  4483. // width specifier.
  4484. def : t2InstAlias<"str${p} $Rt, $addr",
  4485. (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4486. def : t2InstAlias<"strb${p} $Rt, $addr",
  4487. (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4488. def : t2InstAlias<"strh${p} $Rt, $addr",
  4489. (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
  4490. def : t2InstAlias<"str${p} $Rt, $addr",
  4491. (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4492. def : t2InstAlias<"strb${p} $Rt, $addr",
  4493. (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4494. def : t2InstAlias<"strh${p} $Rt, $addr",
  4495. (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
  4496. // Extend instruction optional rotate operand.
  4497. def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
  4498. (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4499. Requires<[HasDSP, IsThumb2]>;
  4500. def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
  4501. (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4502. Requires<[HasDSP, IsThumb2]>;
  4503. def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
  4504. (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4505. Requires<[HasDSP, IsThumb2]>;
  4506. def : InstAlias<"sxtb16${p} $Rd, $Rm",
  4507. (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
  4508. Requires<[HasDSP, IsThumb2]>;
  4509. def : t2InstAlias<"sxtb${p} $Rd, $Rm",
  4510. (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4511. def : t2InstAlias<"sxth${p} $Rd, $Rm",
  4512. (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4513. def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
  4514. (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4515. def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
  4516. (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4517. def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
  4518. (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4519. Requires<[HasDSP, IsThumb2]>;
  4520. def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
  4521. (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4522. Requires<[HasDSP, IsThumb2]>;
  4523. def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
  4524. (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
  4525. Requires<[HasDSP, IsThumb2]>;
  4526. def : InstAlias<"uxtb16${p} $Rd, $Rm",
  4527. (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
  4528. Requires<[HasDSP, IsThumb2]>;
  4529. def : t2InstAlias<"uxtb${p} $Rd, $Rm",
  4530. (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4531. def : t2InstAlias<"uxth${p} $Rd, $Rm",
  4532. (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4533. def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
  4534. (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4535. def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
  4536. (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
  4537. // Extend instruction w/o the ".w" optional width specifier.
  4538. def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
  4539. (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
  4540. def : InstAlias<"uxtb16${p} $Rd, $Rm$rot",
  4541. (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
  4542. Requires<[HasDSP, IsThumb2]>;
  4543. def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
  4544. (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
  4545. def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
  4546. (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
  4547. def : InstAlias<"sxtb16${p} $Rd, $Rm$rot",
  4548. (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
  4549. Requires<[HasDSP, IsThumb2]>;
  4550. def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
  4551. (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
  4552. // "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
  4553. // for isel.
  4554. def : t2InstSubst<"mov${p} $Rd, $imm",
  4555. (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
  4556. def : t2InstSubst<"mvn${s}${p} $Rd, $imm",
  4557. (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
  4558. // Same for AND <--> BIC
  4559. def : t2InstSubst<"bic${s}${p} $Rd, $Rn, $imm",
  4560. (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4561. pred:$p, cc_out:$s)>;
  4562. def : t2InstSubst<"bic${s}${p} $Rdn, $imm",
  4563. (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4564. pred:$p, cc_out:$s)>;
  4565. def : t2InstSubst<"bic${s}${p}.w $Rd, $Rn, $imm",
  4566. (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4567. pred:$p, cc_out:$s)>;
  4568. def : t2InstSubst<"bic${s}${p}.w $Rdn, $imm",
  4569. (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4570. pred:$p, cc_out:$s)>;
  4571. def : t2InstSubst<"and${s}${p} $Rd, $Rn, $imm",
  4572. (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4573. pred:$p, cc_out:$s)>;
  4574. def : t2InstSubst<"and${s}${p} $Rdn, $imm",
  4575. (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4576. pred:$p, cc_out:$s)>;
  4577. def : t2InstSubst<"and${s}${p}.w $Rd, $Rn, $imm",
  4578. (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4579. pred:$p, cc_out:$s)>;
  4580. def : t2InstSubst<"and${s}${p}.w $Rdn, $imm",
  4581. (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4582. pred:$p, cc_out:$s)>;
  4583. // And ORR <--> ORN
  4584. def : t2InstSubst<"orn${s}${p} $Rd, $Rn, $imm",
  4585. (t2ORRri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4586. pred:$p, cc_out:$s)>;
  4587. def : t2InstSubst<"orn${s}${p} $Rdn, $imm",
  4588. (t2ORRri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4589. pred:$p, cc_out:$s)>;
  4590. def : t2InstSubst<"orr${s}${p} $Rd, $Rn, $imm",
  4591. (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
  4592. pred:$p, cc_out:$s)>;
  4593. def : t2InstSubst<"orr${s}${p} $Rdn, $imm",
  4594. (t2ORNri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
  4595. pred:$p, cc_out:$s)>;
  4596. // Likewise, "add Rd, t2_so_imm_neg" -> sub
  4597. def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
  4598. (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
  4599. pred:$p, cc_out:$s)>;
  4600. def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
  4601. (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm,
  4602. pred:$p, cc_out:$s)>;
  4603. def : t2InstSubst<"add${s}${p} $Rd, $imm",
  4604. (t2SUBri rGPR:$Rd, rGPR:$Rd, t2_so_imm_neg:$imm,
  4605. pred:$p, cc_out:$s)>;
  4606. def : t2InstSubst<"add${s}${p} $Rd, $imm",
  4607. (t2SUBspImm GPRsp:$Rd, GPRsp:$Rd, t2_so_imm_neg:$imm,
  4608. pred:$p, cc_out:$s)>;
  4609. // Same for CMP <--> CMN via t2_so_imm_neg
  4610. def : t2InstSubst<"cmp${p} $Rd, $imm",
  4611. (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
  4612. def : t2InstSubst<"cmn${p} $Rd, $imm",
  4613. (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
  4614. // Wide 'mul' encoding can be specified with only two operands.
  4615. def : t2InstAlias<"mul${p} $Rn, $Rm",
  4616. (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
  4617. // "neg" is and alias for "rsb rd, rn, #0"
  4618. def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
  4619. (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
  4620. // MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
  4621. // these, unfortunately.
  4622. // FIXME: LSL #0 in the shift should allow SP to be used as either the
  4623. // source or destination (but not both).
  4624. def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
  4625. (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
  4626. def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
  4627. (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
  4628. def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
  4629. (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
  4630. def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
  4631. (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
  4632. // Aliases for the above with the .w qualifier
  4633. def : t2InstAlias<"mov${p}.w $Rd, $shift",
  4634. (t2MOVsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
  4635. def : t2InstAlias<"movs${p}.w $Rd, $shift",
  4636. (t2MOVSsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
  4637. def : t2InstAlias<"mov${p}.w $Rd, $shift",
  4638. (t2MOVsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
  4639. def : t2InstAlias<"movs${p}.w $Rd, $shift",
  4640. (t2MOVSsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
  4641. // ADR w/o the .w suffix
  4642. def : t2InstAlias<"adr${p} $Rd, $addr",
  4643. (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
  4644. // LDR(literal) w/ alternate [pc, #imm] syntax.
  4645. def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
  4646. (ins GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4647. def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
  4648. (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4649. def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
  4650. (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4651. def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
  4652. (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4653. def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
  4654. (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4655. // Version w/ the .w suffix.
  4656. def : t2InstAlias<"ldr${p}.w $Rt, $addr",
  4657. (t2LDRpcrel GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p), 0>;
  4658. def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
  4659. (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4660. def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
  4661. (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4662. def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
  4663. (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4664. def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
  4665. (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
  4666. def : t2InstAlias<"add${p} $Rd, pc, $imm",
  4667. (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;
  4668. // Pseudo instruction ldr Rt, =immediate
  4669. def t2LDRConstPool
  4670. : t2AsmPseudo<"ldr${p} $Rt, $immediate",
  4671. (ins GPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;
  4672. // Version w/ the .w suffix.
  4673. def : t2InstAlias<"ldr${p}.w $Rt, $immediate",
  4674. (t2LDRConstPool GPRnopc:$Rt,
  4675. const_pool_asm_imm:$immediate, pred:$p)>;
  4676. //===----------------------------------------------------------------------===//
  4677. // ARMv8.1m instructions
  4678. //
  4679. class V8_1MI<dag oops, dag iops, AddrMode am, InstrItinClass itin, string asm,
  4680. string ops, string cstr, list<dag> pattern>
  4681. : Thumb2XI<oops, iops, am, 4, itin, !strconcat(asm, "\t", ops), cstr,
  4682. pattern>,
  4683. Requires<[HasV8_1MMainline]>;
  4684. def t2CLRM : V8_1MI<(outs),
  4685. (ins pred:$p, reglist_with_apsr:$regs, variable_ops),
  4686. AddrModeNone, NoItinerary, "clrm${p}", "$regs", "", []> {
  4687. bits<16> regs;
  4688. let Inst{31-16} = 0b1110100010011111;
  4689. let Inst{15-14} = regs{15-14};
  4690. let Inst{13} = 0b0;
  4691. let Inst{12-0} = regs{12-0};
  4692. }
  4693. class t2BF<dag iops, string asm, string ops>
  4694. : V8_1MI<(outs ), iops, AddrModeNone, NoItinerary, asm, ops, "", []> {
  4695. let Inst{31-27} = 0b11110;
  4696. let Inst{15-14} = 0b11;
  4697. let Inst{12} = 0b0;
  4698. let Inst{0} = 0b1;
  4699. let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
  4700. }
  4701. def t2BF_LabelPseudo
  4702. : t2PseudoInst<(outs ), (ins pclabel:$cp), 0, NoItinerary, []> {
  4703. let isTerminator = 1;
  4704. let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
  4705. let hasNoSchedulingInfo = 1;
  4706. }
  4707. def t2BFi : t2BF<(ins bflabel_u4:$b_label, bflabel_s16:$label, pred:$p),
  4708. !strconcat("bf", "${p}"), "$b_label, $label"> {
  4709. bits<4> b_label;
  4710. bits<16> label;
  4711. let Inst{26-23} = b_label{3-0};
  4712. let Inst{22-21} = 0b10;
  4713. let Inst{20-16} = label{15-11};
  4714. let Inst{13} = 0b1;
  4715. let Inst{11} = label{0};
  4716. let Inst{10-1} = label{10-1};
  4717. }
  4718. def t2BFic : t2BF<(ins bflabel_u4:$b_label, bflabel_s12:$label,
  4719. bfafter_target:$ba_label, pred_noal:$bcond), "bfcsel",
  4720. "$b_label, $label, $ba_label, $bcond"> {
  4721. bits<4> bcond;
  4722. bits<12> label;
  4723. bits<1> ba_label;
  4724. bits<4> b_label;
  4725. let Inst{26-23} = b_label{3-0};
  4726. let Inst{22} = 0b0;
  4727. let Inst{21-18} = bcond{3-0};
  4728. let Inst{17} = ba_label{0};
  4729. let Inst{16} = label{11};
  4730. let Inst{13} = 0b1;
  4731. let Inst{11} = label{0};
  4732. let Inst{10-1} = label{10-1};
  4733. }
  4734. def t2BFr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p),
  4735. !strconcat("bfx", "${p}"), "$b_label, $Rn"> {
  4736. bits<4> b_label;
  4737. bits<4> Rn;
  4738. let Inst{26-23} = b_label{3-0};
  4739. let Inst{22-20} = 0b110;
  4740. let Inst{19-16} = Rn{3-0};
  4741. let Inst{13-1} = 0b1000000000000;
  4742. }
  4743. def t2BFLi : t2BF<(ins bflabel_u4:$b_label, bflabel_s18:$label, pred:$p),
  4744. !strconcat("bfl", "${p}"), "$b_label, $label"> {
  4745. bits<4> b_label;
  4746. bits<18> label;
  4747. let Inst{26-23} = b_label{3-0};
  4748. let Inst{22-16} = label{17-11};
  4749. let Inst{13} = 0b0;
  4750. let Inst{11} = label{0};
  4751. let Inst{10-1} = label{10-1};
  4752. }
  4753. def t2BFLr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p),
  4754. !strconcat("bflx", "${p}"), "$b_label, $Rn"> {
  4755. bits<4> b_label;
  4756. bits<4> Rn;
  4757. let Inst{26-23} = b_label{3-0};
  4758. let Inst{22-20} = 0b111;
  4759. let Inst{19-16} = Rn{3-0};
  4760. let Inst{13-1} = 0b1000000000000;
  4761. }
  4762. class t2LOL<dag oops, dag iops, string asm, string ops>
  4763. : V8_1MI<oops, iops, AddrModeNone, NoItinerary, asm, ops, "", [] > {
  4764. let Inst{31-23} = 0b111100000;
  4765. let Inst{15-14} = 0b11;
  4766. let Inst{0} = 0b1;
  4767. let DecoderMethod = "DecodeLOLoop";
  4768. let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
  4769. }
  4770. let isNotDuplicable = 1 in {
  4771. def t2WLS : t2LOL<(outs GPRlr:$LR),
  4772. (ins rGPR:$Rn, wlslabel_u11:$label),
  4773. "wls", "$LR, $Rn, $label"> {
  4774. bits<4> Rn;
  4775. bits<11> label;
  4776. let Inst{22-20} = 0b100;
  4777. let Inst{19-16} = Rn{3-0};
  4778. let Inst{13-12} = 0b00;
  4779. let Inst{11} = label{0};
  4780. let Inst{10-1} = label{10-1};
  4781. let usesCustomInserter = 1;
  4782. let isBranch = 1;
  4783. let isTerminator = 1;
  4784. }
  4785. def t2DLS : t2LOL<(outs GPRlr:$LR), (ins rGPR:$Rn),
  4786. "dls", "$LR, $Rn"> {
  4787. bits<4> Rn;
  4788. let Inst{22-20} = 0b100;
  4789. let Inst{19-16} = Rn{3-0};
  4790. let Inst{13-1} = 0b1000000000000;
  4791. let usesCustomInserter = 1;
  4792. }
  4793. def t2LEUpdate : t2LOL<(outs GPRlr:$LRout),
  4794. (ins GPRlr:$LRin, lelabel_u11:$label),
  4795. "le", "$LRin, $label"> {
  4796. bits<11> label;
  4797. let Inst{22-16} = 0b0001111;
  4798. let Inst{13-12} = 0b00;
  4799. let Inst{11} = label{0};
  4800. let Inst{10-1} = label{10-1};
  4801. let usesCustomInserter = 1;
  4802. let isBranch = 1;
  4803. let isTerminator = 1;
  4804. }
  4805. def t2LE : t2LOL<(outs ), (ins lelabel_u11:$label), "le", "$label"> {
  4806. bits<11> label;
  4807. let Inst{22-16} = 0b0101111;
  4808. let Inst{13-12} = 0b00;
  4809. let Inst{11} = label{0};
  4810. let Inst{10-1} = label{10-1};
  4811. let isBranch = 1;
  4812. let isTerminator = 1;
  4813. }
  4814. let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB] in {
  4815. let usesCustomInserter = 1 in
  4816. def t2DoLoopStart :
  4817. t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$elts), 4, IIC_Br,
  4818. [(set GPRlr:$X, (int_start_loop_iterations rGPR:$elts))]>;
  4819. let isTerminator = 1, hasSideEffects = 1 in
  4820. def t2DoLoopStartTP :
  4821. t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$elts, rGPR:$count), 4, IIC_Br, []>;
  4822. let hasSideEffects = 0 in
  4823. def t2LoopDec :
  4824. t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$Rn, imm0_7:$size),
  4825. 4, IIC_Br, []>, Sched<[WriteBr]>;
  4826. let isBranch = 1, isTerminator = 1, hasSideEffects = 1, Defs = [CPSR] in {
  4827. // Set WhileLoopStart and LoopEnd to occupy 8 bytes because they may
  4828. // get converted into t2CMP and t2Bcc.
  4829. def t2WhileLoopStart :
  4830. t2PseudoInst<(outs),
  4831. (ins rGPR:$elts, brtarget:$target),
  4832. 8, IIC_Br, []>,
  4833. Sched<[WriteBr]>;
  4834. def t2LoopEnd :
  4835. t2PseudoInst<(outs), (ins GPRlr:$elts, brtarget:$target),
  4836. 8, IIC_Br, []>, Sched<[WriteBr]>;
  4837. def t2LoopEndDec :
  4838. t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$elts, brtarget:$target),
  4839. 8, IIC_Br, []>, Sched<[WriteBr]>;
  4840. } // end isBranch, isTerminator, hasSideEffects
  4841. }
  4842. } // end isNotDuplicable
  4843. class CS<string iname, bits<4> opcode, list<dag> pattern=[]>
  4844. : V8_1MI<(outs rGPR:$Rd), (ins GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rm, pred_noal:$fcond),
  4845. AddrModeNone, NoItinerary, iname, "$Rd, $Rn, $Rm, $fcond", "", pattern> {
  4846. bits<4> Rd;
  4847. bits<4> Rm;
  4848. bits<4> Rn;
  4849. bits<4> fcond;
  4850. let Inst{31-20} = 0b111010100101;
  4851. let Inst{19-16} = Rn{3-0};
  4852. let Inst{15-12} = opcode;
  4853. let Inst{11-8} = Rd{3-0};
  4854. let Inst{7-4} = fcond{3-0};
  4855. let Inst{3-0} = Rm{3-0};
  4856. let Uses = [CPSR];
  4857. let hasSideEffects = 0;
  4858. }
  4859. def t2CSEL : CS<"csel", 0b1000>;
  4860. def t2CSINC : CS<"csinc", 0b1001>;
  4861. def t2CSINV : CS<"csinv", 0b1010>;
  4862. def t2CSNEG : CS<"csneg", 0b1011>;
  4863. let Predicates = [HasV8_1MMainline] in {
  4864. def : T2Pat<(ARMcsinc GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm),
  4865. (t2CSINC GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
  4866. def : T2Pat<(ARMcsinv GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm),
  4867. (t2CSINV GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
  4868. def : T2Pat<(ARMcsneg GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm),
  4869. (t2CSNEG GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
  4870. multiclass ModifiedV8_1CSEL<Instruction Insn, dag modvalue> {
  4871. def : T2Pat<(ARMcmov modvalue, GPRwithZR:$tval, cmovpred:$imm),
  4872. (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
  4873. def : T2Pat<(ARMcmov GPRwithZR:$tval, modvalue, cmovpred:$imm),
  4874. (Insn GPRwithZR:$tval, GPRwithZR:$fval,
  4875. (i32 (inv_cond_XFORM imm:$imm)))>;
  4876. }
  4877. defm : ModifiedV8_1CSEL<t2CSINC, (add rGPR:$fval, 1)>;
  4878. defm : ModifiedV8_1CSEL<t2CSINV, (xor rGPR:$fval, -1)>;
  4879. defm : ModifiedV8_1CSEL<t2CSNEG, (sub 0, rGPR:$fval)>;
  4880. }
  4881. // CS aliases.
  4882. let Predicates = [HasV8_1MMainline] in {
  4883. def : InstAlias<"csetm\t$Rd, $fcond",
  4884. (t2CSINV rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>;
  4885. def : InstAlias<"cset\t$Rd, $fcond",
  4886. (t2CSINC rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>;
  4887. def : InstAlias<"cinc\t$Rd, $Rn, $fcond",
  4888. (t2CSINC rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
  4889. def : InstAlias<"cinv\t$Rd, $Rn, $fcond",
  4890. (t2CSINV rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
  4891. def : InstAlias<"cneg\t$Rd, $Rn, $fcond",
  4892. (t2CSNEG rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
  4893. }