123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600 |
- //===-- PPCSchedule440.td - PPC 440 Scheduling Definitions -*- tablegen -*-===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- // Primary reference:
- // PowerPC 440x6 Embedded Processor Core User's Manual.
- // IBM (as updated in) 2010.
- // The basic PPC 440 does not include a floating-point unit; the pipeline
- // timings here are constructed to match the FP2 unit shipped with the
- // PPC-440- and PPC-450-based Blue Gene (L and P) supercomputers.
- // References:
- // S. Chatterjee, et al. Design and exploitation of a high-performance
- // SIMD floating-point unit for Blue Gene/L.
- // IBM J. Res. & Dev. 49 (2/3) March/May 2005.
- // also:
- // Carlos Sosa and Brant Knudson. IBM System Blue Gene Solution:
- // Blue Gene/P Application Development.
- // IBM (as updated in) 2009.
- //===----------------------------------------------------------------------===//
- // Functional units on the PowerPC 440/450 chip sets
- //
- def P440_DISS1 : FuncUnit; // Issue unit 1
- def P440_DISS2 : FuncUnit; // Issue unit 2
- def P440_LRACC : FuncUnit; // Register access and dispatch for
- // the simple integer (J-pipe) and
- // load/store (L-pipe) pipelines
- def P440_IRACC : FuncUnit; // Register access and dispatch for
- // the complex integer (I-pipe) pipeline
- def P440_FRACC : FuncUnit; // Register access and dispatch for
- // the floating-point execution (F-pipe) pipeline
- def P440_IEXE1 : FuncUnit; // Execution stage 1 for the I pipeline
- def P440_IEXE2 : FuncUnit; // Execution stage 2 for the I pipeline
- def P440_IWB : FuncUnit; // Write-back unit for the I pipeline
- def P440_JEXE1 : FuncUnit; // Execution stage 1 for the J pipeline
- def P440_JEXE2 : FuncUnit; // Execution stage 2 for the J pipeline
- def P440_JWB : FuncUnit; // Write-back unit for the J pipeline
- def P440_AGEN : FuncUnit; // Address generation for the L pipeline
- def P440_CRD : FuncUnit; // D-cache access for the L pipeline
- def P440_LWB : FuncUnit; // Write-back unit for the L pipeline
- def P440_FEXE1 : FuncUnit; // Execution stage 1 for the F pipeline
- def P440_FEXE2 : FuncUnit; // Execution stage 2 for the F pipeline
- def P440_FEXE3 : FuncUnit; // Execution stage 3 for the F pipeline
- def P440_FEXE4 : FuncUnit; // Execution stage 4 for the F pipeline
- def P440_FEXE5 : FuncUnit; // Execution stage 5 for the F pipeline
- def P440_FEXE6 : FuncUnit; // Execution stage 6 for the F pipeline
- def P440_FWB : FuncUnit; // Write-back unit for the F pipeline
- def P440_LWARX_Hold : FuncUnit; // This is a pseudo-unit which is used
- // to make sure that no lwarx/stwcx.
- // instructions are issued while another
- // lwarx/stwcx. is in the L pipe.
- def P440_GPR_Bypass : Bypass; // The bypass for general-purpose regs.
- def P440_FPR_Bypass : Bypass; // The bypass for floating-point regs.
- // Notes:
- // Instructions are held in the FRACC, LRACC and IRACC pipeline
- // stages until their source operands become ready. Exceptions:
- // - Store instructions will hold in the AGEN stage
- // - The integer multiply-accumulate instruction will hold in
- // the IEXE1 stage
- //
- // For most I-pipe operations, the result is available at the end of
- // the IEXE1 stage. Operations such as multiply and divide must
- // continue to execute in IEXE2 and IWB. Divide resides in IWB for
- // 33 cycles (multiply also calculates its result in IWB). For all
- // J-pipe instructions, the result is available
- // at the end of the JEXE1 stage. Loads have a 3-cycle latency
- // (data is not available until after the LWB stage).
- //
- // The L1 cache hit latency is four cycles for floating point loads
- // and three cycles for integer loads.
- //
- // The stwcx. instruction requires both the LRACC and the IRACC
- // dispatch stages. It must be issued from DISS0.
- //
- // All lwarx/stwcx. instructions hold in LRACC if another
- // uncommitted lwarx/stwcx. is in AGEN, CRD, or LWB.
- //
- // msync (a.k.a. sync) and mbar will hold in LWB until all load/store
- // resources are empty. AGEN and CRD are held empty until the msync/mbar
- // commits.
- //
- // Most floating-point instructions, computational and move,
- // have a 5-cycle latency. Divide takes longer (30 cycles). Instructions that
- // update the CR take 2 cycles. Stores take 3 cycles and, as mentioned above,
- // loads take 4 cycles (for L1 hit).
- //
- // This file defines the itinerary class data for the PPC 440 processor.
- //
- //===----------------------------------------------------------------------===//
- def PPC440Itineraries : ProcessorItineraries<
- [P440_DISS1, P440_DISS2, P440_FRACC, P440_IRACC, P440_IEXE1, P440_IEXE2,
- P440_IWB, P440_LRACC, P440_JEXE1, P440_JEXE2, P440_JWB, P440_AGEN, P440_CRD,
- P440_LWB, P440_FEXE1, P440_FEXE2, P440_FEXE3, P440_FEXE4, P440_FEXE5,
- P440_FEXE6, P440_FWB, P440_LWARX_Hold],
- [P440_GPR_Bypass, P440_FPR_Bypass], [
- InstrItinData<IIC_IntSimple, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntGeneral, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntISEL, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass, NoBypass]>,
- InstrItinData<IIC_IntCompare, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntDivW, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<33, [P440_IWB]>],
- [36, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntMFFS, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [3, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntMTFSB0, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [3, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntMulHW, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntMulHWU, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntMulLI, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntRotate, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntShift, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC, P440_LRACC]>,
- InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
- InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
- InstrStage<1, [P440_IWB, P440_JWB]>],
- [2, 0, 0],
- [P440_GPR_Bypass,
- P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_IntTrapW, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [2, 0],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_BrB, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_BrCR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_BrMCR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_BrMCRX, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0, 0],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStDCBA, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStDCBF, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStDCBI, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLoad, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [5, 1, 1],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLoadUpd,[InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [5, 2, 1, 1],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLoadUpdX,[InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [5, 2, 1, 1],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStStore, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [1, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStICBI, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTFD, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [1, 1, 1],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTFDU, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [2, 1, 1, 1],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLFD, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [5, 1, 1],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLFDU, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [5, 2, 1, 1],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLFDUX, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [5, 2, 1, 1],
- [NoBypass, P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLHA, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLHAU, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLHAUX, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLMW, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStLWARX, [InstrStage<1, [P440_DISS1]>,
- InstrStage<1, [P440_IRACC], 0>,
- InstrStage<4, [P440_LWARX_Hold], 0>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTD, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTU, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [2, 1, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTUX, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<2, [P440_LWB]>],
- [2, 1, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTDCX, [InstrStage<1, [P440_DISS1]>,
- InstrStage<1, [P440_IRACC], 0>,
- InstrStage<4, [P440_LWARX_Hold], 0>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSTWCX, [InstrStage<1, [P440_DISS1]>,
- InstrStage<1, [P440_IRACC], 0>,
- InstrStage<4, [P440_LWARX_Hold], 0>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<1, [P440_AGEN]>,
- InstrStage<1, [P440_CRD]>,
- InstrStage<1, [P440_LWB]>],
- [4, 1, 1],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_LdStSync, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_LRACC]>,
- InstrStage<3, [P440_AGEN], 1>,
- InstrStage<2, [P440_CRD], 1>,
- InstrStage<1, [P440_LWB]>]>,
- InstrItinData<IIC_SprISYNC, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC], 0>,
- InstrStage<1, [P440_LRACC], 0>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_FEXE1], 0>,
- InstrStage<1, [P440_AGEN], 0>,
- InstrStage<1, [P440_JEXE1], 0>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_FEXE2], 0>,
- InstrStage<1, [P440_CRD], 0>,
- InstrStage<1, [P440_JEXE2], 0>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<6, [P440_FEXE3], 0>,
- InstrStage<6, [P440_LWB], 0>,
- InstrStage<6, [P440_JWB], 0>,
- InstrStage<6, [P440_IWB]>]>,
- InstrItinData<IIC_SprMFSR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [2, 0],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMTMSR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [2, 0],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMTSR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<3, [P440_IWB]>],
- [5, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprTLBSYNC, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>]>,
- InstrItinData<IIC_SprMFCR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMFMSR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [3, 0],
- [P440_GPR_Bypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMFSPR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<3, [P440_IWB]>],
- [6, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMFTB, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<3, [P440_IWB]>],
- [6, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMTSPR, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<3, [P440_IWB]>],
- [6, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprMTSRIN, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<3, [P440_IWB]>],
- [6, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprRFI, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_SprSC, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_IRACC]>,
- InstrStage<1, [P440_IEXE1]>,
- InstrStage<1, [P440_IEXE2]>,
- InstrStage<1, [P440_IWB]>],
- [4, 0],
- [NoBypass, P440_GPR_Bypass]>,
- InstrItinData<IIC_FPGeneral, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<1, [P440_FWB]>],
- [6, 0, 0],
- [P440_FPR_Bypass,
- P440_FPR_Bypass, P440_FPR_Bypass]>,
- InstrItinData<IIC_FPAddSub, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<1, [P440_FWB]>],
- [6, 0, 0],
- [P440_FPR_Bypass,
- P440_FPR_Bypass, P440_FPR_Bypass]>,
- InstrItinData<IIC_FPCompare, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<1, [P440_FWB]>],
- [6, 0, 0],
- [P440_FPR_Bypass, P440_FPR_Bypass,
- P440_FPR_Bypass]>,
- InstrItinData<IIC_FPDivD, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<25, [P440_FWB]>],
- [31, 0, 0],
- [NoBypass, P440_FPR_Bypass, P440_FPR_Bypass]>,
- InstrItinData<IIC_FPDivS, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<13, [P440_FWB]>],
- [19, 0, 0],
- [NoBypass, P440_FPR_Bypass, P440_FPR_Bypass]>,
- InstrItinData<IIC_FPFused, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<1, [P440_FWB]>],
- [6, 0, 0, 0],
- [P440_FPR_Bypass,
- P440_FPR_Bypass, P440_FPR_Bypass,
- P440_FPR_Bypass]>,
- InstrItinData<IIC_FPRes, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
- InstrStage<1, [P440_FRACC]>,
- InstrStage<1, [P440_FEXE1]>,
- InstrStage<1, [P440_FEXE2]>,
- InstrStage<1, [P440_FEXE3]>,
- InstrStage<1, [P440_FEXE4]>,
- InstrStage<1, [P440_FEXE5]>,
- InstrStage<1, [P440_FEXE6]>,
- InstrStage<1, [P440_FWB]>],
- [6, 0],
- [P440_FPR_Bypass, P440_FPR_Bypass]>
- ]>;
- // ===---------------------------------------------------------------------===//
- // PPC440 machine model for scheduling and other instruction cost heuristics.
- def PPC440Model : SchedMachineModel {
- let IssueWidth = 2; // 2 instructions are dispatched per cycle.
- let LoadLatency = 5; // Optimistic load latency assuming bypass.
- // This is overriden by OperandCycles if the
- // Itineraries are queried instead.
- let CompleteModel = 0;
- let Itineraries = PPC440Itineraries;
- }
|