ARMSchedule.td 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. //===-- ARMSchedule.td - ARM Scheduling Definitions --------*- tablegen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //===----------------------------------------------------------------------===//
  9. // Instruction scheduling annotations for in-order and out-of-order CPUs.
  10. // These annotations are independent of the itinerary class defined below.
  11. // Here we define the subtarget independent read/write per-operand resources.
  12. // The subtarget schedule definitions will then map these to the subtarget's
  13. // resource usages.
  14. // For example:
  15. // The instruction cycle timings table might contain an entry for an operation
  16. // like the following:
  17. // Rd <- ADD Rn, Rm, <shift> Rs
  18. // Uops | Latency from register | Uops - resource requirements - latency
  19. // 2 | Rn: 1 Rm: 4 Rs: 4 | uop T0, Rm, Rs - P01 - 3
  20. // | | uopc Rd, Rn, T0 - P01 - 1
  21. // This is telling us that the result will be available in destination register
  22. // Rd after a minimum of three cycles after the result in Rm and Rs is available
  23. // and one cycle after the result in Rn is available. The micro-ops can execute
  24. // on resource P01.
  25. // To model this, we need to express that we need to dispatch two micro-ops,
  26. // that the resource P01 is needed and that the latency to Rn is different than
  27. // the latency to Rm and Rs. The scheduler can decrease Rn's producer latency by
  28. // two.
  29. // We will do this by assigning (abstract) resources to register defs/uses.
  30. // ARMSchedule.td:
  31. // def WriteALUsr : SchedWrite;
  32. // def ReadAdvanceALUsr : ScheRead;
  33. //
  34. // ARMInstrInfo.td:
  35. // def ADDrs : I<>, Sched<[WriteALUsr, ReadAdvanceALUsr, ReadDefault,
  36. // ReadDefault]> { ...}
  37. // ReadAdvance read resources allow us to define "pipeline by-passes" or
  38. // shorter latencies to certain registers as needed in the example above.
  39. // The "ReadDefault" can be omitted.
  40. // Next, the subtarget td file assigns resources to the abstract resources
  41. // defined here.
  42. // ARMScheduleSubtarget.td:
  43. // // Resources.
  44. // def P01 : ProcResource<3>; // ALU unit (3 of it).
  45. // ...
  46. // // Resource usages.
  47. // def : WriteRes<WriteALUsr, [P01, P01]> {
  48. // Latency = 4; // Latency of 4.
  49. // NumMicroOps = 2; // Dispatch 2 micro-ops.
  50. // // The two instances of resource P01 are occupied for one cycle. It is one
  51. // // cycle because these resources happen to be pipelined.
  52. // ResourceCycles = [1, 1];
  53. // }
  54. // def : ReadAdvance<ReadAdvanceALUsr, 3>;
  55. //===----------------------------------------------------------------------===//
  56. // Sched definitions for integer pipeline instructions
  57. //
  58. // Basic ALU operation.
  59. def WriteALU : SchedWrite;
  60. def ReadALU : SchedRead;
  61. // Basic ALU with shifts.
  62. def WriteALUsi : SchedWrite; // Shift by immediate.
  63. def WriteALUsr : SchedWrite; // Shift by register.
  64. def WriteALUSsr : SchedWrite; // Shift by register (flag setting).
  65. def ReadALUsr : SchedRead; // Some operands are read later.
  66. // Compares.
  67. def WriteCMP : SchedWrite;
  68. def WriteCMPsi : SchedWrite;
  69. def WriteCMPsr : SchedWrite;
  70. // Multiplys.
  71. def WriteMUL16 : SchedWrite; // 16-bit multiply.
  72. def WriteMUL32 : SchedWrite; // 32-bit multiply.
  73. def WriteMUL64Lo : SchedWrite; // 64-bit result. Low reg.
  74. def WriteMUL64Hi : SchedWrite; // 64-bit result. High reg.
  75. def ReadMUL : SchedRead;
  76. // Multiply-accumulates.
  77. def WriteMAC16 : SchedWrite; // 16-bit mac.
  78. def WriteMAC32 : SchedWrite; // 32-bit mac.
  79. def WriteMAC64Lo : SchedWrite; // 64-bit mac. Low reg.
  80. def WriteMAC64Hi : SchedWrite; // 64-bit mac. High reg.
  81. def ReadMAC : SchedRead;
  82. // Divisions.
  83. def WriteDIV : SchedWrite;
  84. // Loads/Stores.
  85. def WriteLd : SchedWrite;
  86. def WritePreLd : SchedWrite;
  87. def WriteST : SchedWrite;
  88. // Branches.
  89. def WriteBr : SchedWrite;
  90. def WriteBrL : SchedWrite;
  91. def WriteBrTbl : SchedWrite;
  92. // Noop.
  93. def WriteNoop : SchedWrite;
  94. //===----------------------------------------------------------------------===//
  95. // Sched definitions for floating-point and neon instructions
  96. //
  97. // Floating point conversions
  98. def WriteFPCVT : SchedWrite;
  99. def WriteFPMOV : SchedWrite; // FP -> GPR and vice-versa
  100. // ALU operations (32/64-bit)
  101. def WriteFPALU32 : SchedWrite;
  102. def WriteFPALU64 : SchedWrite;
  103. // Multiplication
  104. def WriteFPMUL32 : SchedWrite;
  105. def WriteFPMUL64 : SchedWrite;
  106. def ReadFPMUL : SchedRead; // multiplier read
  107. def ReadFPMAC : SchedRead; // accumulator read
  108. // Multiply-accumulate
  109. def WriteFPMAC32 : SchedWrite;
  110. def WriteFPMAC64 : SchedWrite;
  111. // Division
  112. def WriteFPDIV32 : SchedWrite;
  113. def WriteFPDIV64 : SchedWrite;
  114. // Square-root
  115. def WriteFPSQRT32 : SchedWrite;
  116. def WriteFPSQRT64 : SchedWrite;
  117. // Vector load and stores
  118. def WriteVLD1 : SchedWrite;
  119. def WriteVLD2 : SchedWrite;
  120. def WriteVLD3 : SchedWrite;
  121. def WriteVLD4 : SchedWrite;
  122. def WriteVST1 : SchedWrite;
  123. def WriteVST2 : SchedWrite;
  124. def WriteVST3 : SchedWrite;
  125. def WriteVST4 : SchedWrite;
  126. // Define TII for use in SchedVariant Predicates.
  127. def : PredicateProlog<[{
  128. const ARMBaseInstrInfo *TII =
  129. static_cast<const ARMBaseInstrInfo*>(SchedModel->getInstrInfo());
  130. (void)TII;
  131. const ARMSubtarget *STI =
  132. static_cast<const ARMSubtarget*>(SchedModel->getSubtargetInfo());
  133. (void)STI;
  134. }]>;
  135. def IsPredicated : CheckFunctionPredicateWithTII<
  136. "ARM_MC::isPredicated",
  137. "isPredicated"
  138. >;
  139. def IsPredicatedPred : MCSchedPredicate<IsPredicated>;
  140. def IsCPSRDefined : CheckFunctionPredicateWithTII<
  141. "ARM_MC::isCPSRDefined",
  142. "ARMBaseInstrInfo::isCPSRDefined"
  143. >;
  144. def IsCPSRDefinedPred : MCSchedPredicate<IsCPSRDefined>;
  145. let FunctionMapper = "ARM_AM::getAM2ShiftOpc" in {
  146. class CheckAM2NoShift<int n> : CheckImmOperand_s<n, "ARM_AM::no_shift">;
  147. class CheckAM2ShiftLSL<int n> : CheckImmOperand_s<n, "ARM_AM::lsl">;
  148. }
  149. let FunctionMapper = "ARM_AM::getAM2Op" in {
  150. class CheckAM2OpAdd<int n> : CheckImmOperand_s<n, "ARM_AM::add"> {}
  151. class CheckAM2OpSub<int n> : CheckImmOperand_s<n, "ARM_AM::sub"> {}
  152. }
  153. let FunctionMapper = "ARM_AM::getAM2Offset" in {
  154. class CheckAM2Offset<int n, int of> : CheckImmOperand<n, of> {}
  155. }
  156. def IsLDMBaseRegInList : CheckFunctionPredicate<
  157. "ARM_MC::isLDMBaseRegInList", "ARM_MC::isLDMBaseRegInList"
  158. >;
  159. let FunctionMapper = "ARM_AM::getAM3Op" in {
  160. class CheckAM3OpSub<int n> : CheckImmOperand_s<n, "ARM_AM::sub"> {}
  161. }
  162. // LDM, base reg in list
  163. def IsLDMBaseRegInListPred : MCSchedPredicate<IsLDMBaseRegInList>;
  164. class IsRegPCPred<int n> : MCSchedPredicate<CheckRegOperand<n, PC>>;
  165. class BranchWriteRes<int lat, int uops, list<ProcResourceKind> resl,
  166. list<int> rcl, SchedWriteRes wr> :
  167. SchedWriteRes<!listconcat(wr.ProcResources, resl)> {
  168. let Latency = !add(wr.Latency, lat);
  169. let ResourceCycles = !listconcat(wr.ResourceCycles, rcl);
  170. let NumMicroOps = !add(wr.NumMicroOps, uops);
  171. SchedWriteRes BaseWr = wr;
  172. }
  173. class CheckBranchForm<int n, BranchWriteRes br> :
  174. SchedWriteVariant<[
  175. SchedVar<IsRegPCPred<n>, [br]>,
  176. SchedVar<NoSchedPred, [br.BaseWr]>
  177. ]>;
  178. //===----------------------------------------------------------------------===//
  179. // Instruction Itinerary classes used for ARM
  180. //
  181. def IIC_iALUx : InstrItinClass;
  182. def IIC_iALUi : InstrItinClass;
  183. def IIC_iALUr : InstrItinClass;
  184. def IIC_iALUsi : InstrItinClass;
  185. def IIC_iALUsir : InstrItinClass;
  186. def IIC_iALUsr : InstrItinClass;
  187. def IIC_iBITi : InstrItinClass;
  188. def IIC_iBITr : InstrItinClass;
  189. def IIC_iBITsi : InstrItinClass;
  190. def IIC_iBITsr : InstrItinClass;
  191. def IIC_iUNAr : InstrItinClass;
  192. def IIC_iUNAsi : InstrItinClass;
  193. def IIC_iEXTr : InstrItinClass;
  194. def IIC_iEXTAr : InstrItinClass;
  195. def IIC_iEXTAsr : InstrItinClass;
  196. def IIC_iCMPi : InstrItinClass;
  197. def IIC_iCMPr : InstrItinClass;
  198. def IIC_iCMPsi : InstrItinClass;
  199. def IIC_iCMPsr : InstrItinClass;
  200. def IIC_iTSTi : InstrItinClass;
  201. def IIC_iTSTr : InstrItinClass;
  202. def IIC_iTSTsi : InstrItinClass;
  203. def IIC_iTSTsr : InstrItinClass;
  204. def IIC_iMOVi : InstrItinClass;
  205. def IIC_iMOVr : InstrItinClass;
  206. def IIC_iMOVsi : InstrItinClass;
  207. def IIC_iMOVsr : InstrItinClass;
  208. def IIC_iMOVix2 : InstrItinClass;
  209. def IIC_iMOVix2addpc : InstrItinClass;
  210. def IIC_iMOVix2ld : InstrItinClass;
  211. def IIC_iMVNi : InstrItinClass;
  212. def IIC_iMVNr : InstrItinClass;
  213. def IIC_iMVNsi : InstrItinClass;
  214. def IIC_iMVNsr : InstrItinClass;
  215. def IIC_iCMOVi : InstrItinClass;
  216. def IIC_iCMOVr : InstrItinClass;
  217. def IIC_iCMOVsi : InstrItinClass;
  218. def IIC_iCMOVsr : InstrItinClass;
  219. def IIC_iCMOVix2 : InstrItinClass;
  220. def IIC_iMUL16 : InstrItinClass;
  221. def IIC_iMAC16 : InstrItinClass;
  222. def IIC_iMUL32 : InstrItinClass;
  223. def IIC_iMAC32 : InstrItinClass;
  224. def IIC_iMUL64 : InstrItinClass;
  225. def IIC_iMAC64 : InstrItinClass;
  226. def IIC_iDIV : InstrItinClass;
  227. def IIC_iLoad_i : InstrItinClass;
  228. def IIC_iLoad_r : InstrItinClass;
  229. def IIC_iLoad_si : InstrItinClass;
  230. def IIC_iLoad_iu : InstrItinClass;
  231. def IIC_iLoad_ru : InstrItinClass;
  232. def IIC_iLoad_siu : InstrItinClass;
  233. def IIC_iLoad_bh_i : InstrItinClass;
  234. def IIC_iLoad_bh_r : InstrItinClass;
  235. def IIC_iLoad_bh_si : InstrItinClass;
  236. def IIC_iLoad_bh_iu : InstrItinClass;
  237. def IIC_iLoad_bh_ru : InstrItinClass;
  238. def IIC_iLoad_bh_siu : InstrItinClass;
  239. def IIC_iLoad_d_i : InstrItinClass;
  240. def IIC_iLoad_d_r : InstrItinClass;
  241. def IIC_iLoad_d_ru : InstrItinClass;
  242. def IIC_iLoad_m : InstrItinClass;
  243. def IIC_iLoad_mu : InstrItinClass;
  244. def IIC_iLoad_mBr : InstrItinClass;
  245. def IIC_iPop : InstrItinClass;
  246. def IIC_iPop_Br : InstrItinClass;
  247. def IIC_iLoadiALU : InstrItinClass;
  248. def IIC_iStore_i : InstrItinClass;
  249. def IIC_iStore_r : InstrItinClass;
  250. def IIC_iStore_si : InstrItinClass;
  251. def IIC_iStore_iu : InstrItinClass;
  252. def IIC_iStore_ru : InstrItinClass;
  253. def IIC_iStore_siu : InstrItinClass;
  254. def IIC_iStore_bh_i : InstrItinClass;
  255. def IIC_iStore_bh_r : InstrItinClass;
  256. def IIC_iStore_bh_si : InstrItinClass;
  257. def IIC_iStore_bh_iu : InstrItinClass;
  258. def IIC_iStore_bh_ru : InstrItinClass;
  259. def IIC_iStore_bh_siu : InstrItinClass;
  260. def IIC_iStore_d_i : InstrItinClass;
  261. def IIC_iStore_d_r : InstrItinClass;
  262. def IIC_iStore_d_ru : InstrItinClass;
  263. def IIC_iStore_m : InstrItinClass;
  264. def IIC_iStore_mu : InstrItinClass;
  265. def IIC_Preload : InstrItinClass;
  266. def IIC_Br : InstrItinClass;
  267. def IIC_fpSTAT : InstrItinClass;
  268. def IIC_fpUNA16 : InstrItinClass;
  269. def IIC_fpUNA32 : InstrItinClass;
  270. def IIC_fpUNA64 : InstrItinClass;
  271. def IIC_fpCMP16 : InstrItinClass;
  272. def IIC_fpCMP32 : InstrItinClass;
  273. def IIC_fpCMP64 : InstrItinClass;
  274. def IIC_fpCVTSD : InstrItinClass;
  275. def IIC_fpCVTDS : InstrItinClass;
  276. def IIC_fpCVTSH : InstrItinClass;
  277. def IIC_fpCVTHS : InstrItinClass;
  278. def IIC_fpCVTIH : InstrItinClass;
  279. def IIC_fpCVTIS : InstrItinClass;
  280. def IIC_fpCVTID : InstrItinClass;
  281. def IIC_fpCVTHI : InstrItinClass;
  282. def IIC_fpCVTSI : InstrItinClass;
  283. def IIC_fpCVTDI : InstrItinClass;
  284. def IIC_fpMOVIS : InstrItinClass;
  285. def IIC_fpMOVID : InstrItinClass;
  286. def IIC_fpMOVSI : InstrItinClass;
  287. def IIC_fpMOVDI : InstrItinClass;
  288. def IIC_fpALU16 : InstrItinClass;
  289. def IIC_fpALU32 : InstrItinClass;
  290. def IIC_fpALU64 : InstrItinClass;
  291. def IIC_fpMUL16 : InstrItinClass;
  292. def IIC_fpMUL32 : InstrItinClass;
  293. def IIC_fpMUL64 : InstrItinClass;
  294. def IIC_fpMAC16 : InstrItinClass;
  295. def IIC_fpMAC32 : InstrItinClass;
  296. def IIC_fpMAC64 : InstrItinClass;
  297. def IIC_fpFMAC16 : InstrItinClass;
  298. def IIC_fpFMAC32 : InstrItinClass;
  299. def IIC_fpFMAC64 : InstrItinClass;
  300. def IIC_fpDIV16 : InstrItinClass;
  301. def IIC_fpDIV32 : InstrItinClass;
  302. def IIC_fpDIV64 : InstrItinClass;
  303. def IIC_fpSQRT16 : InstrItinClass;
  304. def IIC_fpSQRT32 : InstrItinClass;
  305. def IIC_fpSQRT64 : InstrItinClass;
  306. def IIC_fpLoad16 : InstrItinClass;
  307. def IIC_fpLoad32 : InstrItinClass;
  308. def IIC_fpLoad64 : InstrItinClass;
  309. def IIC_fpLoad_m : InstrItinClass;
  310. def IIC_fpLoad_mu : InstrItinClass;
  311. def IIC_fpStore16 : InstrItinClass;
  312. def IIC_fpStore32 : InstrItinClass;
  313. def IIC_fpStore64 : InstrItinClass;
  314. def IIC_fpStore_m : InstrItinClass;
  315. def IIC_fpStore_mu : InstrItinClass;
  316. def IIC_VLD1 : InstrItinClass;
  317. def IIC_VLD1x2 : InstrItinClass;
  318. def IIC_VLD1x3 : InstrItinClass;
  319. def IIC_VLD1x4 : InstrItinClass;
  320. def IIC_VLD1u : InstrItinClass;
  321. def IIC_VLD1x2u : InstrItinClass;
  322. def IIC_VLD1x3u : InstrItinClass;
  323. def IIC_VLD1x4u : InstrItinClass;
  324. def IIC_VLD1ln : InstrItinClass;
  325. def IIC_VLD1lnu : InstrItinClass;
  326. def IIC_VLD1dup : InstrItinClass;
  327. def IIC_VLD1dupu : InstrItinClass;
  328. def IIC_VLD2 : InstrItinClass;
  329. def IIC_VLD2x2 : InstrItinClass;
  330. def IIC_VLD2u : InstrItinClass;
  331. def IIC_VLD2x2u : InstrItinClass;
  332. def IIC_VLD2ln : InstrItinClass;
  333. def IIC_VLD2lnu : InstrItinClass;
  334. def IIC_VLD2dup : InstrItinClass;
  335. def IIC_VLD2dupu : InstrItinClass;
  336. def IIC_VLD3 : InstrItinClass;
  337. def IIC_VLD3ln : InstrItinClass;
  338. def IIC_VLD3u : InstrItinClass;
  339. def IIC_VLD3lnu : InstrItinClass;
  340. def IIC_VLD3dup : InstrItinClass;
  341. def IIC_VLD3dupu : InstrItinClass;
  342. def IIC_VLD4 : InstrItinClass;
  343. def IIC_VLD4ln : InstrItinClass;
  344. def IIC_VLD4u : InstrItinClass;
  345. def IIC_VLD4lnu : InstrItinClass;
  346. def IIC_VLD4dup : InstrItinClass;
  347. def IIC_VLD4dupu : InstrItinClass;
  348. def IIC_VST1 : InstrItinClass;
  349. def IIC_VST1x2 : InstrItinClass;
  350. def IIC_VST1x3 : InstrItinClass;
  351. def IIC_VST1x4 : InstrItinClass;
  352. def IIC_VST1u : InstrItinClass;
  353. def IIC_VST1x2u : InstrItinClass;
  354. def IIC_VST1x3u : InstrItinClass;
  355. def IIC_VST1x4u : InstrItinClass;
  356. def IIC_VST1ln : InstrItinClass;
  357. def IIC_VST1lnu : InstrItinClass;
  358. def IIC_VST2 : InstrItinClass;
  359. def IIC_VST2x2 : InstrItinClass;
  360. def IIC_VST2u : InstrItinClass;
  361. def IIC_VST2x2u : InstrItinClass;
  362. def IIC_VST2ln : InstrItinClass;
  363. def IIC_VST2lnu : InstrItinClass;
  364. def IIC_VST3 : InstrItinClass;
  365. def IIC_VST3u : InstrItinClass;
  366. def IIC_VST3ln : InstrItinClass;
  367. def IIC_VST3lnu : InstrItinClass;
  368. def IIC_VST4 : InstrItinClass;
  369. def IIC_VST4u : InstrItinClass;
  370. def IIC_VST4ln : InstrItinClass;
  371. def IIC_VST4lnu : InstrItinClass;
  372. def IIC_VUNAD : InstrItinClass;
  373. def IIC_VUNAQ : InstrItinClass;
  374. def IIC_VBIND : InstrItinClass;
  375. def IIC_VBINQ : InstrItinClass;
  376. def IIC_VPBIND : InstrItinClass;
  377. def IIC_VFMULD : InstrItinClass;
  378. def IIC_VFMULQ : InstrItinClass;
  379. def IIC_VMOV : InstrItinClass;
  380. def IIC_VMOVImm : InstrItinClass;
  381. def IIC_VMOVD : InstrItinClass;
  382. def IIC_VMOVQ : InstrItinClass;
  383. def IIC_VMOVIS : InstrItinClass;
  384. def IIC_VMOVID : InstrItinClass;
  385. def IIC_VMOVISL : InstrItinClass;
  386. def IIC_VMOVSI : InstrItinClass;
  387. def IIC_VMOVDI : InstrItinClass;
  388. def IIC_VMOVN : InstrItinClass;
  389. def IIC_VPERMD : InstrItinClass;
  390. def IIC_VPERMQ : InstrItinClass;
  391. def IIC_VPERMQ3 : InstrItinClass;
  392. def IIC_VMACD : InstrItinClass;
  393. def IIC_VMACQ : InstrItinClass;
  394. def IIC_VFMACD : InstrItinClass;
  395. def IIC_VFMACQ : InstrItinClass;
  396. def IIC_VRECSD : InstrItinClass;
  397. def IIC_VRECSQ : InstrItinClass;
  398. def IIC_VCNTiD : InstrItinClass;
  399. def IIC_VCNTiQ : InstrItinClass;
  400. def IIC_VUNAiD : InstrItinClass;
  401. def IIC_VUNAiQ : InstrItinClass;
  402. def IIC_VQUNAiD : InstrItinClass;
  403. def IIC_VQUNAiQ : InstrItinClass;
  404. def IIC_VBINiD : InstrItinClass;
  405. def IIC_VBINiQ : InstrItinClass;
  406. def IIC_VSUBiD : InstrItinClass;
  407. def IIC_VSUBiQ : InstrItinClass;
  408. def IIC_VBINi4D : InstrItinClass;
  409. def IIC_VBINi4Q : InstrItinClass;
  410. def IIC_VSUBi4D : InstrItinClass;
  411. def IIC_VSUBi4Q : InstrItinClass;
  412. def IIC_VABAD : InstrItinClass;
  413. def IIC_VABAQ : InstrItinClass;
  414. def IIC_VSHLiD : InstrItinClass;
  415. def IIC_VSHLiQ : InstrItinClass;
  416. def IIC_VSHLi4D : InstrItinClass;
  417. def IIC_VSHLi4Q : InstrItinClass;
  418. def IIC_VPALiD : InstrItinClass;
  419. def IIC_VPALiQ : InstrItinClass;
  420. def IIC_VMULi16D : InstrItinClass;
  421. def IIC_VMULi32D : InstrItinClass;
  422. def IIC_VMULi16Q : InstrItinClass;
  423. def IIC_VMULi32Q : InstrItinClass;
  424. def IIC_VMACi16D : InstrItinClass;
  425. def IIC_VMACi32D : InstrItinClass;
  426. def IIC_VMACi16Q : InstrItinClass;
  427. def IIC_VMACi32Q : InstrItinClass;
  428. def IIC_VEXTD : InstrItinClass;
  429. def IIC_VEXTQ : InstrItinClass;
  430. def IIC_VTB1 : InstrItinClass;
  431. def IIC_VTB2 : InstrItinClass;
  432. def IIC_VTB3 : InstrItinClass;
  433. def IIC_VTB4 : InstrItinClass;
  434. def IIC_VTBX1 : InstrItinClass;
  435. def IIC_VTBX2 : InstrItinClass;
  436. def IIC_VTBX3 : InstrItinClass;
  437. def IIC_VTBX4 : InstrItinClass;
  438. def IIC_VDOTPROD : InstrItinClass;