123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168 |
- //===- MCSchedule.cpp - Scheduling ------------------------------*- C++ -*-===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // This file defines the default scheduling model.
- //
- //===----------------------------------------------------------------------===//
- #include "llvm/MC/MCSchedule.h"
- #include "llvm/MC/MCInst.h"
- #include "llvm/MC/MCInstrDesc.h"
- #include "llvm/MC/MCInstrInfo.h"
- #include "llvm/MC/MCSubtargetInfo.h"
- #include <optional>
- #include <type_traits>
- using namespace llvm;
- static_assert(std::is_pod<MCSchedModel>::value,
- "We shouldn't have a static constructor here");
- const MCSchedModel MCSchedModel::Default = {DefaultIssueWidth,
- DefaultMicroOpBufferSize,
- DefaultLoopMicroOpBufferSize,
- DefaultLoadLatency,
- DefaultHighLatency,
- DefaultMispredictPenalty,
- false,
- true,
- 0,
- nullptr,
- nullptr,
- 0,
- 0,
- nullptr,
- nullptr};
- int MCSchedModel::computeInstrLatency(const MCSubtargetInfo &STI,
- const MCSchedClassDesc &SCDesc) {
- int Latency = 0;
- for (unsigned DefIdx = 0, DefEnd = SCDesc.NumWriteLatencyEntries;
- DefIdx != DefEnd; ++DefIdx) {
- // Lookup the definition's write latency in SubtargetInfo.
- const MCWriteLatencyEntry *WLEntry =
- STI.getWriteLatencyEntry(&SCDesc, DefIdx);
- // Early exit if we found an invalid latency.
- if (WLEntry->Cycles < 0)
- return WLEntry->Cycles;
- Latency = std::max(Latency, static_cast<int>(WLEntry->Cycles));
- }
- return Latency;
- }
- int MCSchedModel::computeInstrLatency(const MCSubtargetInfo &STI,
- unsigned SchedClass) const {
- const MCSchedClassDesc &SCDesc = *getSchedClassDesc(SchedClass);
- if (!SCDesc.isValid())
- return 0;
- if (!SCDesc.isVariant())
- return MCSchedModel::computeInstrLatency(STI, SCDesc);
- llvm_unreachable("unsupported variant scheduling class");
- }
- int MCSchedModel::computeInstrLatency(const MCSubtargetInfo &STI,
- const MCInstrInfo &MCII,
- const MCInst &Inst) const {
- unsigned SchedClass = MCII.get(Inst.getOpcode()).getSchedClass();
- const MCSchedClassDesc *SCDesc = getSchedClassDesc(SchedClass);
- if (!SCDesc->isValid())
- return 0;
- unsigned CPUID = getProcessorID();
- while (SCDesc->isVariant()) {
- SchedClass = STI.resolveVariantSchedClass(SchedClass, &Inst, &MCII, CPUID);
- SCDesc = getSchedClassDesc(SchedClass);
- }
- if (SchedClass)
- return MCSchedModel::computeInstrLatency(STI, *SCDesc);
- llvm_unreachable("unsupported variant scheduling class");
- }
- double
- MCSchedModel::getReciprocalThroughput(const MCSubtargetInfo &STI,
- const MCSchedClassDesc &SCDesc) {
- std::optional<double> Throughput;
- const MCSchedModel &SM = STI.getSchedModel();
- const MCWriteProcResEntry *I = STI.getWriteProcResBegin(&SCDesc);
- const MCWriteProcResEntry *E = STI.getWriteProcResEnd(&SCDesc);
- for (; I != E; ++I) {
- if (!I->Cycles)
- continue;
- unsigned NumUnits = SM.getProcResource(I->ProcResourceIdx)->NumUnits;
- double Temp = NumUnits * 1.0 / I->Cycles;
- Throughput = Throughput ? std::min(*Throughput, Temp) : Temp;
- }
- if (Throughput)
- return 1.0 / *Throughput;
- // If no throughput value was calculated, assume that we can execute at the
- // maximum issue width scaled by number of micro-ops for the schedule class.
- return ((double)SCDesc.NumMicroOps) / SM.IssueWidth;
- }
- double
- MCSchedModel::getReciprocalThroughput(const MCSubtargetInfo &STI,
- const MCInstrInfo &MCII,
- const MCInst &Inst) const {
- unsigned SchedClass = MCII.get(Inst.getOpcode()).getSchedClass();
- const MCSchedClassDesc *SCDesc = getSchedClassDesc(SchedClass);
- // If there's no valid class, assume that the instruction executes/completes
- // at the maximum issue width.
- if (!SCDesc->isValid())
- return 1.0 / IssueWidth;
- unsigned CPUID = getProcessorID();
- while (SCDesc->isVariant()) {
- SchedClass = STI.resolveVariantSchedClass(SchedClass, &Inst, &MCII, CPUID);
- SCDesc = getSchedClassDesc(SchedClass);
- }
- if (SchedClass)
- return MCSchedModel::getReciprocalThroughput(STI, *SCDesc);
- llvm_unreachable("unsupported variant scheduling class");
- }
- double
- MCSchedModel::getReciprocalThroughput(unsigned SchedClass,
- const InstrItineraryData &IID) {
- std::optional<double> Throughput;
- const InstrStage *I = IID.beginStage(SchedClass);
- const InstrStage *E = IID.endStage(SchedClass);
- for (; I != E; ++I) {
- if (!I->getCycles())
- continue;
- double Temp = llvm::popcount(I->getUnits()) * 1.0 / I->getCycles();
- Throughput = Throughput ? std::min(*Throughput, Temp) : Temp;
- }
- if (Throughput)
- return 1.0 / *Throughput;
- // If there are no execution resources specified for this class, then assume
- // that it can execute at the maximum default issue width.
- return 1.0 / DefaultIssueWidth;
- }
- unsigned
- MCSchedModel::getForwardingDelayCycles(ArrayRef<MCReadAdvanceEntry> Entries,
- unsigned WriteResourceID) {
- if (Entries.empty())
- return 0;
- int DelayCycles = 0;
- for (const MCReadAdvanceEntry &E : Entries) {
- if (E.WriteResourceID != WriteResourceID)
- continue;
- DelayCycles = std::min(DelayCycles, E.Cycles);
- }
- return std::abs(DelayCycles);
- }
|