mlx5-abi.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
  2. /*
  3. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX5_ABI_USER_H
  34. #define MLX5_ABI_USER_H
  35. #include <linux/types.h>
  36. #include <linux/if_ether.h> /* For ETH_ALEN. */
  37. #include <rdma/ib_user_ioctl_verbs.h>
  38. enum {
  39. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  40. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  41. MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
  42. MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
  43. MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
  44. MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
  45. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
  46. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
  47. MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
  48. MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE = 1 << 9,
  49. MLX5_QP_FLAG_UAR_PAGE_INDEX = 1 << 10,
  50. MLX5_QP_FLAG_DCI_STREAM = 1 << 11,
  51. };
  52. enum {
  53. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  54. };
  55. enum {
  56. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  57. };
  58. /* Increment this value if any changes that break userspace ABI
  59. * compatibility are made.
  60. */
  61. #define MLX5_IB_UVERBS_ABI_VERSION 1
  62. /* Make sure that all structs defined in this file remain laid out so
  63. * that they pack the same way on 32-bit and 64-bit architectures (to
  64. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  65. * In particular do not use pointer types -- pass pointers in __u64
  66. * instead.
  67. */
  68. struct mlx5_ib_alloc_ucontext_req {
  69. __u32 total_num_bfregs;
  70. __u32 num_low_latency_bfregs;
  71. };
  72. enum mlx5_lib_caps {
  73. MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
  74. MLX5_LIB_CAP_DYN_UAR = (__u64)1 << 1,
  75. };
  76. enum mlx5_ib_alloc_uctx_v2_flags {
  77. MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
  78. };
  79. struct mlx5_ib_alloc_ucontext_req_v2 {
  80. __u32 total_num_bfregs;
  81. __u32 num_low_latency_bfregs;
  82. __u32 flags;
  83. __u32 comp_mask;
  84. __u8 max_cqe_version;
  85. __u8 reserved0;
  86. __u16 reserved1;
  87. __u32 reserved2;
  88. __aligned_u64 lib_caps;
  89. };
  90. enum mlx5_ib_alloc_ucontext_resp_mask {
  91. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  92. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
  93. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_ECE = 1UL << 2,
  94. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_SQD2RTS = 1UL << 3,
  95. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_REAL_TIME_TS = 1UL << 4,
  96. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_MKEY_UPDATE_TAG = 1UL << 5,
  97. };
  98. enum mlx5_user_cmds_supp_uhw {
  99. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  100. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  101. };
  102. /* The eth_min_inline response value is set to off-by-one vs the FW
  103. * returned value to allow user-space to deal with older kernels.
  104. */
  105. enum mlx5_user_inline_mode {
  106. MLX5_USER_INLINE_MODE_NA,
  107. MLX5_USER_INLINE_MODE_NONE,
  108. MLX5_USER_INLINE_MODE_L2,
  109. MLX5_USER_INLINE_MODE_IP,
  110. MLX5_USER_INLINE_MODE_TCP_UDP,
  111. };
  112. enum {
  113. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
  114. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
  115. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
  116. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
  117. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
  118. };
  119. struct mlx5_ib_alloc_ucontext_resp {
  120. __u32 qp_tab_size;
  121. __u32 bf_reg_size;
  122. __u32 tot_bfregs;
  123. __u32 cache_line_size;
  124. __u16 max_sq_desc_sz;
  125. __u16 max_rq_desc_sz;
  126. __u32 max_send_wqebb;
  127. __u32 max_recv_wr;
  128. __u32 max_srq_recv_wr;
  129. __u16 num_ports;
  130. __u16 flow_action_flags;
  131. __u32 comp_mask;
  132. __u32 response_length;
  133. __u8 cqe_version;
  134. __u8 cmds_supp_uhw;
  135. __u8 eth_min_inline;
  136. __u8 clock_info_versions;
  137. __aligned_u64 hca_core_clock_offset;
  138. __u32 log_uar_size;
  139. __u32 num_uars_per_page;
  140. __u32 num_dyn_bfregs;
  141. __u32 dump_fill_mkey;
  142. };
  143. struct mlx5_ib_alloc_pd_resp {
  144. __u32 pdn;
  145. };
  146. struct mlx5_ib_tso_caps {
  147. __u32 max_tso; /* Maximum tso payload size in bytes */
  148. /* Corresponding bit will be set if qp type from
  149. * 'enum ib_qp_type' is supported, e.g.
  150. * supported_qpts |= 1 << IB_QPT_UD
  151. */
  152. __u32 supported_qpts;
  153. };
  154. struct mlx5_ib_rss_caps {
  155. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  156. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  157. __u8 reserved[7];
  158. };
  159. enum mlx5_ib_cqe_comp_res_format {
  160. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  161. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  162. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
  163. };
  164. struct mlx5_ib_cqe_comp_caps {
  165. __u32 max_num;
  166. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  167. };
  168. enum mlx5_ib_packet_pacing_cap_flags {
  169. MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
  170. };
  171. struct mlx5_packet_pacing_caps {
  172. __u32 qp_rate_limit_min;
  173. __u32 qp_rate_limit_max; /* In kpbs */
  174. /* Corresponding bit will be set if qp type from
  175. * 'enum ib_qp_type' is supported, e.g.
  176. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  177. */
  178. __u32 supported_qpts;
  179. __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
  180. __u8 reserved[3];
  181. };
  182. enum mlx5_ib_mpw_caps {
  183. MPW_RESERVED = 1 << 0,
  184. MLX5_IB_ALLOW_MPW = 1 << 1,
  185. MLX5_IB_SUPPORT_EMPW = 1 << 2,
  186. };
  187. enum mlx5_ib_sw_parsing_offloads {
  188. MLX5_IB_SW_PARSING = 1 << 0,
  189. MLX5_IB_SW_PARSING_CSUM = 1 << 1,
  190. MLX5_IB_SW_PARSING_LSO = 1 << 2,
  191. };
  192. struct mlx5_ib_sw_parsing_caps {
  193. __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
  194. /* Corresponding bit will be set if qp type from
  195. * 'enum ib_qp_type' is supported, e.g.
  196. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  197. */
  198. __u32 supported_qpts;
  199. };
  200. struct mlx5_ib_striding_rq_caps {
  201. __u32 min_single_stride_log_num_of_bytes;
  202. __u32 max_single_stride_log_num_of_bytes;
  203. __u32 min_single_wqe_log_num_of_strides;
  204. __u32 max_single_wqe_log_num_of_strides;
  205. /* Corresponding bit will be set if qp type from
  206. * 'enum ib_qp_type' is supported, e.g.
  207. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  208. */
  209. __u32 supported_qpts;
  210. __u32 reserved;
  211. };
  212. struct mlx5_ib_dci_streams_caps {
  213. __u8 max_log_num_concurent;
  214. __u8 max_log_num_errored;
  215. };
  216. enum mlx5_ib_query_dev_resp_flags {
  217. /* Support 128B CQE compression */
  218. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
  219. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
  220. MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE = 1 << 2,
  221. MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT = 1 << 3,
  222. };
  223. enum mlx5_ib_tunnel_offloads {
  224. MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
  225. MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
  226. MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
  227. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
  228. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
  229. };
  230. struct mlx5_ib_query_device_resp {
  231. __u32 comp_mask;
  232. __u32 response_length;
  233. struct mlx5_ib_tso_caps tso_caps;
  234. struct mlx5_ib_rss_caps rss_caps;
  235. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  236. struct mlx5_packet_pacing_caps packet_pacing_caps;
  237. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  238. __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
  239. struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
  240. struct mlx5_ib_striding_rq_caps striding_rq_caps;
  241. __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
  242. struct mlx5_ib_dci_streams_caps dci_streams_caps;
  243. __u16 reserved;
  244. };
  245. enum mlx5_ib_create_cq_flags {
  246. MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
  247. MLX5_IB_CREATE_CQ_FLAGS_UAR_PAGE_INDEX = 1 << 1,
  248. MLX5_IB_CREATE_CQ_FLAGS_REAL_TIME_TS = 1 << 2,
  249. };
  250. struct mlx5_ib_create_cq {
  251. __aligned_u64 buf_addr;
  252. __aligned_u64 db_addr;
  253. __u32 cqe_size;
  254. __u8 cqe_comp_en;
  255. __u8 cqe_comp_res_format;
  256. __u16 flags;
  257. __u16 uar_page_index;
  258. __u16 reserved0;
  259. __u32 reserved1;
  260. };
  261. struct mlx5_ib_create_cq_resp {
  262. __u32 cqn;
  263. __u32 reserved;
  264. };
  265. struct mlx5_ib_resize_cq {
  266. __aligned_u64 buf_addr;
  267. __u16 cqe_size;
  268. __u16 reserved0;
  269. __u32 reserved1;
  270. };
  271. struct mlx5_ib_create_srq {
  272. __aligned_u64 buf_addr;
  273. __aligned_u64 db_addr;
  274. __u32 flags;
  275. __u32 reserved0; /* explicit padding (optional on i386) */
  276. __u32 uidx;
  277. __u32 reserved1;
  278. };
  279. struct mlx5_ib_create_srq_resp {
  280. __u32 srqn;
  281. __u32 reserved;
  282. };
  283. struct mlx5_ib_create_qp_dci_streams {
  284. __u8 log_num_concurent;
  285. __u8 log_num_errored;
  286. };
  287. struct mlx5_ib_create_qp {
  288. __aligned_u64 buf_addr;
  289. __aligned_u64 db_addr;
  290. __u32 sq_wqe_count;
  291. __u32 rq_wqe_count;
  292. __u32 rq_wqe_shift;
  293. __u32 flags;
  294. __u32 uidx;
  295. __u32 bfreg_index;
  296. union {
  297. __aligned_u64 sq_buf_addr;
  298. __aligned_u64 access_key;
  299. };
  300. __u32 ece_options;
  301. struct mlx5_ib_create_qp_dci_streams dci_streams;
  302. __u16 reserved;
  303. };
  304. /* RX Hash function flags */
  305. enum mlx5_rx_hash_function_flags {
  306. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  307. };
  308. /*
  309. * RX Hash flags, these flags allows to set which incoming packet's field should
  310. * participates in RX Hash. Each flag represent certain packet's field,
  311. * when the flag is set the field that is represented by the flag will
  312. * participate in RX Hash calculation.
  313. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  314. * and *TCP and *UDP flags can't be enabled together on the same QP.
  315. */
  316. enum mlx5_rx_hash_fields {
  317. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  318. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  319. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  320. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  321. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  322. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  323. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  324. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
  325. MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
  326. /* Save bits for future fields */
  327. MLX5_RX_HASH_INNER = (1UL << 31),
  328. };
  329. struct mlx5_ib_create_qp_rss {
  330. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  331. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  332. __u8 rx_key_len; /* valid only for Toeplitz */
  333. __u8 reserved[6];
  334. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  335. __u32 comp_mask;
  336. __u32 flags;
  337. };
  338. enum mlx5_ib_create_qp_resp_mask {
  339. MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
  340. MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
  341. MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
  342. MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
  343. MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR = 1UL << 4,
  344. };
  345. struct mlx5_ib_create_qp_resp {
  346. __u32 bfreg_index;
  347. __u32 ece_options;
  348. __u32 comp_mask;
  349. __u32 tirn;
  350. __u32 tisn;
  351. __u32 rqn;
  352. __u32 sqn;
  353. __u32 reserved1;
  354. __u64 tir_icm_addr;
  355. };
  356. struct mlx5_ib_alloc_mw {
  357. __u32 comp_mask;
  358. __u8 num_klms;
  359. __u8 reserved1;
  360. __u16 reserved2;
  361. };
  362. enum mlx5_ib_create_wq_mask {
  363. MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
  364. };
  365. struct mlx5_ib_create_wq {
  366. __aligned_u64 buf_addr;
  367. __aligned_u64 db_addr;
  368. __u32 rq_wqe_count;
  369. __u32 rq_wqe_shift;
  370. __u32 user_index;
  371. __u32 flags;
  372. __u32 comp_mask;
  373. __u32 single_stride_log_num_of_bytes;
  374. __u32 single_wqe_log_num_of_strides;
  375. __u32 two_byte_shift_en;
  376. };
  377. struct mlx5_ib_create_ah_resp {
  378. __u32 response_length;
  379. __u8 dmac[ETH_ALEN];
  380. __u8 reserved[6];
  381. };
  382. struct mlx5_ib_burst_info {
  383. __u32 max_burst_sz;
  384. __u16 typical_pkt_sz;
  385. __u16 reserved;
  386. };
  387. struct mlx5_ib_modify_qp {
  388. __u32 comp_mask;
  389. struct mlx5_ib_burst_info burst_info;
  390. __u32 ece_options;
  391. };
  392. struct mlx5_ib_modify_qp_resp {
  393. __u32 response_length;
  394. __u32 dctn;
  395. __u32 ece_options;
  396. __u32 reserved;
  397. };
  398. struct mlx5_ib_create_wq_resp {
  399. __u32 response_length;
  400. __u32 reserved;
  401. };
  402. struct mlx5_ib_create_rwq_ind_tbl_resp {
  403. __u32 response_length;
  404. __u32 reserved;
  405. };
  406. struct mlx5_ib_modify_wq {
  407. __u32 comp_mask;
  408. __u32 reserved;
  409. };
  410. struct mlx5_ib_clock_info {
  411. __u32 sign;
  412. __u32 resv;
  413. __aligned_u64 nsec;
  414. __aligned_u64 cycles;
  415. __aligned_u64 frac;
  416. __u32 mult;
  417. __u32 shift;
  418. __aligned_u64 mask;
  419. __aligned_u64 overflow_period;
  420. };
  421. enum mlx5_ib_mmap_cmd {
  422. MLX5_IB_MMAP_REGULAR_PAGE = 0,
  423. MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
  424. MLX5_IB_MMAP_WC_PAGE = 2,
  425. MLX5_IB_MMAP_NC_PAGE = 3,
  426. /* 5 is chosen in order to be compatible with old versions of libmlx5 */
  427. MLX5_IB_MMAP_CORE_CLOCK = 5,
  428. MLX5_IB_MMAP_ALLOC_WC = 6,
  429. MLX5_IB_MMAP_CLOCK_INFO = 7,
  430. MLX5_IB_MMAP_DEVICE_MEM = 8,
  431. };
  432. enum {
  433. MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
  434. };
  435. /* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
  436. enum {
  437. MLX5_IB_CLOCK_INFO_V1 = 0,
  438. };
  439. struct mlx5_ib_flow_counters_desc {
  440. __u32 description;
  441. __u32 index;
  442. };
  443. struct mlx5_ib_flow_counters_data {
  444. RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
  445. __u32 ncounters;
  446. __u32 reserved;
  447. };
  448. struct mlx5_ib_create_flow {
  449. __u32 ncounters_data;
  450. __u32 reserved;
  451. /*
  452. * Following are counters data based on ncounters_data, each
  453. * entry in the data[] should match a corresponding counter object
  454. * that was pointed by a counters spec upon the flow creation
  455. */
  456. struct mlx5_ib_flow_counters_data data[];
  457. };
  458. #endif /* MLX5_ABI_USER_H */