123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299 |
- #pragma once
- #ifdef __GNUC__
- #pragma GCC diagnostic push
- #pragma GCC diagnostic ignored "-Wunused-parameter"
- #endif
- //===- llvm/MC/MCSubtargetInfo.h - Subtarget Information --------*- C++ -*-===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // This file describes the subtarget options of a Target machine.
- //
- //===----------------------------------------------------------------------===//
- #ifndef LLVM_MC_MCSUBTARGETINFO_H
- #define LLVM_MC_MCSUBTARGETINFO_H
- #include "llvm/ADT/ArrayRef.h"
- #include "llvm/ADT/StringRef.h"
- #include "llvm/ADT/Triple.h"
- #include "llvm/MC/MCInstrItineraries.h"
- #include "llvm/MC/MCSchedule.h"
- #include "llvm/MC/SubtargetFeature.h"
- #include <algorithm>
- #include <cassert>
- #include <cstdint>
- #include <string>
- namespace llvm {
- class MCInst;
- //===----------------------------------------------------------------------===//
- /// Used to provide key value pairs for feature and CPU bit flags.
- struct SubtargetFeatureKV {
- const char *Key; ///< K-V key string
- const char *Desc; ///< Help descriptor
- unsigned Value; ///< K-V integer value
- FeatureBitArray Implies; ///< K-V bit mask
- /// Compare routine for std::lower_bound
- bool operator<(StringRef S) const {
- return StringRef(Key) < S;
- }
- /// Compare routine for std::is_sorted.
- bool operator<(const SubtargetFeatureKV &Other) const {
- return StringRef(Key) < StringRef(Other.Key);
- }
- };
- //===----------------------------------------------------------------------===//
- /// Used to provide key value pairs for feature and CPU bit flags.
- struct SubtargetSubTypeKV {
- const char *Key; ///< K-V key string
- FeatureBitArray Implies; ///< K-V bit mask
- FeatureBitArray TuneImplies; ///< K-V bit mask
- const MCSchedModel *SchedModel;
- /// Compare routine for std::lower_bound
- bool operator<(StringRef S) const {
- return StringRef(Key) < S;
- }
- /// Compare routine for std::is_sorted.
- bool operator<(const SubtargetSubTypeKV &Other) const {
- return StringRef(Key) < StringRef(Other.Key);
- }
- };
- //===----------------------------------------------------------------------===//
- ///
- /// Generic base class for all target subtargets.
- ///
- class MCSubtargetInfo {
- Triple TargetTriple;
- std::string CPU; // CPU being targeted.
- std::string TuneCPU; // CPU being tuned for.
- ArrayRef<SubtargetFeatureKV> ProcFeatures; // Processor feature list
- ArrayRef<SubtargetSubTypeKV> ProcDesc; // Processor descriptions
- // Scheduler machine model
- const MCWriteProcResEntry *WriteProcResTable;
- const MCWriteLatencyEntry *WriteLatencyTable;
- const MCReadAdvanceEntry *ReadAdvanceTable;
- const MCSchedModel *CPUSchedModel;
- const InstrStage *Stages; // Instruction itinerary stages
- const unsigned *OperandCycles; // Itinerary operand cycles
- const unsigned *ForwardingPaths;
- FeatureBitset FeatureBits; // Feature bits for current CPU + FS
- std::string FeatureString; // Feature string
- public:
- MCSubtargetInfo(const MCSubtargetInfo &) = default;
- MCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef TuneCPU,
- StringRef FS, ArrayRef<SubtargetFeatureKV> PF,
- ArrayRef<SubtargetSubTypeKV> PD,
- const MCWriteProcResEntry *WPR, const MCWriteLatencyEntry *WL,
- const MCReadAdvanceEntry *RA, const InstrStage *IS,
- const unsigned *OC, const unsigned *FP);
- MCSubtargetInfo() = delete;
- MCSubtargetInfo &operator=(const MCSubtargetInfo &) = delete;
- MCSubtargetInfo &operator=(MCSubtargetInfo &&) = delete;
- virtual ~MCSubtargetInfo() = default;
- const Triple &getTargetTriple() const { return TargetTriple; }
- StringRef getCPU() const { return CPU; }
- StringRef getTuneCPU() const { return TuneCPU; }
- const FeatureBitset& getFeatureBits() const { return FeatureBits; }
- void setFeatureBits(const FeatureBitset &FeatureBits_) {
- FeatureBits = FeatureBits_;
- }
- StringRef getFeatureString() const { return FeatureString; }
- bool hasFeature(unsigned Feature) const {
- return FeatureBits[Feature];
- }
- protected:
- /// Initialize the scheduling model and feature bits.
- ///
- /// FIXME: Find a way to stick this in the constructor, since it should only
- /// be called during initialization.
- void InitMCProcessorInfo(StringRef CPU, StringRef TuneCPU, StringRef FS);
- public:
- /// Set the features to the default for the given CPU and TuneCPU, with ano
- /// appended feature string.
- void setDefaultFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS);
- /// Toggle a feature and return the re-computed feature bits.
- /// This version does not change the implied bits.
- FeatureBitset ToggleFeature(uint64_t FB);
- /// Toggle a feature and return the re-computed feature bits.
- /// This version does not change the implied bits.
- FeatureBitset ToggleFeature(const FeatureBitset& FB);
- /// Toggle a set of features and return the re-computed feature bits.
- /// This version will also change all implied bits.
- FeatureBitset ToggleFeature(StringRef FS);
- /// Apply a feature flag and return the re-computed feature bits, including
- /// all feature bits implied by the flag.
- FeatureBitset ApplyFeatureFlag(StringRef FS);
- /// Set/clear additional feature bits, including all other bits they imply.
- FeatureBitset SetFeatureBitsTransitively(const FeatureBitset& FB);
- FeatureBitset ClearFeatureBitsTransitively(const FeatureBitset &FB);
- /// Check whether the subtarget features are enabled/disabled as per
- /// the provided string, ignoring all other features.
- bool checkFeatures(StringRef FS) const;
- /// Get the machine model of a CPU.
- const MCSchedModel &getSchedModelForCPU(StringRef CPU) const;
- /// Get the machine model for this subtarget's CPU.
- const MCSchedModel &getSchedModel() const { return *CPUSchedModel; }
- /// Return an iterator at the first process resource consumed by the given
- /// scheduling class.
- const MCWriteProcResEntry *getWriteProcResBegin(
- const MCSchedClassDesc *SC) const {
- return &WriteProcResTable[SC->WriteProcResIdx];
- }
- const MCWriteProcResEntry *getWriteProcResEnd(
- const MCSchedClassDesc *SC) const {
- return getWriteProcResBegin(SC) + SC->NumWriteProcResEntries;
- }
- const MCWriteLatencyEntry *getWriteLatencyEntry(const MCSchedClassDesc *SC,
- unsigned DefIdx) const {
- assert(DefIdx < SC->NumWriteLatencyEntries &&
- "MachineModel does not specify a WriteResource for DefIdx");
- return &WriteLatencyTable[SC->WriteLatencyIdx + DefIdx];
- }
- int getReadAdvanceCycles(const MCSchedClassDesc *SC, unsigned UseIdx,
- unsigned WriteResID) const {
- // TODO: The number of read advance entries in a class can be significant
- // (~50). Consider compressing the WriteID into a dense ID of those that are
- // used by ReadAdvance and representing them as a bitset.
- for (const MCReadAdvanceEntry *I = &ReadAdvanceTable[SC->ReadAdvanceIdx],
- *E = I + SC->NumReadAdvanceEntries; I != E; ++I) {
- if (I->UseIdx < UseIdx)
- continue;
- if (I->UseIdx > UseIdx)
- break;
- // Find the first WriteResIdx match, which has the highest cycle count.
- if (!I->WriteResourceID || I->WriteResourceID == WriteResID) {
- return I->Cycles;
- }
- }
- return 0;
- }
- /// Return the set of ReadAdvance entries declared by the scheduling class
- /// descriptor in input.
- ArrayRef<MCReadAdvanceEntry>
- getReadAdvanceEntries(const MCSchedClassDesc &SC) const {
- if (!SC.NumReadAdvanceEntries)
- return ArrayRef<MCReadAdvanceEntry>();
- return ArrayRef<MCReadAdvanceEntry>(&ReadAdvanceTable[SC.ReadAdvanceIdx],
- SC.NumReadAdvanceEntries);
- }
- /// Get scheduling itinerary of a CPU.
- InstrItineraryData getInstrItineraryForCPU(StringRef CPU) const;
- /// Initialize an InstrItineraryData instance.
- void initInstrItins(InstrItineraryData &InstrItins) const;
- /// Resolve a variant scheduling class for the given MCInst and CPU.
- virtual unsigned resolveVariantSchedClass(unsigned SchedClass,
- const MCInst *MI,
- const MCInstrInfo *MCII,
- unsigned CPUID) const {
- return 0;
- }
- /// Check whether the CPU string is valid.
- bool isCPUStringValid(StringRef CPU) const {
- auto Found = llvm::lower_bound(ProcDesc, CPU);
- return Found != ProcDesc.end() && StringRef(Found->Key) == CPU;
- }
- virtual unsigned getHwMode() const { return 0; }
- /// Return the cache size in bytes for the given level of cache.
- /// Level is zero-based, so a value of zero means the first level of
- /// cache.
- ///
- virtual Optional<unsigned> getCacheSize(unsigned Level) const;
- /// Return the cache associatvity for the given level of cache.
- /// Level is zero-based, so a value of zero means the first level of
- /// cache.
- ///
- virtual Optional<unsigned> getCacheAssociativity(unsigned Level) const;
- /// Return the target cache line size in bytes at a given level.
- ///
- virtual Optional<unsigned> getCacheLineSize(unsigned Level) const;
- /// Return the target cache line size in bytes. By default, return
- /// the line size for the bottom-most level of cache. This provides
- /// a more convenient interface for the common case where all cache
- /// levels have the same line size. Return zero if there is no
- /// cache model.
- ///
- virtual unsigned getCacheLineSize() const {
- Optional<unsigned> Size = getCacheLineSize(0);
- if (Size)
- return *Size;
- return 0;
- }
- /// Return the preferred prefetch distance in terms of instructions.
- ///
- virtual unsigned getPrefetchDistance() const;
- /// Return the maximum prefetch distance in terms of loop
- /// iterations.
- ///
- virtual unsigned getMaxPrefetchIterationsAhead() const;
- /// \return True if prefetching should also be done for writes.
- ///
- virtual bool enableWritePrefetching() const;
- /// Return the minimum stride necessary to trigger software
- /// prefetching.
- ///
- virtual unsigned getMinPrefetchStride(unsigned NumMemAccesses,
- unsigned NumStridedMemAccesses,
- unsigned NumPrefetches,
- bool HasCall) const;
- };
- } // end namespace llvm
- #endif // LLVM_MC_MCSUBTARGETINFO_H
- #ifdef __GNUC__
- #pragma GCC diagnostic pop
- #endif
|