RISCVInstrInfoF.td 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. //===-- RISCVInstrInfoF.td - RISC-V 'F' instructions -------*- tablegen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file describes the RISC-V instructions from the standard 'F',
  10. // Single-Precision Floating-Point instruction set extension.
  11. //
  12. //===----------------------------------------------------------------------===//
  13. //===----------------------------------------------------------------------===//
  14. // RISC-V specific DAG Nodes.
  15. //===----------------------------------------------------------------------===//
  16. def SDT_RISCVFMV_W_X_RV64
  17. : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisVT<1, i64>]>;
  18. def SDT_RISCVFMV_X_ANYEXTW_RV64
  19. : SDTypeProfile<1, 1, [SDTCisVT<0, i64>, SDTCisVT<1, f32>]>;
  20. def SDT_RISCVFCVT_W_RV64
  21. : SDTypeProfile<1, 2, [SDTCisVT<0, i64>, SDTCisFP<1>,
  22. SDTCisVT<2, i64>]>;
  23. def SDT_RISCVFCVT_X
  24. : SDTypeProfile<1, 2, [SDTCisVT<0, XLenVT>, SDTCisFP<1>,
  25. SDTCisVT<2, XLenVT>]>;
  26. def SDT_RISCVFROUND
  27. : SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
  28. SDTCisVT<3, XLenVT>]>;
  29. def riscv_fround
  30. : SDNode<"RISCVISD::FROUND", SDT_RISCVFROUND>;
  31. def riscv_fmv_w_x_rv64
  32. : SDNode<"RISCVISD::FMV_W_X_RV64", SDT_RISCVFMV_W_X_RV64>;
  33. def riscv_fmv_x_anyextw_rv64
  34. : SDNode<"RISCVISD::FMV_X_ANYEXTW_RV64", SDT_RISCVFMV_X_ANYEXTW_RV64>;
  35. def riscv_fcvt_w_rv64
  36. : SDNode<"RISCVISD::FCVT_W_RV64", SDT_RISCVFCVT_W_RV64>;
  37. def riscv_fcvt_wu_rv64
  38. : SDNode<"RISCVISD::FCVT_WU_RV64", SDT_RISCVFCVT_W_RV64>;
  39. def riscv_fcvt_x
  40. : SDNode<"RISCVISD::FCVT_X", SDT_RISCVFCVT_X>;
  41. def riscv_fcvt_xu
  42. : SDNode<"RISCVISD::FCVT_XU", SDT_RISCVFCVT_X>;
  43. def riscv_strict_fcvt_w_rv64
  44. : SDNode<"RISCVISD::STRICT_FCVT_W_RV64", SDT_RISCVFCVT_W_RV64,
  45. [SDNPHasChain]>;
  46. def riscv_strict_fcvt_wu_rv64
  47. : SDNode<"RISCVISD::STRICT_FCVT_WU_RV64", SDT_RISCVFCVT_W_RV64,
  48. [SDNPHasChain]>;
  49. def riscv_any_fcvt_w_rv64 : PatFrags<(ops node:$src, node:$frm),
  50. [(riscv_strict_fcvt_w_rv64 node:$src, node:$frm),
  51. (riscv_fcvt_w_rv64 node:$src, node:$frm)]>;
  52. def riscv_any_fcvt_wu_rv64 : PatFrags<(ops node:$src, node:$frm),
  53. [(riscv_strict_fcvt_wu_rv64 node:$src, node:$frm),
  54. (riscv_fcvt_wu_rv64 node:$src, node:$frm)]>;
  55. def any_fma_nsz : PatFrag<(ops node:$rs1, node:$rs2, node:$rs3),
  56. (any_fma node:$rs1, node:$rs2, node:$rs3), [{
  57. return N->getFlags().hasNoSignedZeros();
  58. }]>;
  59. //===----------------------------------------------------------------------===//
  60. // Operand and SDNode transformation definitions.
  61. //===----------------------------------------------------------------------===//
  62. // Zfinx
  63. def GPRAsFPR : AsmOperandClass {
  64. let Name = "GPRAsFPR";
  65. let ParserMethod = "parseGPRAsFPR";
  66. let RenderMethod = "addRegOperands";
  67. }
  68. def FPR32INX : RegisterOperand<GPRF32> {
  69. let ParserMatchClass = GPRAsFPR;
  70. let DecoderMethod = "DecodeGPRRegisterClass";
  71. }
  72. // inx = 0 : f, d, zfh, zfhmin
  73. // = 1 : zfinx, zdinx, zhinx, zhinxmin
  74. // = 2 : zdinx_rv32
  75. class ExtInfo<bits<2> inx, list<Predicate> pres> {
  76. string Suffix = !cond(!eq(inx, 0): "",
  77. !eq(inx, 1): "_INX",
  78. !eq(inx, 2): "_IN32X");
  79. list<Predicate> Predicates = pres;
  80. string Space = !cond(!eq(inx, 0): "",
  81. !eq(inx, 1): "RVZfinx",
  82. !eq(inx, 2): "RV32Zdinx");
  83. }
  84. class ExtInfo_r<ExtInfo ext, DAGOperand reg> {
  85. string Suffix = ext.Suffix;
  86. list<Predicate> Predicates = ext.Predicates;
  87. string Space = ext.Space;
  88. DAGOperand Reg = reg;
  89. }
  90. class ExtInfo_rr<ExtInfo ext, DAGOperand rdty, DAGOperand rs1ty> {
  91. string Suffix = ext.Suffix;
  92. list<Predicate> Predicates = ext.Predicates;
  93. string Space = ext.Space;
  94. DAGOperand RdTy = rdty;
  95. DAGOperand Rs1Ty = rs1ty;
  96. }
  97. def FExt : ExtInfo<0, [HasStdExtF]>;
  98. def F64Ext : ExtInfo<0, [HasStdExtF, IsRV64]>;
  99. def ZfinxExt : ExtInfo<1, [HasStdExtZfinx]>;
  100. def Zfinx64Ext : ExtInfo<1, [HasStdExtZfinx, IsRV64]>;
  101. def F : ExtInfo_r<FExt, FPR32>;
  102. def F_INX : ExtInfo_r<ZfinxExt, FPR32INX>;
  103. def FF : ExtInfo_rr<FExt, FPR32, FPR32>;
  104. def FF_INX : ExtInfo_rr<ZfinxExt, FPR32INX, FPR32INX>;
  105. def FX : ExtInfo_rr<FExt, FPR32, GPR>;
  106. def FX_INX : ExtInfo_rr<ZfinxExt, FPR32INX, GPR>;
  107. def FX_64 : ExtInfo_rr<F64Ext, FPR32, GPR>;
  108. def FX_INX_64 : ExtInfo_rr<Zfinx64Ext, FPR32INX, GPR>;
  109. def XF : ExtInfo_rr<FExt, GPR, FPR32>;
  110. def XF_64 : ExtInfo_rr<F64Ext, GPR, FPR32>;
  111. def XF_INX : ExtInfo_rr<ZfinxExt, GPR, FPR32INX>;
  112. def XF_INX_64 : ExtInfo_rr<Zfinx64Ext, GPR, FPR32INX>;
  113. defvar FINX = [F, F_INX];
  114. defvar FFINX = [FF, FF_INX];
  115. defvar FXINX = [FX, FX_INX];
  116. defvar XFINX = [XF, XF_INX];
  117. defvar XFIN64X = [XF_64, XF_INX_64];
  118. defvar FXIN64X = [FX_64, FX_INX_64];
  119. // Floating-point rounding mode
  120. def FRMArg : AsmOperandClass {
  121. let Name = "FRMArg";
  122. let RenderMethod = "addFRMArgOperands";
  123. let DiagnosticType = "InvalidFRMArg";
  124. }
  125. def frmarg : Operand<XLenVT> {
  126. let ParserMatchClass = FRMArg;
  127. let PrintMethod = "printFRMArg";
  128. let DecoderMethod = "decodeFRMArg";
  129. }
  130. //===----------------------------------------------------------------------===//
  131. // Instruction class templates
  132. //===----------------------------------------------------------------------===//
  133. let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in
  134. class FPLoad_r<bits<3> funct3, string opcodestr, RegisterClass rty,
  135. SchedWrite sw>
  136. : RVInstI<funct3, OPC_LOAD_FP, (outs rty:$rd),
  137. (ins GPRMem:$rs1, simm12:$imm12),
  138. opcodestr, "$rd, ${imm12}(${rs1})">,
  139. Sched<[sw, ReadFMemBase]>;
  140. let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in
  141. class FPStore_r<bits<3> funct3, string opcodestr, RegisterClass rty,
  142. SchedWrite sw>
  143. : RVInstS<funct3, OPC_STORE_FP, (outs),
  144. (ins rty:$rs2, GPRMem:$rs1, simm12:$imm12),
  145. opcodestr, "$rs2, ${imm12}(${rs1})">,
  146. Sched<[sw, ReadFStoreData, ReadFMemBase]>;
  147. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1,
  148. UseNamedOperandTable = 1, hasPostISelHook = 1, isCommutable = 1 in
  149. class FPFMA_rrr_frm<RISCVOpcode opcode, bits<2> funct2, string opcodestr,
  150. DAGOperand rty>
  151. : RVInstR4Frm<funct2, opcode, (outs rty:$rd),
  152. (ins rty:$rs1, rty:$rs2, rty:$rs3, frmarg:$frm),
  153. opcodestr, "$rd, $rs1, $rs2, $rs3, $frm">;
  154. multiclass FPFMA_rrr_frm_m<RISCVOpcode opcode, bits<2> funct2,
  155. string opcodestr, list<ExtInfo_r> Exts> {
  156. foreach Ext = Exts in
  157. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  158. def Ext.Suffix : FPFMA_rrr_frm<opcode, funct2, opcodestr, Ext.Reg>;
  159. }
  160. class FPFMADynFrmAlias<FPFMA_rrr_frm Inst, string OpcodeStr,
  161. DAGOperand rty>
  162. : InstAlias<OpcodeStr#" $rd, $rs1, $rs2, $rs3",
  163. (Inst rty:$rd, rty:$rs1, rty:$rs2, rty:$rs3, 0b111)>;
  164. multiclass FPFMADynFrmAlias_m<FPFMA_rrr_frm Inst, string OpcodeStr,
  165. list<ExtInfo_r> Exts> {
  166. foreach Ext = Exts in
  167. let Predicates = Ext.Predicates in
  168. def : FPFMADynFrmAlias<!cast<FPFMA_rrr_frm>(Inst#Ext.Suffix), OpcodeStr,
  169. Ext.Reg>;
  170. }
  171. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1 in
  172. class FPALU_rr<bits<7> funct7, bits<3> funct3, string opcodestr,
  173. DAGOperand rty, bit Commutable>
  174. : RVInstR<funct7, funct3, OPC_OP_FP, (outs rty:$rd),
  175. (ins rty:$rs1, rty:$rs2), opcodestr, "$rd, $rs1, $rs2"> {
  176. let isCommutable = Commutable;
  177. }
  178. multiclass FPALU_rr_m<bits<7> funct7, bits<3> funct3, string opcodestr,
  179. list<ExtInfo_r> Exts, bit Commutable = 0> {
  180. foreach Ext = Exts in
  181. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  182. def Ext.Suffix : FPALU_rr<funct7, funct3, opcodestr, Ext.Reg, Commutable>;
  183. }
  184. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1,
  185. UseNamedOperandTable = 1, hasPostISelHook = 1 in
  186. class FPALU_rr_frm<bits<7> funct7, string opcodestr, DAGOperand rty,
  187. bit Commutable>
  188. : RVInstRFrm<funct7, OPC_OP_FP, (outs rty:$rd),
  189. (ins rty:$rs1, rty:$rs2, frmarg:$frm), opcodestr,
  190. "$rd, $rs1, $rs2, $frm"> {
  191. let isCommutable = Commutable;
  192. }
  193. multiclass FPALU_rr_frm_m<bits<7> funct7, string opcodestr,
  194. list<ExtInfo_r> Exts, bit Commutable = 0> {
  195. foreach Ext = Exts in
  196. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  197. def Ext.Suffix : FPALU_rr_frm<funct7, opcodestr, Ext.Reg, Commutable>;
  198. }
  199. class FPALUDynFrmAlias<FPALU_rr_frm Inst, string OpcodeStr,
  200. DAGOperand rty>
  201. : InstAlias<OpcodeStr#" $rd, $rs1, $rs2",
  202. (Inst rty:$rd, rty:$rs1, rty:$rs2, 0b111)>;
  203. multiclass FPALUDynFrmAlias_m<FPALU_rr_frm Inst, string OpcodeStr,
  204. list<ExtInfo_r> Exts> {
  205. foreach Ext = Exts in
  206. let Predicates = Ext.Predicates in
  207. def : FPALUDynFrmAlias<!cast<FPALU_rr_frm>(Inst#Ext.Suffix), OpcodeStr,
  208. Ext.Reg>;
  209. }
  210. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1 in
  211. class FPUnaryOp_r<bits<7> funct7, bits<5> rs2val, bits<3> funct3,
  212. DAGOperand rdty, DAGOperand rs1ty, string opcodestr>
  213. : RVInstR<funct7, funct3, OPC_OP_FP, (outs rdty:$rd), (ins rs1ty:$rs1),
  214. opcodestr, "$rd, $rs1"> {
  215. let rs2 = rs2val;
  216. }
  217. multiclass FPUnaryOp_r_m<bits<7> funct7, bits<5> rs2val, bits<3> funct3,
  218. list<ExtInfo_rr> Exts, string opcodestr> {
  219. foreach Ext = Exts in
  220. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  221. def Ext.Suffix : FPUnaryOp_r<funct7, rs2val, funct3, Ext.RdTy, Ext.Rs1Ty,
  222. opcodestr>;
  223. }
  224. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1,
  225. UseNamedOperandTable = 1, hasPostISelHook = 1 in
  226. class FPUnaryOp_r_frm<bits<7> funct7, bits<5> rs2val, DAGOperand rdty,
  227. DAGOperand rs1ty, string opcodestr>
  228. : RVInstRFrm<funct7, OPC_OP_FP, (outs rdty:$rd),
  229. (ins rs1ty:$rs1, frmarg:$frm), opcodestr,
  230. "$rd, $rs1, $frm"> {
  231. let rs2 = rs2val;
  232. }
  233. multiclass FPUnaryOp_r_frm_m<bits<7> funct7, bits<5> rs2val,
  234. list<ExtInfo_rr> Exts, string opcodestr> {
  235. foreach Ext = Exts in
  236. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  237. def Ext.Suffix : FPUnaryOp_r_frm<funct7, rs2val, Ext.RdTy, Ext.Rs1Ty,
  238. opcodestr>;
  239. }
  240. class FPUnaryOpDynFrmAlias<FPUnaryOp_r_frm Inst, string OpcodeStr,
  241. DAGOperand rdty, DAGOperand rs1ty>
  242. : InstAlias<OpcodeStr#" $rd, $rs1",
  243. (Inst rdty:$rd, rs1ty:$rs1, 0b111)>;
  244. multiclass FPUnaryOpDynFrmAlias_m<FPUnaryOp_r_frm Inst, string OpcodeStr,
  245. list<ExtInfo_rr> Exts> {
  246. foreach Ext = Exts in
  247. let Predicates = Ext.Predicates in
  248. def : FPUnaryOpDynFrmAlias<!cast<FPUnaryOp_r_frm>(Inst#Ext.Suffix),
  249. OpcodeStr, Ext.RdTy, Ext.Rs1Ty>;
  250. }
  251. let hasSideEffects = 0, mayLoad = 0, mayStore = 0, mayRaiseFPException = 1,
  252. IsSignExtendingOpW = 1 in
  253. class FPCmp_rr<bits<7> funct7, bits<3> funct3, string opcodestr,
  254. DAGOperand rty, bit Commutable>
  255. : RVInstR<funct7, funct3, OPC_OP_FP, (outs GPR:$rd),
  256. (ins rty:$rs1, rty:$rs2), opcodestr, "$rd, $rs1, $rs2"> {
  257. let isCommutable = Commutable;
  258. }
  259. multiclass FPCmp_rr_m<bits<7> funct7, bits<3> funct3, string opcodestr,
  260. list<ExtInfo_r> Exts, bit Commutable = 0> {
  261. foreach Ext = Exts in
  262. let Predicates = Ext.Predicates, DecoderNamespace = Ext.Space in
  263. def Ext.Suffix : FPCmp_rr<funct7, funct3, opcodestr, Ext.Reg, Commutable>;
  264. }
  265. class PseudoFROUND<RegisterClass Ty>
  266. : Pseudo<(outs Ty:$rd), (ins Ty:$rs1, Ty:$rs2, ixlenimm:$rm),
  267. [(set Ty:$rd, (riscv_fround Ty:$rs1, Ty:$rs2, timm:$rm))]> {
  268. let hasSideEffects = 0;
  269. let mayLoad = 0;
  270. let mayStore = 0;
  271. let usesCustomInserter = 1;
  272. let mayRaiseFPException = 1;
  273. }
  274. //===----------------------------------------------------------------------===//
  275. // Instructions
  276. //===----------------------------------------------------------------------===//
  277. let Predicates = [HasStdExtF] in {
  278. def FLW : FPLoad_r<0b010, "flw", FPR32, WriteFLD32>;
  279. // Operands for stores are in the order srcreg, base, offset rather than
  280. // reflecting the order these fields are specified in the instruction
  281. // encoding.
  282. def FSW : FPStore_r<0b010, "fsw", FPR32, WriteFST32>;
  283. } // Predicates = [HasStdExtF]
  284. let SchedRW = [WriteFMA32, ReadFMA32, ReadFMA32, ReadFMA32] in {
  285. defm FMADD_S : FPFMA_rrr_frm_m<OPC_MADD, 0b00, "fmadd.s", FINX>;
  286. defm FMSUB_S : FPFMA_rrr_frm_m<OPC_MSUB, 0b00, "fmsub.s", FINX>;
  287. defm FNMSUB_S : FPFMA_rrr_frm_m<OPC_NMSUB, 0b00, "fnmsub.s", FINX>;
  288. defm FNMADD_S : FPFMA_rrr_frm_m<OPC_NMADD, 0b00, "fnmadd.s", FINX>;
  289. }
  290. defm : FPFMADynFrmAlias_m<FMADD_S, "fmadd.s", FINX>;
  291. defm : FPFMADynFrmAlias_m<FMSUB_S, "fmsub.s", FINX>;
  292. defm : FPFMADynFrmAlias_m<FNMSUB_S, "fnmsub.s", FINX>;
  293. defm : FPFMADynFrmAlias_m<FNMADD_S, "fnmadd.s", FINX>;
  294. let SchedRW = [WriteFAdd32, ReadFAdd32, ReadFAdd32] in {
  295. defm FADD_S : FPALU_rr_frm_m<0b0000000, "fadd.s", FINX, /*Commutable*/1>;
  296. defm FSUB_S : FPALU_rr_frm_m<0b0000100, "fsub.s", FINX>;
  297. }
  298. let SchedRW = [WriteFMul32, ReadFMul32, ReadFMul32] in
  299. defm FMUL_S : FPALU_rr_frm_m<0b0001000, "fmul.s", FINX, /*Commutable*/1>;
  300. let SchedRW = [WriteFDiv32, ReadFDiv32, ReadFDiv32] in
  301. defm FDIV_S : FPALU_rr_frm_m<0b0001100, "fdiv.s", FINX>;
  302. defm : FPALUDynFrmAlias_m<FADD_S, "fadd.s", FINX>;
  303. defm : FPALUDynFrmAlias_m<FSUB_S, "fsub.s", FINX>;
  304. defm : FPALUDynFrmAlias_m<FMUL_S, "fmul.s", FINX>;
  305. defm : FPALUDynFrmAlias_m<FDIV_S, "fdiv.s", FINX>;
  306. defm FSQRT_S : FPUnaryOp_r_frm_m<0b0101100, 0b00000, FFINX, "fsqrt.s">,
  307. Sched<[WriteFSqrt32, ReadFSqrt32]>;
  308. defm : FPUnaryOpDynFrmAlias_m<FSQRT_S, "fsqrt.s", FFINX>;
  309. let SchedRW = [WriteFSGNJ32, ReadFSGNJ32, ReadFSGNJ32],
  310. mayRaiseFPException = 0 in {
  311. defm FSGNJ_S : FPALU_rr_m<0b0010000, 0b000, "fsgnj.s", FINX>;
  312. defm FSGNJN_S : FPALU_rr_m<0b0010000, 0b001, "fsgnjn.s", FINX>;
  313. defm FSGNJX_S : FPALU_rr_m<0b0010000, 0b010, "fsgnjx.s", FINX>;
  314. }
  315. let SchedRW = [WriteFMinMax32, ReadFMinMax32, ReadFMinMax32] in {
  316. defm FMIN_S : FPALU_rr_m<0b0010100, 0b000, "fmin.s", FINX, /*Commutable*/1>;
  317. defm FMAX_S : FPALU_rr_m<0b0010100, 0b001, "fmax.s", FINX, /*Commutable*/1>;
  318. }
  319. let IsSignExtendingOpW = 1 in
  320. defm FCVT_W_S : FPUnaryOp_r_frm_m<0b1100000, 0b00000, XFINX, "fcvt.w.s">,
  321. Sched<[WriteFCvtF32ToI32, ReadFCvtF32ToI32]>;
  322. defm : FPUnaryOpDynFrmAlias_m<FCVT_W_S, "fcvt.w.s", XFINX>;
  323. let IsSignExtendingOpW = 1 in
  324. defm FCVT_WU_S : FPUnaryOp_r_frm_m<0b1100000, 0b00001, XFINX, "fcvt.wu.s">,
  325. Sched<[WriteFCvtF32ToI32, ReadFCvtF32ToI32]>;
  326. defm : FPUnaryOpDynFrmAlias_m<FCVT_WU_S, "fcvt.wu.s", XFINX>;
  327. let Predicates = [HasStdExtF], mayRaiseFPException = 0,
  328. IsSignExtendingOpW = 1 in
  329. def FMV_X_W : FPUnaryOp_r<0b1110000, 0b00000, 0b000, GPR, FPR32, "fmv.x.w">,
  330. Sched<[WriteFMovF32ToI32, ReadFMovF32ToI32]>;
  331. let SchedRW = [WriteFCmp32, ReadFCmp32, ReadFCmp32] in {
  332. defm FEQ_S : FPCmp_rr_m<0b1010000, 0b010, "feq.s", FINX, /*Commutable*/1>;
  333. defm FLT_S : FPCmp_rr_m<0b1010000, 0b001, "flt.s", FINX>;
  334. defm FLE_S : FPCmp_rr_m<0b1010000, 0b000, "fle.s", FINX>;
  335. }
  336. let mayRaiseFPException = 0 in
  337. defm FCLASS_S : FPUnaryOp_r_m<0b1110000, 0b00000, 0b001, XFINX, "fclass.s">,
  338. Sched<[WriteFClass32, ReadFClass32]>;
  339. defm FCVT_S_W : FPUnaryOp_r_frm_m<0b1101000, 0b00000, FXINX, "fcvt.s.w">,
  340. Sched<[WriteFCvtI32ToF32, ReadFCvtI32ToF32]>;
  341. defm : FPUnaryOpDynFrmAlias_m<FCVT_S_W, "fcvt.s.w", FXINX>;
  342. defm FCVT_S_WU : FPUnaryOp_r_frm_m<0b1101000, 0b00001, FXINX, "fcvt.s.wu">,
  343. Sched<[WriteFCvtI32ToF32, ReadFCvtI32ToF32]>;
  344. defm : FPUnaryOpDynFrmAlias_m<FCVT_S_WU, "fcvt.s.wu", FXINX>;
  345. let Predicates = [HasStdExtF], mayRaiseFPException = 0 in
  346. def FMV_W_X : FPUnaryOp_r<0b1111000, 0b00000, 0b000, FPR32, GPR, "fmv.w.x">,
  347. Sched<[WriteFMovI32ToF32, ReadFMovI32ToF32]>;
  348. defm FCVT_L_S : FPUnaryOp_r_frm_m<0b1100000, 0b00010, XFIN64X, "fcvt.l.s">,
  349. Sched<[WriteFCvtF32ToI64, ReadFCvtF32ToI64]>;
  350. defm : FPUnaryOpDynFrmAlias_m<FCVT_L_S, "fcvt.l.s", XFIN64X>;
  351. defm FCVT_LU_S : FPUnaryOp_r_frm_m<0b1100000, 0b00011, XFIN64X, "fcvt.lu.s">,
  352. Sched<[WriteFCvtF32ToI64, ReadFCvtF32ToI64]>;
  353. defm : FPUnaryOpDynFrmAlias_m<FCVT_LU_S, "fcvt.lu.s", XFIN64X>;
  354. defm FCVT_S_L : FPUnaryOp_r_frm_m<0b1101000, 0b00010, FXIN64X, "fcvt.s.l">,
  355. Sched<[WriteFCvtI64ToF32, ReadFCvtI64ToF32]>;
  356. defm : FPUnaryOpDynFrmAlias_m<FCVT_S_L, "fcvt.s.l", FXIN64X>;
  357. defm FCVT_S_LU : FPUnaryOp_r_frm_m<0b1101000, 0b00011, FXIN64X, "fcvt.s.lu">,
  358. Sched<[WriteFCvtI64ToF32, ReadFCvtI64ToF32]>;
  359. defm : FPUnaryOpDynFrmAlias_m<FCVT_S_LU, "fcvt.s.lu", FXIN64X>;
  360. //===----------------------------------------------------------------------===//
  361. // Assembler Pseudo Instructions (User-Level ISA, Version 2.2, Chapter 20)
  362. //===----------------------------------------------------------------------===//
  363. let Predicates = [HasStdExtF] in {
  364. def : InstAlias<"flw $rd, (${rs1})", (FLW FPR32:$rd, GPR:$rs1, 0), 0>;
  365. def : InstAlias<"fsw $rs2, (${rs1})", (FSW FPR32:$rs2, GPR:$rs1, 0), 0>;
  366. def : InstAlias<"fmv.s $rd, $rs", (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)>;
  367. def : InstAlias<"fabs.s $rd, $rs", (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)>;
  368. def : InstAlias<"fneg.s $rd, $rs", (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)>;
  369. // fgt.s/fge.s are recognised by the GNU assembler but the canonical
  370. // flt.s/fle.s forms will always be printed. Therefore, set a zero weight.
  371. def : InstAlias<"fgt.s $rd, $rs, $rt",
  372. (FLT_S GPR:$rd, FPR32:$rt, FPR32:$rs), 0>;
  373. def : InstAlias<"fge.s $rd, $rs, $rt",
  374. (FLE_S GPR:$rd, FPR32:$rt, FPR32:$rs), 0>;
  375. // The following csr instructions actually alias instructions from the base ISA.
  376. // However, it only makes sense to support them when the F extension is enabled.
  377. // NOTE: "frcsr", "frrm", and "frflags" are more specialized version of "csrr".
  378. def : InstAlias<"frcsr $rd", (CSRRS GPR:$rd, SysRegFCSR.Encoding, X0), 2>;
  379. def : InstAlias<"fscsr $rd, $rs", (CSRRW GPR:$rd, SysRegFCSR.Encoding, GPR:$rs)>;
  380. def : InstAlias<"fscsr $rs", (CSRRW X0, SysRegFCSR.Encoding, GPR:$rs), 2>;
  381. // frsr, fssr are obsolete aliases replaced by frcsr, fscsr, so give them
  382. // zero weight.
  383. def : InstAlias<"frsr $rd", (CSRRS GPR:$rd, SysRegFCSR.Encoding, X0), 0>;
  384. def : InstAlias<"fssr $rd, $rs", (CSRRW GPR:$rd, SysRegFCSR.Encoding, GPR:$rs), 0>;
  385. def : InstAlias<"fssr $rs", (CSRRW X0, SysRegFCSR.Encoding, GPR:$rs), 0>;
  386. def : InstAlias<"frrm $rd", (CSRRS GPR:$rd, SysRegFRM.Encoding, X0), 2>;
  387. def : InstAlias<"fsrm $rd, $rs", (CSRRW GPR:$rd, SysRegFRM.Encoding, GPR:$rs)>;
  388. def : InstAlias<"fsrm $rs", (CSRRW X0, SysRegFRM.Encoding, GPR:$rs), 2>;
  389. def : InstAlias<"fsrmi $rd, $imm", (CSRRWI GPR:$rd, SysRegFRM.Encoding, uimm5:$imm)>;
  390. def : InstAlias<"fsrmi $imm", (CSRRWI X0, SysRegFRM.Encoding, uimm5:$imm), 2>;
  391. def : InstAlias<"frflags $rd", (CSRRS GPR:$rd, SysRegFFLAGS.Encoding, X0), 2>;
  392. def : InstAlias<"fsflags $rd, $rs", (CSRRW GPR:$rd, SysRegFFLAGS.Encoding, GPR:$rs)>;
  393. def : InstAlias<"fsflags $rs", (CSRRW X0, SysRegFFLAGS.Encoding, GPR:$rs), 2>;
  394. def : InstAlias<"fsflagsi $rd, $imm", (CSRRWI GPR:$rd, SysRegFFLAGS.Encoding, uimm5:$imm)>;
  395. def : InstAlias<"fsflagsi $imm", (CSRRWI X0, SysRegFFLAGS.Encoding, uimm5:$imm), 2>;
  396. // fmv.w.x and fmv.x.w were previously known as fmv.s.x and fmv.x.s. Both
  397. // spellings should be supported by standard tools.
  398. def : MnemonicAlias<"fmv.s.x", "fmv.w.x">;
  399. def : MnemonicAlias<"fmv.x.s", "fmv.x.w">;
  400. def PseudoFLW : PseudoFloatLoad<"flw", FPR32>;
  401. def PseudoFSW : PseudoStore<"fsw", FPR32>;
  402. let usesCustomInserter = 1 in {
  403. def PseudoQuietFLE_S : PseudoQuietFCMP<FPR32>;
  404. def PseudoQuietFLT_S : PseudoQuietFCMP<FPR32>;
  405. }
  406. } // Predicates = [HasStdExtF]
  407. let Predicates = [HasStdExtZfinx] in {
  408. def : InstAlias<"fabs.s $rd, $rs", (FSGNJX_S_INX FPR32INX:$rd, FPR32INX:$rs, FPR32INX:$rs)>;
  409. def : InstAlias<"fneg.s $rd, $rs", (FSGNJN_S_INX FPR32INX:$rd, FPR32INX:$rs, FPR32INX:$rs)>;
  410. def : InstAlias<"fgt.s $rd, $rs, $rt",
  411. (FLT_S_INX GPR:$rd, FPR32INX:$rt, FPR32INX:$rs), 0>;
  412. def : InstAlias<"fge.s $rd, $rs, $rt",
  413. (FLE_S_INX GPR:$rd, FPR32INX:$rt, FPR32INX:$rs), 0>;
  414. } // Predicates = [HasStdExtZfinx]
  415. //===----------------------------------------------------------------------===//
  416. // Pseudo-instructions and codegen patterns
  417. //===----------------------------------------------------------------------===//
  418. /// Floating point constants
  419. def fpimm0 : PatLeaf<(fpimm), [{ return N->isExactlyValue(+0.0); }]>;
  420. def fpimmneg0 : PatLeaf<(fpimm), [{ return N->isExactlyValue(-0.0); }]>;
  421. /// Generic pattern classes
  422. class PatSetCC<RegisterClass Ty, SDPatternOperator OpNode, CondCode Cond, RVInst Inst>
  423. : Pat<(OpNode Ty:$rs1, Ty:$rs2, Cond), (Inst $rs1, $rs2)>;
  424. class PatFprFpr<SDPatternOperator OpNode, RVInstR Inst,
  425. RegisterClass RegTy>
  426. : Pat<(OpNode RegTy:$rs1, RegTy:$rs2), (Inst $rs1, $rs2)>;
  427. class PatFprFprDynFrm<SDPatternOperator OpNode, RVInstRFrm Inst,
  428. RegisterClass RegTy>
  429. : Pat<(OpNode RegTy:$rs1, RegTy:$rs2), (Inst $rs1, $rs2, 0b111)>;
  430. let Predicates = [HasStdExtF] in {
  431. /// Float constants
  432. def : Pat<(f32 (fpimm0)), (FMV_W_X X0)>;
  433. def : Pat<(f32 (fpimmneg0)), (FSGNJN_S (FMV_W_X X0), (FMV_W_X X0))>;
  434. /// Float conversion operations
  435. // [u]int32<->float conversion patterns must be gated on IsRV32 or IsRV64, so
  436. // are defined later.
  437. /// Float arithmetic operations
  438. def : PatFprFprDynFrm<any_fadd, FADD_S, FPR32>;
  439. def : PatFprFprDynFrm<any_fsub, FSUB_S, FPR32>;
  440. def : PatFprFprDynFrm<any_fmul, FMUL_S, FPR32>;
  441. def : PatFprFprDynFrm<any_fdiv, FDIV_S, FPR32>;
  442. def : Pat<(any_fsqrt FPR32:$rs1), (FSQRT_S FPR32:$rs1, 0b111)>;
  443. def : Pat<(fneg FPR32:$rs1), (FSGNJN_S $rs1, $rs1)>;
  444. def : Pat<(fabs FPR32:$rs1), (FSGNJX_S $rs1, $rs1)>;
  445. def : PatFprFpr<fcopysign, FSGNJ_S, FPR32>;
  446. def : Pat<(fcopysign FPR32:$rs1, (fneg FPR32:$rs2)), (FSGNJN_S $rs1, $rs2)>;
  447. // fmadd: rs1 * rs2 + rs3
  448. def : Pat<(any_fma FPR32:$rs1, FPR32:$rs2, FPR32:$rs3),
  449. (FMADD_S $rs1, $rs2, $rs3, 0b111)>;
  450. // fmsub: rs1 * rs2 - rs3
  451. def : Pat<(any_fma FPR32:$rs1, FPR32:$rs2, (fneg FPR32:$rs3)),
  452. (FMSUB_S FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, 0b111)>;
  453. // fnmsub: -rs1 * rs2 + rs3
  454. def : Pat<(any_fma (fneg FPR32:$rs1), FPR32:$rs2, FPR32:$rs3),
  455. (FNMSUB_S FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, 0b111)>;
  456. // fnmadd: -rs1 * rs2 - rs3
  457. def : Pat<(any_fma (fneg FPR32:$rs1), FPR32:$rs2, (fneg FPR32:$rs3)),
  458. (FNMADD_S FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, 0b111)>;
  459. // fnmadd: -(rs1 * rs2 + rs3) (the nsz flag on the FMA)
  460. def : Pat<(fneg (any_fma_nsz FPR32:$rs1, FPR32:$rs2, FPR32:$rs3)),
  461. (FNMADD_S FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, 0b111)>;
  462. // The ratified 20191213 ISA spec defines fmin and fmax in a way that matches
  463. // LLVM's fminnum and fmaxnum
  464. // <https://github.com/riscv/riscv-isa-manual/commit/cd20cee7efd9bac7c5aa127ec3b451749d2b3cce>.
  465. def : PatFprFpr<fminnum, FMIN_S, FPR32>;
  466. def : PatFprFpr<fmaxnum, FMAX_S, FPR32>;
  467. /// Setcc
  468. // FIXME: SETEQ/SETLT/SETLE imply nonans, can we pick better instructions for
  469. // strict versions of those.
  470. // Match non-signaling FEQ_S
  471. def : PatSetCC<FPR32, any_fsetcc, SETEQ, FEQ_S>;
  472. def : PatSetCC<FPR32, any_fsetcc, SETOEQ, FEQ_S>;
  473. def : PatSetCC<FPR32, strict_fsetcc, SETLT, PseudoQuietFLT_S>;
  474. def : PatSetCC<FPR32, strict_fsetcc, SETOLT, PseudoQuietFLT_S>;
  475. def : PatSetCC<FPR32, strict_fsetcc, SETLE, PseudoQuietFLE_S>;
  476. def : PatSetCC<FPR32, strict_fsetcc, SETOLE, PseudoQuietFLE_S>;
  477. // Match signaling FEQ_S
  478. def : Pat<(strict_fsetccs FPR32:$rs1, FPR32:$rs2, SETEQ),
  479. (AND (FLE_S $rs1, $rs2),
  480. (FLE_S $rs2, $rs1))>;
  481. def : Pat<(strict_fsetccs FPR32:$rs1, FPR32:$rs2, SETOEQ),
  482. (AND (FLE_S $rs1, $rs2),
  483. (FLE_S $rs2, $rs1))>;
  484. // If both operands are the same, use a single FLE.
  485. def : Pat<(strict_fsetccs FPR32:$rs1, FPR32:$rs1, SETEQ),
  486. (FLE_S $rs1, $rs1)>;
  487. def : Pat<(strict_fsetccs FPR32:$rs1, FPR32:$rs1, SETOEQ),
  488. (FLE_S $rs1, $rs1)>;
  489. def : PatSetCC<FPR32, any_fsetccs, SETLT, FLT_S>;
  490. def : PatSetCC<FPR32, any_fsetccs, SETOLT, FLT_S>;
  491. def : PatSetCC<FPR32, any_fsetccs, SETLE, FLE_S>;
  492. def : PatSetCC<FPR32, any_fsetccs, SETOLE, FLE_S>;
  493. defm Select_FPR32 : SelectCC_GPR_rrirr<FPR32>;
  494. def PseudoFROUND_S : PseudoFROUND<FPR32>;
  495. /// Loads
  496. defm : LdPat<load, FLW, f32>;
  497. /// Stores
  498. defm : StPat<store, FSW, FPR32, f32>;
  499. } // Predicates = [HasStdExtF]
  500. let Predicates = [HasStdExtF, IsRV32] in {
  501. // Moves (no conversion)
  502. def : Pat<(bitconvert (i32 GPR:$rs1)), (FMV_W_X GPR:$rs1)>;
  503. def : Pat<(i32 (bitconvert FPR32:$rs1)), (FMV_X_W FPR32:$rs1)>;
  504. // float->[u]int. Round-to-zero must be used.
  505. def : Pat<(i32 (any_fp_to_sint FPR32:$rs1)), (FCVT_W_S $rs1, 0b001)>;
  506. def : Pat<(i32 (any_fp_to_uint FPR32:$rs1)), (FCVT_WU_S $rs1, 0b001)>;
  507. // Saturating float->[u]int32.
  508. def : Pat<(i32 (riscv_fcvt_x FPR32:$rs1, timm:$frm)), (FCVT_W_S $rs1, timm:$frm)>;
  509. def : Pat<(i32 (riscv_fcvt_xu FPR32:$rs1, timm:$frm)), (FCVT_WU_S $rs1, timm:$frm)>;
  510. // float->int32 with current rounding mode.
  511. def : Pat<(i32 (any_lrint FPR32:$rs1)), (FCVT_W_S $rs1, 0b111)>;
  512. // float->int32 rounded to nearest with ties rounded away from zero.
  513. def : Pat<(i32 (any_lround FPR32:$rs1)), (FCVT_W_S $rs1, 0b100)>;
  514. // [u]int->float. Match GCC and default to using dynamic rounding mode.
  515. def : Pat<(any_sint_to_fp (i32 GPR:$rs1)), (FCVT_S_W $rs1, 0b111)>;
  516. def : Pat<(any_uint_to_fp (i32 GPR:$rs1)), (FCVT_S_WU $rs1, 0b111)>;
  517. } // Predicates = [HasStdExtF, IsRV32]
  518. let Predicates = [HasStdExtF, IsRV64] in {
  519. // Moves (no conversion)
  520. def : Pat<(riscv_fmv_w_x_rv64 GPR:$src), (FMV_W_X GPR:$src)>;
  521. def : Pat<(riscv_fmv_x_anyextw_rv64 FPR32:$src), (FMV_X_W FPR32:$src)>;
  522. def : Pat<(sext_inreg (riscv_fmv_x_anyextw_rv64 FPR32:$src), i32),
  523. (FMV_X_W FPR32:$src)>;
  524. // Use target specific isd nodes to help us remember the result is sign
  525. // extended. Matching sext_inreg+fptoui/fptosi may cause the conversion to be
  526. // duplicated if it has another user that didn't need the sign_extend.
  527. def : Pat<(riscv_any_fcvt_w_rv64 FPR32:$rs1, timm:$frm), (FCVT_W_S $rs1, timm:$frm)>;
  528. def : Pat<(riscv_any_fcvt_wu_rv64 FPR32:$rs1, timm:$frm), (FCVT_WU_S $rs1, timm:$frm)>;
  529. // float->[u]int64. Round-to-zero must be used.
  530. def : Pat<(i64 (any_fp_to_sint FPR32:$rs1)), (FCVT_L_S $rs1, 0b001)>;
  531. def : Pat<(i64 (any_fp_to_uint FPR32:$rs1)), (FCVT_LU_S $rs1, 0b001)>;
  532. // Saturating float->[u]int64.
  533. def : Pat<(i64 (riscv_fcvt_x FPR32:$rs1, timm:$frm)), (FCVT_L_S $rs1, timm:$frm)>;
  534. def : Pat<(i64 (riscv_fcvt_xu FPR32:$rs1, timm:$frm)), (FCVT_LU_S $rs1, timm:$frm)>;
  535. // float->int64 with current rounding mode.
  536. def : Pat<(i64 (any_lrint FPR32:$rs1)), (FCVT_L_S $rs1, 0b111)>;
  537. def : Pat<(i64 (any_llrint FPR32:$rs1)), (FCVT_L_S $rs1, 0b111)>;
  538. // float->int64 rounded to neartest with ties rounded away from zero.
  539. def : Pat<(i64 (any_lround FPR32:$rs1)), (FCVT_L_S $rs1, 0b100)>;
  540. def : Pat<(i64 (any_llround FPR32:$rs1)), (FCVT_L_S $rs1, 0b100)>;
  541. // [u]int->fp. Match GCC and default to using dynamic rounding mode.
  542. def : Pat<(any_sint_to_fp (i64 (sexti32 (i64 GPR:$rs1)))), (FCVT_S_W $rs1, 0b111)>;
  543. def : Pat<(any_uint_to_fp (i64 (zexti32 (i64 GPR:$rs1)))), (FCVT_S_WU $rs1, 0b111)>;
  544. def : Pat<(any_sint_to_fp (i64 GPR:$rs1)), (FCVT_S_L $rs1, 0b111)>;
  545. def : Pat<(any_uint_to_fp (i64 GPR:$rs1)), (FCVT_S_LU $rs1, 0b111)>;
  546. } // Predicates = [HasStdExtF, IsRV64]