RISCVCallingConv.td 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465
  1. //===-- RISCVCallingConv.td - Calling Conventions RISCV ----*- tablegen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This describes the calling conventions for the RISCV architecture.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. // The RISC-V calling convention is handled with custom code in
  13. // RISCVISelLowering.cpp (CC_RISCV).
  14. def CSR_ILP32_LP64
  15. : CalleeSavedRegs<(add X1, X3, X4, X8, X9, (sequence "X%u", 18, 27))>;
  16. def CSR_ILP32F_LP64F
  17. : CalleeSavedRegs<(add CSR_ILP32_LP64,
  18. F8_F, F9_F, (sequence "F%u_F", 18, 27))>;
  19. def CSR_ILP32D_LP64D
  20. : CalleeSavedRegs<(add CSR_ILP32_LP64,
  21. F8_D, F9_D, (sequence "F%u_D", 18, 27))>;
  22. // Needed for implementation of RISCVRegisterInfo::getNoPreservedMask()
  23. def CSR_NoRegs : CalleeSavedRegs<(add)>;
  24. // Interrupt handler needs to save/restore all registers that are used,
  25. // both Caller and Callee saved registers.
  26. def CSR_Interrupt : CalleeSavedRegs<(add X1,
  27. (sequence "X%u", 3, 9),
  28. (sequence "X%u", 10, 11),
  29. (sequence "X%u", 12, 17),
  30. (sequence "X%u", 18, 27),
  31. (sequence "X%u", 28, 31))>;
  32. // Same as CSR_Interrupt, but including all 32-bit FP registers.
  33. def CSR_XLEN_F32_Interrupt: CalleeSavedRegs<(add X1,
  34. (sequence "X%u", 3, 9),
  35. (sequence "X%u", 10, 11),
  36. (sequence "X%u", 12, 17),
  37. (sequence "X%u", 18, 27),
  38. (sequence "X%u", 28, 31),
  39. (sequence "F%u_F", 0, 7),
  40. (sequence "F%u_F", 10, 11),
  41. (sequence "F%u_F", 12, 17),
  42. (sequence "F%u_F", 28, 31),
  43. (sequence "F%u_F", 8, 9),
  44. (sequence "F%u_F", 18, 27))>;
  45. // Same as CSR_Interrupt, but including all 64-bit FP registers.
  46. def CSR_XLEN_F64_Interrupt: CalleeSavedRegs<(add X1,
  47. (sequence "X%u", 3, 9),
  48. (sequence "X%u", 10, 11),
  49. (sequence "X%u", 12, 17),
  50. (sequence "X%u", 18, 27),
  51. (sequence "X%u", 28, 31),
  52. (sequence "F%u_D", 0, 7),
  53. (sequence "F%u_D", 10, 11),
  54. (sequence "F%u_D", 12, 17),
  55. (sequence "F%u_D", 28, 31),
  56. (sequence "F%u_D", 8, 9),
  57. (sequence "F%u_D", 18, 27))>;