1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849 |
- //===-- NVPTXReplaceImageHandles.cpp - Replace image handles for Fermi ----===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // On Fermi, image handles are not supported. To work around this, we traverse
- // the machine code and replace image handles with concrete symbols. For this
- // to work reliably, inlining of all function call must be performed.
- //
- //===----------------------------------------------------------------------===//
- #include "NVPTX.h"
- #include "NVPTXMachineFunctionInfo.h"
- #include "NVPTXSubtarget.h"
- #include "NVPTXTargetMachine.h"
- #include "MCTargetDesc/NVPTXBaseInfo.h"
- #include "llvm/ADT/DenseSet.h"
- #include "llvm/CodeGen/MachineFunction.h"
- #include "llvm/CodeGen/MachineFunctionPass.h"
- #include "llvm/CodeGen/MachineRegisterInfo.h"
- #include "llvm/Support/raw_ostream.h"
- using namespace llvm;
- namespace {
- class NVPTXReplaceImageHandles : public MachineFunctionPass {
- private:
- static char ID;
- DenseSet<MachineInstr *> InstrsToRemove;
- public:
- NVPTXReplaceImageHandles();
- bool runOnMachineFunction(MachineFunction &MF) override;
- StringRef getPassName() const override {
- return "NVPTX Replace Image Handles";
- }
- private:
- bool processInstr(MachineInstr &MI);
- bool replaceImageHandle(MachineOperand &Op, MachineFunction &MF);
- bool findIndexForHandle(MachineOperand &Op, MachineFunction &MF,
- unsigned &Idx);
- };
- }
- char NVPTXReplaceImageHandles::ID = 0;
- NVPTXReplaceImageHandles::NVPTXReplaceImageHandles()
- : MachineFunctionPass(ID) {}
- bool NVPTXReplaceImageHandles::runOnMachineFunction(MachineFunction &MF) {
- bool Changed = false;
- InstrsToRemove.clear();
- for (MachineBasicBlock &MBB : MF)
- for (MachineInstr &MI : MBB)
- Changed |= processInstr(MI);
- // Now clean up any handle-access instructions
- // This is needed in debug mode when code cleanup passes are not executed,
- // but we need the handle access to be eliminated because they are not
- // valid instructions when image handles are disabled.
- for (MachineInstr *MI : InstrsToRemove) {
- unsigned DefReg = MI->getOperand(0).getReg();
- // Only these that are not used can be removed.
- if (MF.getRegInfo().use_nodbg_empty(DefReg))
- MI->eraseFromParent();
- }
- return Changed;
- }
- static unsigned suldRegisterToIndexOpcode(unsigned RegOC) {
- switch (RegOC) {
- case NVPTX::SULD_1D_I8_CLAMP_R:
- return NVPTX::SULD_1D_I8_CLAMP_I;
- case NVPTX::SULD_1D_I16_CLAMP_R:
- return NVPTX::SULD_1D_I16_CLAMP_I;
- case NVPTX::SULD_1D_I32_CLAMP_R:
- return NVPTX::SULD_1D_I32_CLAMP_I;
- case NVPTX::SULD_1D_I64_CLAMP_R:
- return NVPTX::SULD_1D_I64_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_I8_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_I8_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_I16_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_I16_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_I32_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_I32_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_I64_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_I64_CLAMP_I;
- case NVPTX::SULD_2D_I8_CLAMP_R:
- return NVPTX::SULD_2D_I8_CLAMP_I;
- case NVPTX::SULD_2D_I16_CLAMP_R:
- return NVPTX::SULD_2D_I16_CLAMP_I;
- case NVPTX::SULD_2D_I32_CLAMP_R:
- return NVPTX::SULD_2D_I32_CLAMP_I;
- case NVPTX::SULD_2D_I64_CLAMP_R:
- return NVPTX::SULD_2D_I64_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_I8_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_I8_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_I16_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_I16_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_I32_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_I32_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_I64_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_I64_CLAMP_I;
- case NVPTX::SULD_3D_I8_CLAMP_R:
- return NVPTX::SULD_3D_I8_CLAMP_I;
- case NVPTX::SULD_3D_I16_CLAMP_R:
- return NVPTX::SULD_3D_I16_CLAMP_I;
- case NVPTX::SULD_3D_I32_CLAMP_R:
- return NVPTX::SULD_3D_I32_CLAMP_I;
- case NVPTX::SULD_3D_I64_CLAMP_R:
- return NVPTX::SULD_3D_I64_CLAMP_I;
- case NVPTX::SULD_1D_V2I8_CLAMP_R:
- return NVPTX::SULD_1D_V2I8_CLAMP_I;
- case NVPTX::SULD_1D_V2I16_CLAMP_R:
- return NVPTX::SULD_1D_V2I16_CLAMP_I;
- case NVPTX::SULD_1D_V2I32_CLAMP_R:
- return NVPTX::SULD_1D_V2I32_CLAMP_I;
- case NVPTX::SULD_1D_V2I64_CLAMP_R:
- return NVPTX::SULD_1D_V2I64_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V2I8_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V2I8_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V2I16_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V2I16_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V2I32_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V2I32_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V2I64_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V2I64_CLAMP_I;
- case NVPTX::SULD_2D_V2I8_CLAMP_R:
- return NVPTX::SULD_2D_V2I8_CLAMP_I;
- case NVPTX::SULD_2D_V2I16_CLAMP_R:
- return NVPTX::SULD_2D_V2I16_CLAMP_I;
- case NVPTX::SULD_2D_V2I32_CLAMP_R:
- return NVPTX::SULD_2D_V2I32_CLAMP_I;
- case NVPTX::SULD_2D_V2I64_CLAMP_R:
- return NVPTX::SULD_2D_V2I64_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V2I8_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V2I8_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V2I16_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V2I16_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V2I32_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V2I32_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V2I64_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V2I64_CLAMP_I;
- case NVPTX::SULD_3D_V2I8_CLAMP_R:
- return NVPTX::SULD_3D_V2I8_CLAMP_I;
- case NVPTX::SULD_3D_V2I16_CLAMP_R:
- return NVPTX::SULD_3D_V2I16_CLAMP_I;
- case NVPTX::SULD_3D_V2I32_CLAMP_R:
- return NVPTX::SULD_3D_V2I32_CLAMP_I;
- case NVPTX::SULD_3D_V2I64_CLAMP_R:
- return NVPTX::SULD_3D_V2I64_CLAMP_I;
- case NVPTX::SULD_1D_V4I8_CLAMP_R:
- return NVPTX::SULD_1D_V4I8_CLAMP_I;
- case NVPTX::SULD_1D_V4I16_CLAMP_R:
- return NVPTX::SULD_1D_V4I16_CLAMP_I;
- case NVPTX::SULD_1D_V4I32_CLAMP_R:
- return NVPTX::SULD_1D_V4I32_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V4I8_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V4I8_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V4I16_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V4I16_CLAMP_I;
- case NVPTX::SULD_1D_ARRAY_V4I32_CLAMP_R:
- return NVPTX::SULD_1D_ARRAY_V4I32_CLAMP_I;
- case NVPTX::SULD_2D_V4I8_CLAMP_R:
- return NVPTX::SULD_2D_V4I8_CLAMP_I;
- case NVPTX::SULD_2D_V4I16_CLAMP_R:
- return NVPTX::SULD_2D_V4I16_CLAMP_I;
- case NVPTX::SULD_2D_V4I32_CLAMP_R:
- return NVPTX::SULD_2D_V4I32_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V4I8_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V4I8_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V4I16_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V4I16_CLAMP_I;
- case NVPTX::SULD_2D_ARRAY_V4I32_CLAMP_R:
- return NVPTX::SULD_2D_ARRAY_V4I32_CLAMP_I;
- case NVPTX::SULD_3D_V4I8_CLAMP_R:
- return NVPTX::SULD_3D_V4I8_CLAMP_I;
- case NVPTX::SULD_3D_V4I16_CLAMP_R:
- return NVPTX::SULD_3D_V4I16_CLAMP_I;
- case NVPTX::SULD_3D_V4I32_CLAMP_R:
- return NVPTX::SULD_3D_V4I32_CLAMP_I;
- case NVPTX::SULD_1D_I8_TRAP_R:
- return NVPTX::SULD_1D_I8_TRAP_I;
- case NVPTX::SULD_1D_I16_TRAP_R:
- return NVPTX::SULD_1D_I16_TRAP_I;
- case NVPTX::SULD_1D_I32_TRAP_R:
- return NVPTX::SULD_1D_I32_TRAP_I;
- case NVPTX::SULD_1D_I64_TRAP_R:
- return NVPTX::SULD_1D_I64_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_I8_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_I8_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_I16_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_I16_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_I32_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_I32_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_I64_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_I64_TRAP_I;
- case NVPTX::SULD_2D_I8_TRAP_R:
- return NVPTX::SULD_2D_I8_TRAP_I;
- case NVPTX::SULD_2D_I16_TRAP_R:
- return NVPTX::SULD_2D_I16_TRAP_I;
- case NVPTX::SULD_2D_I32_TRAP_R:
- return NVPTX::SULD_2D_I32_TRAP_I;
- case NVPTX::SULD_2D_I64_TRAP_R:
- return NVPTX::SULD_2D_I64_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_I8_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_I8_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_I16_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_I16_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_I32_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_I32_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_I64_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_I64_TRAP_I;
- case NVPTX::SULD_3D_I8_TRAP_R:
- return NVPTX::SULD_3D_I8_TRAP_I;
- case NVPTX::SULD_3D_I16_TRAP_R:
- return NVPTX::SULD_3D_I16_TRAP_I;
- case NVPTX::SULD_3D_I32_TRAP_R:
- return NVPTX::SULD_3D_I32_TRAP_I;
- case NVPTX::SULD_3D_I64_TRAP_R:
- return NVPTX::SULD_3D_I64_TRAP_I;
- case NVPTX::SULD_1D_V2I8_TRAP_R:
- return NVPTX::SULD_1D_V2I8_TRAP_I;
- case NVPTX::SULD_1D_V2I16_TRAP_R:
- return NVPTX::SULD_1D_V2I16_TRAP_I;
- case NVPTX::SULD_1D_V2I32_TRAP_R:
- return NVPTX::SULD_1D_V2I32_TRAP_I;
- case NVPTX::SULD_1D_V2I64_TRAP_R:
- return NVPTX::SULD_1D_V2I64_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V2I8_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V2I8_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V2I16_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V2I16_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V2I32_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V2I32_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V2I64_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V2I64_TRAP_I;
- case NVPTX::SULD_2D_V2I8_TRAP_R:
- return NVPTX::SULD_2D_V2I8_TRAP_I;
- case NVPTX::SULD_2D_V2I16_TRAP_R:
- return NVPTX::SULD_2D_V2I16_TRAP_I;
- case NVPTX::SULD_2D_V2I32_TRAP_R:
- return NVPTX::SULD_2D_V2I32_TRAP_I;
- case NVPTX::SULD_2D_V2I64_TRAP_R:
- return NVPTX::SULD_2D_V2I64_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V2I8_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V2I8_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V2I16_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V2I16_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V2I32_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V2I32_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V2I64_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V2I64_TRAP_I;
- case NVPTX::SULD_3D_V2I8_TRAP_R:
- return NVPTX::SULD_3D_V2I8_TRAP_I;
- case NVPTX::SULD_3D_V2I16_TRAP_R:
- return NVPTX::SULD_3D_V2I16_TRAP_I;
- case NVPTX::SULD_3D_V2I32_TRAP_R:
- return NVPTX::SULD_3D_V2I32_TRAP_I;
- case NVPTX::SULD_3D_V2I64_TRAP_R:
- return NVPTX::SULD_3D_V2I64_TRAP_I;
- case NVPTX::SULD_1D_V4I8_TRAP_R:
- return NVPTX::SULD_1D_V4I8_TRAP_I;
- case NVPTX::SULD_1D_V4I16_TRAP_R:
- return NVPTX::SULD_1D_V4I16_TRAP_I;
- case NVPTX::SULD_1D_V4I32_TRAP_R:
- return NVPTX::SULD_1D_V4I32_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V4I8_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V4I8_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V4I16_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V4I16_TRAP_I;
- case NVPTX::SULD_1D_ARRAY_V4I32_TRAP_R:
- return NVPTX::SULD_1D_ARRAY_V4I32_TRAP_I;
- case NVPTX::SULD_2D_V4I8_TRAP_R:
- return NVPTX::SULD_2D_V4I8_TRAP_I;
- case NVPTX::SULD_2D_V4I16_TRAP_R:
- return NVPTX::SULD_2D_V4I16_TRAP_I;
- case NVPTX::SULD_2D_V4I32_TRAP_R:
- return NVPTX::SULD_2D_V4I32_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V4I8_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V4I8_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V4I16_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V4I16_TRAP_I;
- case NVPTX::SULD_2D_ARRAY_V4I32_TRAP_R:
- return NVPTX::SULD_2D_ARRAY_V4I32_TRAP_I;
- case NVPTX::SULD_3D_V4I8_TRAP_R:
- return NVPTX::SULD_3D_V4I8_TRAP_I;
- case NVPTX::SULD_3D_V4I16_TRAP_R:
- return NVPTX::SULD_3D_V4I16_TRAP_I;
- case NVPTX::SULD_3D_V4I32_TRAP_R:
- return NVPTX::SULD_3D_V4I32_TRAP_I;
- case NVPTX::SULD_1D_I8_ZERO_R:
- return NVPTX::SULD_1D_I8_ZERO_I;
- case NVPTX::SULD_1D_I16_ZERO_R:
- return NVPTX::SULD_1D_I16_ZERO_I;
- case NVPTX::SULD_1D_I32_ZERO_R:
- return NVPTX::SULD_1D_I32_ZERO_I;
- case NVPTX::SULD_1D_I64_ZERO_R:
- return NVPTX::SULD_1D_I64_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_I8_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_I8_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_I16_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_I16_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_I32_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_I32_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_I64_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_I64_ZERO_I;
- case NVPTX::SULD_2D_I8_ZERO_R:
- return NVPTX::SULD_2D_I8_ZERO_I;
- case NVPTX::SULD_2D_I16_ZERO_R:
- return NVPTX::SULD_2D_I16_ZERO_I;
- case NVPTX::SULD_2D_I32_ZERO_R:
- return NVPTX::SULD_2D_I32_ZERO_I;
- case NVPTX::SULD_2D_I64_ZERO_R:
- return NVPTX::SULD_2D_I64_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_I8_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_I8_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_I16_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_I16_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_I32_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_I32_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_I64_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_I64_ZERO_I;
- case NVPTX::SULD_3D_I8_ZERO_R:
- return NVPTX::SULD_3D_I8_ZERO_I;
- case NVPTX::SULD_3D_I16_ZERO_R:
- return NVPTX::SULD_3D_I16_ZERO_I;
- case NVPTX::SULD_3D_I32_ZERO_R:
- return NVPTX::SULD_3D_I32_ZERO_I;
- case NVPTX::SULD_3D_I64_ZERO_R:
- return NVPTX::SULD_3D_I64_ZERO_I;
- case NVPTX::SULD_1D_V2I8_ZERO_R:
- return NVPTX::SULD_1D_V2I8_ZERO_I;
- case NVPTX::SULD_1D_V2I16_ZERO_R:
- return NVPTX::SULD_1D_V2I16_ZERO_I;
- case NVPTX::SULD_1D_V2I32_ZERO_R:
- return NVPTX::SULD_1D_V2I32_ZERO_I;
- case NVPTX::SULD_1D_V2I64_ZERO_R:
- return NVPTX::SULD_1D_V2I64_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V2I8_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V2I8_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V2I16_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V2I16_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V2I32_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V2I32_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V2I64_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V2I64_ZERO_I;
- case NVPTX::SULD_2D_V2I8_ZERO_R:
- return NVPTX::SULD_2D_V2I8_ZERO_I;
- case NVPTX::SULD_2D_V2I16_ZERO_R:
- return NVPTX::SULD_2D_V2I16_ZERO_I;
- case NVPTX::SULD_2D_V2I32_ZERO_R:
- return NVPTX::SULD_2D_V2I32_ZERO_I;
- case NVPTX::SULD_2D_V2I64_ZERO_R:
- return NVPTX::SULD_2D_V2I64_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V2I8_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V2I8_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V2I16_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V2I16_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V2I32_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V2I32_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V2I64_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V2I64_ZERO_I;
- case NVPTX::SULD_3D_V2I8_ZERO_R:
- return NVPTX::SULD_3D_V2I8_ZERO_I;
- case NVPTX::SULD_3D_V2I16_ZERO_R:
- return NVPTX::SULD_3D_V2I16_ZERO_I;
- case NVPTX::SULD_3D_V2I32_ZERO_R:
- return NVPTX::SULD_3D_V2I32_ZERO_I;
- case NVPTX::SULD_3D_V2I64_ZERO_R:
- return NVPTX::SULD_3D_V2I64_ZERO_I;
- case NVPTX::SULD_1D_V4I8_ZERO_R:
- return NVPTX::SULD_1D_V4I8_ZERO_I;
- case NVPTX::SULD_1D_V4I16_ZERO_R:
- return NVPTX::SULD_1D_V4I16_ZERO_I;
- case NVPTX::SULD_1D_V4I32_ZERO_R:
- return NVPTX::SULD_1D_V4I32_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V4I8_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V4I8_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V4I16_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V4I16_ZERO_I;
- case NVPTX::SULD_1D_ARRAY_V4I32_ZERO_R:
- return NVPTX::SULD_1D_ARRAY_V4I32_ZERO_I;
- case NVPTX::SULD_2D_V4I8_ZERO_R:
- return NVPTX::SULD_2D_V4I8_ZERO_I;
- case NVPTX::SULD_2D_V4I16_ZERO_R:
- return NVPTX::SULD_2D_V4I16_ZERO_I;
- case NVPTX::SULD_2D_V4I32_ZERO_R:
- return NVPTX::SULD_2D_V4I32_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V4I8_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V4I8_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V4I16_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V4I16_ZERO_I;
- case NVPTX::SULD_2D_ARRAY_V4I32_ZERO_R:
- return NVPTX::SULD_2D_ARRAY_V4I32_ZERO_I;
- case NVPTX::SULD_3D_V4I8_ZERO_R:
- return NVPTX::SULD_3D_V4I8_ZERO_I;
- case NVPTX::SULD_3D_V4I16_ZERO_R:
- return NVPTX::SULD_3D_V4I16_ZERO_I;
- case NVPTX::SULD_3D_V4I32_ZERO_R:
- return NVPTX::SULD_3D_V4I32_ZERO_I;
- default:
- llvm_unreachable("Unhandled SULD opcode");
- }
- }
- static unsigned sustRegisterToIndexOpcode(unsigned RegOC) {
- switch (RegOC) {
- case NVPTX::SUST_B_1D_B8_CLAMP_R:
- return NVPTX::SUST_B_1D_B8_CLAMP_I;
- case NVPTX::SUST_B_1D_B16_CLAMP_R:
- return NVPTX::SUST_B_1D_B16_CLAMP_I;
- case NVPTX::SUST_B_1D_B32_CLAMP_R:
- return NVPTX::SUST_B_1D_B32_CLAMP_I;
- case NVPTX::SUST_B_1D_B64_CLAMP_R:
- return NVPTX::SUST_B_1D_B64_CLAMP_I;
- case NVPTX::SUST_B_1D_V2B8_CLAMP_R:
- return NVPTX::SUST_B_1D_V2B8_CLAMP_I;
- case NVPTX::SUST_B_1D_V2B16_CLAMP_R:
- return NVPTX::SUST_B_1D_V2B16_CLAMP_I;
- case NVPTX::SUST_B_1D_V2B32_CLAMP_R:
- return NVPTX::SUST_B_1D_V2B32_CLAMP_I;
- case NVPTX::SUST_B_1D_V2B64_CLAMP_R:
- return NVPTX::SUST_B_1D_V2B64_CLAMP_I;
- case NVPTX::SUST_B_1D_V4B8_CLAMP_R:
- return NVPTX::SUST_B_1D_V4B8_CLAMP_I;
- case NVPTX::SUST_B_1D_V4B16_CLAMP_R:
- return NVPTX::SUST_B_1D_V4B16_CLAMP_I;
- case NVPTX::SUST_B_1D_V4B32_CLAMP_R:
- return NVPTX::SUST_B_1D_V4B32_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_B8_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_B8_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_B16_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_B16_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_B32_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_B32_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_B64_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_B64_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B8_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B8_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B16_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B16_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B32_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B32_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B64_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B64_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B8_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B8_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B16_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B16_CLAMP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B32_CLAMP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B32_CLAMP_I;
- case NVPTX::SUST_B_2D_B8_CLAMP_R:
- return NVPTX::SUST_B_2D_B8_CLAMP_I;
- case NVPTX::SUST_B_2D_B16_CLAMP_R:
- return NVPTX::SUST_B_2D_B16_CLAMP_I;
- case NVPTX::SUST_B_2D_B32_CLAMP_R:
- return NVPTX::SUST_B_2D_B32_CLAMP_I;
- case NVPTX::SUST_B_2D_B64_CLAMP_R:
- return NVPTX::SUST_B_2D_B64_CLAMP_I;
- case NVPTX::SUST_B_2D_V2B8_CLAMP_R:
- return NVPTX::SUST_B_2D_V2B8_CLAMP_I;
- case NVPTX::SUST_B_2D_V2B16_CLAMP_R:
- return NVPTX::SUST_B_2D_V2B16_CLAMP_I;
- case NVPTX::SUST_B_2D_V2B32_CLAMP_R:
- return NVPTX::SUST_B_2D_V2B32_CLAMP_I;
- case NVPTX::SUST_B_2D_V2B64_CLAMP_R:
- return NVPTX::SUST_B_2D_V2B64_CLAMP_I;
- case NVPTX::SUST_B_2D_V4B8_CLAMP_R:
- return NVPTX::SUST_B_2D_V4B8_CLAMP_I;
- case NVPTX::SUST_B_2D_V4B16_CLAMP_R:
- return NVPTX::SUST_B_2D_V4B16_CLAMP_I;
- case NVPTX::SUST_B_2D_V4B32_CLAMP_R:
- return NVPTX::SUST_B_2D_V4B32_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_B8_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_B8_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_B16_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_B16_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_B32_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_B32_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_B64_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_B64_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B8_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B8_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B16_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B16_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B32_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B32_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B64_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B64_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B8_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B8_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B16_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B16_CLAMP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B32_CLAMP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B32_CLAMP_I;
- case NVPTX::SUST_B_3D_B8_CLAMP_R:
- return NVPTX::SUST_B_3D_B8_CLAMP_I;
- case NVPTX::SUST_B_3D_B16_CLAMP_R:
- return NVPTX::SUST_B_3D_B16_CLAMP_I;
- case NVPTX::SUST_B_3D_B32_CLAMP_R:
- return NVPTX::SUST_B_3D_B32_CLAMP_I;
- case NVPTX::SUST_B_3D_B64_CLAMP_R:
- return NVPTX::SUST_B_3D_B64_CLAMP_I;
- case NVPTX::SUST_B_3D_V2B8_CLAMP_R:
- return NVPTX::SUST_B_3D_V2B8_CLAMP_I;
- case NVPTX::SUST_B_3D_V2B16_CLAMP_R:
- return NVPTX::SUST_B_3D_V2B16_CLAMP_I;
- case NVPTX::SUST_B_3D_V2B32_CLAMP_R:
- return NVPTX::SUST_B_3D_V2B32_CLAMP_I;
- case NVPTX::SUST_B_3D_V2B64_CLAMP_R:
- return NVPTX::SUST_B_3D_V2B64_CLAMP_I;
- case NVPTX::SUST_B_3D_V4B8_CLAMP_R:
- return NVPTX::SUST_B_3D_V4B8_CLAMP_I;
- case NVPTX::SUST_B_3D_V4B16_CLAMP_R:
- return NVPTX::SUST_B_3D_V4B16_CLAMP_I;
- case NVPTX::SUST_B_3D_V4B32_CLAMP_R:
- return NVPTX::SUST_B_3D_V4B32_CLAMP_I;
- case NVPTX::SUST_B_1D_B8_TRAP_R:
- return NVPTX::SUST_B_1D_B8_TRAP_I;
- case NVPTX::SUST_B_1D_B16_TRAP_R:
- return NVPTX::SUST_B_1D_B16_TRAP_I;
- case NVPTX::SUST_B_1D_B32_TRAP_R:
- return NVPTX::SUST_B_1D_B32_TRAP_I;
- case NVPTX::SUST_B_1D_B64_TRAP_R:
- return NVPTX::SUST_B_1D_B64_TRAP_I;
- case NVPTX::SUST_B_1D_V2B8_TRAP_R:
- return NVPTX::SUST_B_1D_V2B8_TRAP_I;
- case NVPTX::SUST_B_1D_V2B16_TRAP_R:
- return NVPTX::SUST_B_1D_V2B16_TRAP_I;
- case NVPTX::SUST_B_1D_V2B32_TRAP_R:
- return NVPTX::SUST_B_1D_V2B32_TRAP_I;
- case NVPTX::SUST_B_1D_V2B64_TRAP_R:
- return NVPTX::SUST_B_1D_V2B64_TRAP_I;
- case NVPTX::SUST_B_1D_V4B8_TRAP_R:
- return NVPTX::SUST_B_1D_V4B8_TRAP_I;
- case NVPTX::SUST_B_1D_V4B16_TRAP_R:
- return NVPTX::SUST_B_1D_V4B16_TRAP_I;
- case NVPTX::SUST_B_1D_V4B32_TRAP_R:
- return NVPTX::SUST_B_1D_V4B32_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_B8_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_B8_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_B16_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_B16_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_B32_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_B32_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_B64_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_B64_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B8_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B8_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B16_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B16_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B32_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B32_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B64_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B64_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B8_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B8_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B16_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B16_TRAP_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B32_TRAP_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B32_TRAP_I;
- case NVPTX::SUST_B_2D_B8_TRAP_R:
- return NVPTX::SUST_B_2D_B8_TRAP_I;
- case NVPTX::SUST_B_2D_B16_TRAP_R:
- return NVPTX::SUST_B_2D_B16_TRAP_I;
- case NVPTX::SUST_B_2D_B32_TRAP_R:
- return NVPTX::SUST_B_2D_B32_TRAP_I;
- case NVPTX::SUST_B_2D_B64_TRAP_R:
- return NVPTX::SUST_B_2D_B64_TRAP_I;
- case NVPTX::SUST_B_2D_V2B8_TRAP_R:
- return NVPTX::SUST_B_2D_V2B8_TRAP_I;
- case NVPTX::SUST_B_2D_V2B16_TRAP_R:
- return NVPTX::SUST_B_2D_V2B16_TRAP_I;
- case NVPTX::SUST_B_2D_V2B32_TRAP_R:
- return NVPTX::SUST_B_2D_V2B32_TRAP_I;
- case NVPTX::SUST_B_2D_V2B64_TRAP_R:
- return NVPTX::SUST_B_2D_V2B64_TRAP_I;
- case NVPTX::SUST_B_2D_V4B8_TRAP_R:
- return NVPTX::SUST_B_2D_V4B8_TRAP_I;
- case NVPTX::SUST_B_2D_V4B16_TRAP_R:
- return NVPTX::SUST_B_2D_V4B16_TRAP_I;
- case NVPTX::SUST_B_2D_V4B32_TRAP_R:
- return NVPTX::SUST_B_2D_V4B32_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_B8_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_B8_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_B16_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_B16_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_B32_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_B32_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_B64_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_B64_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B8_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B8_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B16_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B16_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B32_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B32_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B64_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B64_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B8_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B8_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B16_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B16_TRAP_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B32_TRAP_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B32_TRAP_I;
- case NVPTX::SUST_B_3D_B8_TRAP_R:
- return NVPTX::SUST_B_3D_B8_TRAP_I;
- case NVPTX::SUST_B_3D_B16_TRAP_R:
- return NVPTX::SUST_B_3D_B16_TRAP_I;
- case NVPTX::SUST_B_3D_B32_TRAP_R:
- return NVPTX::SUST_B_3D_B32_TRAP_I;
- case NVPTX::SUST_B_3D_B64_TRAP_R:
- return NVPTX::SUST_B_3D_B64_TRAP_I;
- case NVPTX::SUST_B_3D_V2B8_TRAP_R:
- return NVPTX::SUST_B_3D_V2B8_TRAP_I;
- case NVPTX::SUST_B_3D_V2B16_TRAP_R:
- return NVPTX::SUST_B_3D_V2B16_TRAP_I;
- case NVPTX::SUST_B_3D_V2B32_TRAP_R:
- return NVPTX::SUST_B_3D_V2B32_TRAP_I;
- case NVPTX::SUST_B_3D_V2B64_TRAP_R:
- return NVPTX::SUST_B_3D_V2B64_TRAP_I;
- case NVPTX::SUST_B_3D_V4B8_TRAP_R:
- return NVPTX::SUST_B_3D_V4B8_TRAP_I;
- case NVPTX::SUST_B_3D_V4B16_TRAP_R:
- return NVPTX::SUST_B_3D_V4B16_TRAP_I;
- case NVPTX::SUST_B_3D_V4B32_TRAP_R:
- return NVPTX::SUST_B_3D_V4B32_TRAP_I;
- case NVPTX::SUST_B_1D_B8_ZERO_R:
- return NVPTX::SUST_B_1D_B8_ZERO_I;
- case NVPTX::SUST_B_1D_B16_ZERO_R:
- return NVPTX::SUST_B_1D_B16_ZERO_I;
- case NVPTX::SUST_B_1D_B32_ZERO_R:
- return NVPTX::SUST_B_1D_B32_ZERO_I;
- case NVPTX::SUST_B_1D_B64_ZERO_R:
- return NVPTX::SUST_B_1D_B64_ZERO_I;
- case NVPTX::SUST_B_1D_V2B8_ZERO_R:
- return NVPTX::SUST_B_1D_V2B8_ZERO_I;
- case NVPTX::SUST_B_1D_V2B16_ZERO_R:
- return NVPTX::SUST_B_1D_V2B16_ZERO_I;
- case NVPTX::SUST_B_1D_V2B32_ZERO_R:
- return NVPTX::SUST_B_1D_V2B32_ZERO_I;
- case NVPTX::SUST_B_1D_V2B64_ZERO_R:
- return NVPTX::SUST_B_1D_V2B64_ZERO_I;
- case NVPTX::SUST_B_1D_V4B8_ZERO_R:
- return NVPTX::SUST_B_1D_V4B8_ZERO_I;
- case NVPTX::SUST_B_1D_V4B16_ZERO_R:
- return NVPTX::SUST_B_1D_V4B16_ZERO_I;
- case NVPTX::SUST_B_1D_V4B32_ZERO_R:
- return NVPTX::SUST_B_1D_V4B32_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_B8_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_B8_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_B16_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_B16_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_B32_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_B32_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_B64_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_B64_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B8_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B8_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B16_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B16_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B32_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B32_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V2B64_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V2B64_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B8_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B8_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B16_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B16_ZERO_I;
- case NVPTX::SUST_B_1D_ARRAY_V4B32_ZERO_R:
- return NVPTX::SUST_B_1D_ARRAY_V4B32_ZERO_I;
- case NVPTX::SUST_B_2D_B8_ZERO_R:
- return NVPTX::SUST_B_2D_B8_ZERO_I;
- case NVPTX::SUST_B_2D_B16_ZERO_R:
- return NVPTX::SUST_B_2D_B16_ZERO_I;
- case NVPTX::SUST_B_2D_B32_ZERO_R:
- return NVPTX::SUST_B_2D_B32_ZERO_I;
- case NVPTX::SUST_B_2D_B64_ZERO_R:
- return NVPTX::SUST_B_2D_B64_ZERO_I;
- case NVPTX::SUST_B_2D_V2B8_ZERO_R:
- return NVPTX::SUST_B_2D_V2B8_ZERO_I;
- case NVPTX::SUST_B_2D_V2B16_ZERO_R:
- return NVPTX::SUST_B_2D_V2B16_ZERO_I;
- case NVPTX::SUST_B_2D_V2B32_ZERO_R:
- return NVPTX::SUST_B_2D_V2B32_ZERO_I;
- case NVPTX::SUST_B_2D_V2B64_ZERO_R:
- return NVPTX::SUST_B_2D_V2B64_ZERO_I;
- case NVPTX::SUST_B_2D_V4B8_ZERO_R:
- return NVPTX::SUST_B_2D_V4B8_ZERO_I;
- case NVPTX::SUST_B_2D_V4B16_ZERO_R:
- return NVPTX::SUST_B_2D_V4B16_ZERO_I;
- case NVPTX::SUST_B_2D_V4B32_ZERO_R:
- return NVPTX::SUST_B_2D_V4B32_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_B8_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_B8_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_B16_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_B16_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_B32_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_B32_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_B64_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_B64_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B8_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B8_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B16_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B16_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B32_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B32_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V2B64_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V2B64_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B8_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B8_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B16_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B16_ZERO_I;
- case NVPTX::SUST_B_2D_ARRAY_V4B32_ZERO_R:
- return NVPTX::SUST_B_2D_ARRAY_V4B32_ZERO_I;
- case NVPTX::SUST_B_3D_B8_ZERO_R:
- return NVPTX::SUST_B_3D_B8_ZERO_I;
- case NVPTX::SUST_B_3D_B16_ZERO_R:
- return NVPTX::SUST_B_3D_B16_ZERO_I;
- case NVPTX::SUST_B_3D_B32_ZERO_R:
- return NVPTX::SUST_B_3D_B32_ZERO_I;
- case NVPTX::SUST_B_3D_B64_ZERO_R:
- return NVPTX::SUST_B_3D_B64_ZERO_I;
- case NVPTX::SUST_B_3D_V2B8_ZERO_R:
- return NVPTX::SUST_B_3D_V2B8_ZERO_I;
- case NVPTX::SUST_B_3D_V2B16_ZERO_R:
- return NVPTX::SUST_B_3D_V2B16_ZERO_I;
- case NVPTX::SUST_B_3D_V2B32_ZERO_R:
- return NVPTX::SUST_B_3D_V2B32_ZERO_I;
- case NVPTX::SUST_B_3D_V2B64_ZERO_R:
- return NVPTX::SUST_B_3D_V2B64_ZERO_I;
- case NVPTX::SUST_B_3D_V4B8_ZERO_R:
- return NVPTX::SUST_B_3D_V4B8_ZERO_I;
- case NVPTX::SUST_B_3D_V4B16_ZERO_R:
- return NVPTX::SUST_B_3D_V4B16_ZERO_I;
- case NVPTX::SUST_B_3D_V4B32_ZERO_R:
- return NVPTX::SUST_B_3D_V4B32_ZERO_I;
- case NVPTX::SUST_P_1D_B8_TRAP_R:
- return NVPTX::SUST_P_1D_B8_TRAP_I;
- case NVPTX::SUST_P_1D_B16_TRAP_R:
- return NVPTX::SUST_P_1D_B16_TRAP_I;
- case NVPTX::SUST_P_1D_B32_TRAP_R:
- return NVPTX::SUST_P_1D_B32_TRAP_I;
- case NVPTX::SUST_P_1D_V2B8_TRAP_R:
- return NVPTX::SUST_P_1D_V2B8_TRAP_I;
- case NVPTX::SUST_P_1D_V2B16_TRAP_R:
- return NVPTX::SUST_P_1D_V2B16_TRAP_I;
- case NVPTX::SUST_P_1D_V2B32_TRAP_R:
- return NVPTX::SUST_P_1D_V2B32_TRAP_I;
- case NVPTX::SUST_P_1D_V4B8_TRAP_R:
- return NVPTX::SUST_P_1D_V4B8_TRAP_I;
- case NVPTX::SUST_P_1D_V4B16_TRAP_R:
- return NVPTX::SUST_P_1D_V4B16_TRAP_I;
- case NVPTX::SUST_P_1D_V4B32_TRAP_R:
- return NVPTX::SUST_P_1D_V4B32_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_B8_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_B8_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_B16_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_B16_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_B32_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_B32_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V2B8_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V2B8_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V2B16_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V2B16_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V2B32_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V2B32_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V4B8_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V4B8_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V4B16_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V4B16_TRAP_I;
- case NVPTX::SUST_P_1D_ARRAY_V4B32_TRAP_R:
- return NVPTX::SUST_P_1D_ARRAY_V4B32_TRAP_I;
- case NVPTX::SUST_P_2D_B8_TRAP_R:
- return NVPTX::SUST_P_2D_B8_TRAP_I;
- case NVPTX::SUST_P_2D_B16_TRAP_R:
- return NVPTX::SUST_P_2D_B16_TRAP_I;
- case NVPTX::SUST_P_2D_B32_TRAP_R:
- return NVPTX::SUST_P_2D_B32_TRAP_I;
- case NVPTX::SUST_P_2D_V2B8_TRAP_R:
- return NVPTX::SUST_P_2D_V2B8_TRAP_I;
- case NVPTX::SUST_P_2D_V2B16_TRAP_R:
- return NVPTX::SUST_P_2D_V2B16_TRAP_I;
- case NVPTX::SUST_P_2D_V2B32_TRAP_R:
- return NVPTX::SUST_P_2D_V2B32_TRAP_I;
- case NVPTX::SUST_P_2D_V4B8_TRAP_R:
- return NVPTX::SUST_P_2D_V4B8_TRAP_I;
- case NVPTX::SUST_P_2D_V4B16_TRAP_R:
- return NVPTX::SUST_P_2D_V4B16_TRAP_I;
- case NVPTX::SUST_P_2D_V4B32_TRAP_R:
- return NVPTX::SUST_P_2D_V4B32_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_B8_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_B8_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_B16_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_B16_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_B32_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_B32_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V2B8_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V2B8_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V2B16_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V2B16_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V2B32_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V2B32_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V4B8_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V4B8_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V4B16_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V4B16_TRAP_I;
- case NVPTX::SUST_P_2D_ARRAY_V4B32_TRAP_R:
- return NVPTX::SUST_P_2D_ARRAY_V4B32_TRAP_I;
- case NVPTX::SUST_P_3D_B8_TRAP_R:
- return NVPTX::SUST_P_3D_B8_TRAP_I;
- case NVPTX::SUST_P_3D_B16_TRAP_R:
- return NVPTX::SUST_P_3D_B16_TRAP_I;
- case NVPTX::SUST_P_3D_B32_TRAP_R:
- return NVPTX::SUST_P_3D_B32_TRAP_I;
- case NVPTX::SUST_P_3D_V2B8_TRAP_R:
- return NVPTX::SUST_P_3D_V2B8_TRAP_I;
- case NVPTX::SUST_P_3D_V2B16_TRAP_R:
- return NVPTX::SUST_P_3D_V2B16_TRAP_I;
- case NVPTX::SUST_P_3D_V2B32_TRAP_R:
- return NVPTX::SUST_P_3D_V2B32_TRAP_I;
- case NVPTX::SUST_P_3D_V4B8_TRAP_R:
- return NVPTX::SUST_P_3D_V4B8_TRAP_I;
- case NVPTX::SUST_P_3D_V4B16_TRAP_R:
- return NVPTX::SUST_P_3D_V4B16_TRAP_I;
- case NVPTX::SUST_P_3D_V4B32_TRAP_R:
- return NVPTX::SUST_P_3D_V4B32_TRAP_I;
- default:
- llvm_unreachable("Unhandled SUST opcode");
- }
- }
- static unsigned texRegisterToIndexOpcode(unsigned RegOC) {
- switch (RegOC) {
- case NVPTX::TEX_1D_F32_S32_RR:
- return NVPTX::TEX_1D_F32_S32_IR;
- case NVPTX::TEX_1D_F32_S32_RI:
- return NVPTX::TEX_1D_F32_S32_II;
- case NVPTX::TEX_1D_F32_F32_RR:
- return NVPTX::TEX_1D_F32_F32_IR;
- case NVPTX::TEX_1D_F32_F32_RI:
- return NVPTX::TEX_1D_F32_F32_II;
- case NVPTX::TEX_1D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_F32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_F32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_F32_F32_LEVEL_II;
- case NVPTX::TEX_1D_F32_F32_GRAD_RR:
- return NVPTX::TEX_1D_F32_F32_GRAD_IR;
- case NVPTX::TEX_1D_F32_F32_GRAD_RI:
- return NVPTX::TEX_1D_F32_F32_GRAD_II;
- case NVPTX::TEX_1D_S32_S32_RR:
- return NVPTX::TEX_1D_S32_S32_IR;
- case NVPTX::TEX_1D_S32_S32_RI:
- return NVPTX::TEX_1D_S32_S32_II;
- case NVPTX::TEX_1D_S32_F32_RR:
- return NVPTX::TEX_1D_S32_F32_IR;
- case NVPTX::TEX_1D_S32_F32_RI:
- return NVPTX::TEX_1D_S32_F32_II;
- case NVPTX::TEX_1D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_S32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_S32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_S32_F32_LEVEL_II;
- case NVPTX::TEX_1D_S32_F32_GRAD_RR:
- return NVPTX::TEX_1D_S32_F32_GRAD_IR;
- case NVPTX::TEX_1D_S32_F32_GRAD_RI:
- return NVPTX::TEX_1D_S32_F32_GRAD_II;
- case NVPTX::TEX_1D_U32_S32_RR:
- return NVPTX::TEX_1D_U32_S32_IR;
- case NVPTX::TEX_1D_U32_S32_RI:
- return NVPTX::TEX_1D_U32_S32_II;
- case NVPTX::TEX_1D_U32_F32_RR:
- return NVPTX::TEX_1D_U32_F32_IR;
- case NVPTX::TEX_1D_U32_F32_RI:
- return NVPTX::TEX_1D_U32_F32_II;
- case NVPTX::TEX_1D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_U32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_U32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_U32_F32_LEVEL_II;
- case NVPTX::TEX_1D_U32_F32_GRAD_RR:
- return NVPTX::TEX_1D_U32_F32_GRAD_IR;
- case NVPTX::TEX_1D_U32_F32_GRAD_RI:
- return NVPTX::TEX_1D_U32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_F32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_F32_S32_IR;
- case NVPTX::TEX_1D_ARRAY_F32_S32_RI:
- return NVPTX::TEX_1D_ARRAY_F32_S32_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_IR;
- case NVPTX::TEX_1D_ARRAY_F32_F32_RI:
- return NVPTX::TEX_1D_ARRAY_F32_F32_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_IR;
- case NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_RI:
- return NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_S32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_S32_S32_IR;
- case NVPTX::TEX_1D_ARRAY_S32_S32_RI:
- return NVPTX::TEX_1D_ARRAY_S32_S32_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_IR;
- case NVPTX::TEX_1D_ARRAY_S32_F32_RI:
- return NVPTX::TEX_1D_ARRAY_S32_F32_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_IR;
- case NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_RI:
- return NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_U32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_U32_S32_IR;
- case NVPTX::TEX_1D_ARRAY_U32_S32_RI:
- return NVPTX::TEX_1D_ARRAY_U32_S32_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_IR;
- case NVPTX::TEX_1D_ARRAY_U32_F32_RI:
- return NVPTX::TEX_1D_ARRAY_U32_F32_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_IR;
- case NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_RI:
- return NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_IR;
- case NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_RI:
- return NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_II;
- case NVPTX::TEX_2D_F32_S32_RR:
- return NVPTX::TEX_2D_F32_S32_IR;
- case NVPTX::TEX_2D_F32_S32_RI:
- return NVPTX::TEX_2D_F32_S32_II;
- case NVPTX::TEX_2D_F32_F32_RR:
- return NVPTX::TEX_2D_F32_F32_IR;
- case NVPTX::TEX_2D_F32_F32_RI:
- return NVPTX::TEX_2D_F32_F32_II;
- case NVPTX::TEX_2D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_F32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_F32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_F32_F32_LEVEL_II;
- case NVPTX::TEX_2D_F32_F32_GRAD_RR:
- return NVPTX::TEX_2D_F32_F32_GRAD_IR;
- case NVPTX::TEX_2D_F32_F32_GRAD_RI:
- return NVPTX::TEX_2D_F32_F32_GRAD_II;
- case NVPTX::TEX_2D_S32_S32_RR:
- return NVPTX::TEX_2D_S32_S32_IR;
- case NVPTX::TEX_2D_S32_S32_RI:
- return NVPTX::TEX_2D_S32_S32_II;
- case NVPTX::TEX_2D_S32_F32_RR:
- return NVPTX::TEX_2D_S32_F32_IR;
- case NVPTX::TEX_2D_S32_F32_RI:
- return NVPTX::TEX_2D_S32_F32_II;
- case NVPTX::TEX_2D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_S32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_S32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_S32_F32_LEVEL_II;
- case NVPTX::TEX_2D_S32_F32_GRAD_RR:
- return NVPTX::TEX_2D_S32_F32_GRAD_IR;
- case NVPTX::TEX_2D_S32_F32_GRAD_RI:
- return NVPTX::TEX_2D_S32_F32_GRAD_II;
- case NVPTX::TEX_2D_U32_S32_RR:
- return NVPTX::TEX_2D_U32_S32_IR;
- case NVPTX::TEX_2D_U32_S32_RI:
- return NVPTX::TEX_2D_U32_S32_II;
- case NVPTX::TEX_2D_U32_F32_RR:
- return NVPTX::TEX_2D_U32_F32_IR;
- case NVPTX::TEX_2D_U32_F32_RI:
- return NVPTX::TEX_2D_U32_F32_II;
- case NVPTX::TEX_2D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_U32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_U32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_U32_F32_LEVEL_II;
- case NVPTX::TEX_2D_U32_F32_GRAD_RR:
- return NVPTX::TEX_2D_U32_F32_GRAD_IR;
- case NVPTX::TEX_2D_U32_F32_GRAD_RI:
- return NVPTX::TEX_2D_U32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_F32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_F32_S32_IR;
- case NVPTX::TEX_2D_ARRAY_F32_S32_RI:
- return NVPTX::TEX_2D_ARRAY_F32_S32_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_IR;
- case NVPTX::TEX_2D_ARRAY_F32_F32_RI:
- return NVPTX::TEX_2D_ARRAY_F32_F32_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_IR;
- case NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_RI:
- return NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_S32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_S32_S32_IR;
- case NVPTX::TEX_2D_ARRAY_S32_S32_RI:
- return NVPTX::TEX_2D_ARRAY_S32_S32_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_IR;
- case NVPTX::TEX_2D_ARRAY_S32_F32_RI:
- return NVPTX::TEX_2D_ARRAY_S32_F32_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_IR;
- case NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_RI:
- return NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_U32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_U32_S32_IR;
- case NVPTX::TEX_2D_ARRAY_U32_S32_RI:
- return NVPTX::TEX_2D_ARRAY_U32_S32_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_IR;
- case NVPTX::TEX_2D_ARRAY_U32_F32_RI:
- return NVPTX::TEX_2D_ARRAY_U32_F32_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_IR;
- case NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_RI:
- return NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_IR;
- case NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_RI:
- return NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_II;
- case NVPTX::TEX_3D_F32_S32_RR:
- return NVPTX::TEX_3D_F32_S32_IR;
- case NVPTX::TEX_3D_F32_S32_RI:
- return NVPTX::TEX_3D_F32_S32_II;
- case NVPTX::TEX_3D_F32_F32_RR:
- return NVPTX::TEX_3D_F32_F32_IR;
- case NVPTX::TEX_3D_F32_F32_RI:
- return NVPTX::TEX_3D_F32_F32_II;
- case NVPTX::TEX_3D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_F32_F32_LEVEL_IR;
- case NVPTX::TEX_3D_F32_F32_LEVEL_RI:
- return NVPTX::TEX_3D_F32_F32_LEVEL_II;
- case NVPTX::TEX_3D_F32_F32_GRAD_RR:
- return NVPTX::TEX_3D_F32_F32_GRAD_IR;
- case NVPTX::TEX_3D_F32_F32_GRAD_RI:
- return NVPTX::TEX_3D_F32_F32_GRAD_II;
- case NVPTX::TEX_3D_S32_S32_RR:
- return NVPTX::TEX_3D_S32_S32_IR;
- case NVPTX::TEX_3D_S32_S32_RI:
- return NVPTX::TEX_3D_S32_S32_II;
- case NVPTX::TEX_3D_S32_F32_RR:
- return NVPTX::TEX_3D_S32_F32_IR;
- case NVPTX::TEX_3D_S32_F32_RI:
- return NVPTX::TEX_3D_S32_F32_II;
- case NVPTX::TEX_3D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_S32_F32_LEVEL_IR;
- case NVPTX::TEX_3D_S32_F32_LEVEL_RI:
- return NVPTX::TEX_3D_S32_F32_LEVEL_II;
- case NVPTX::TEX_3D_S32_F32_GRAD_RR:
- return NVPTX::TEX_3D_S32_F32_GRAD_IR;
- case NVPTX::TEX_3D_S32_F32_GRAD_RI:
- return NVPTX::TEX_3D_S32_F32_GRAD_II;
- case NVPTX::TEX_3D_U32_S32_RR:
- return NVPTX::TEX_3D_U32_S32_IR;
- case NVPTX::TEX_3D_U32_S32_RI:
- return NVPTX::TEX_3D_U32_S32_II;
- case NVPTX::TEX_3D_U32_F32_RR:
- return NVPTX::TEX_3D_U32_F32_IR;
- case NVPTX::TEX_3D_U32_F32_RI:
- return NVPTX::TEX_3D_U32_F32_II;
- case NVPTX::TEX_3D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_U32_F32_LEVEL_IR;
- case NVPTX::TEX_3D_U32_F32_LEVEL_RI:
- return NVPTX::TEX_3D_U32_F32_LEVEL_II;
- case NVPTX::TEX_3D_U32_F32_GRAD_RR:
- return NVPTX::TEX_3D_U32_F32_GRAD_IR;
- case NVPTX::TEX_3D_U32_F32_GRAD_RI:
- return NVPTX::TEX_3D_U32_F32_GRAD_II;
- case NVPTX::TEX_CUBE_F32_F32_RR:
- return NVPTX::TEX_CUBE_F32_F32_IR;
- case NVPTX::TEX_CUBE_F32_F32_RI:
- return NVPTX::TEX_CUBE_F32_F32_II;
- case NVPTX::TEX_CUBE_F32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_F32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_F32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_F32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_S32_F32_RR:
- return NVPTX::TEX_CUBE_S32_F32_IR;
- case NVPTX::TEX_CUBE_S32_F32_RI:
- return NVPTX::TEX_CUBE_S32_F32_II;
- case NVPTX::TEX_CUBE_S32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_S32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_S32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_S32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_U32_F32_RR:
- return NVPTX::TEX_CUBE_U32_F32_IR;
- case NVPTX::TEX_CUBE_U32_F32_RI:
- return NVPTX::TEX_CUBE_U32_F32_II;
- case NVPTX::TEX_CUBE_U32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_U32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_U32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_U32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_IR;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_RI:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_IR;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_RI:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_IR;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_RI:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_IR;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_RI:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TLD4_R_2D_F32_F32_RR:
- return NVPTX::TLD4_R_2D_F32_F32_IR;
- case NVPTX::TLD4_R_2D_F32_F32_RI:
- return NVPTX::TLD4_R_2D_F32_F32_II;
- case NVPTX::TLD4_G_2D_F32_F32_RR:
- return NVPTX::TLD4_G_2D_F32_F32_IR;
- case NVPTX::TLD4_G_2D_F32_F32_RI:
- return NVPTX::TLD4_G_2D_F32_F32_II;
- case NVPTX::TLD4_B_2D_F32_F32_RR:
- return NVPTX::TLD4_B_2D_F32_F32_IR;
- case NVPTX::TLD4_B_2D_F32_F32_RI:
- return NVPTX::TLD4_B_2D_F32_F32_II;
- case NVPTX::TLD4_A_2D_F32_F32_RR:
- return NVPTX::TLD4_A_2D_F32_F32_IR;
- case NVPTX::TLD4_A_2D_F32_F32_RI:
- return NVPTX::TLD4_A_2D_F32_F32_II;
- case NVPTX::TLD4_R_2D_S32_F32_RR:
- return NVPTX::TLD4_R_2D_S32_F32_IR;
- case NVPTX::TLD4_R_2D_S32_F32_RI:
- return NVPTX::TLD4_R_2D_S32_F32_II;
- case NVPTX::TLD4_G_2D_S32_F32_RR:
- return NVPTX::TLD4_G_2D_S32_F32_IR;
- case NVPTX::TLD4_G_2D_S32_F32_RI:
- return NVPTX::TLD4_G_2D_S32_F32_II;
- case NVPTX::TLD4_B_2D_S32_F32_RR:
- return NVPTX::TLD4_B_2D_S32_F32_IR;
- case NVPTX::TLD4_B_2D_S32_F32_RI:
- return NVPTX::TLD4_B_2D_S32_F32_II;
- case NVPTX::TLD4_A_2D_S32_F32_RR:
- return NVPTX::TLD4_A_2D_S32_F32_IR;
- case NVPTX::TLD4_A_2D_S32_F32_RI:
- return NVPTX::TLD4_A_2D_S32_F32_II;
- case NVPTX::TLD4_R_2D_U32_F32_RR:
- return NVPTX::TLD4_R_2D_U32_F32_IR;
- case NVPTX::TLD4_R_2D_U32_F32_RI:
- return NVPTX::TLD4_R_2D_U32_F32_II;
- case NVPTX::TLD4_G_2D_U32_F32_RR:
- return NVPTX::TLD4_G_2D_U32_F32_IR;
- case NVPTX::TLD4_G_2D_U32_F32_RI:
- return NVPTX::TLD4_G_2D_U32_F32_II;
- case NVPTX::TLD4_B_2D_U32_F32_RR:
- return NVPTX::TLD4_B_2D_U32_F32_IR;
- case NVPTX::TLD4_B_2D_U32_F32_RI:
- return NVPTX::TLD4_B_2D_U32_F32_II;
- case NVPTX::TLD4_A_2D_U32_F32_RR:
- return NVPTX::TLD4_A_2D_U32_F32_IR;
- case NVPTX::TLD4_A_2D_U32_F32_RI:
- return NVPTX::TLD4_A_2D_U32_F32_II;
- case NVPTX::TEX_UNIFIED_1D_F32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_F32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_F32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_F32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_F32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_F32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_1D_S32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_S32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_S32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_S32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_S32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_S32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_1D_U32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_U32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_U32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_U32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_U32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_U32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_F32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_F32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_S32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_S32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_U32_S32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_U32_S32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_F32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_F32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_F32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_F32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_F32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_F32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_S32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_S32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_S32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_S32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_S32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_S32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_U32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_U32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_U32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_U32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_U32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_U32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_F32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_F32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_S32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_S32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_U32_S32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_U32_S32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_3D_F32_S32_R:
- return NVPTX::TEX_UNIFIED_3D_F32_S32_I;
- case NVPTX::TEX_UNIFIED_3D_F32_F32_R:
- return NVPTX::TEX_UNIFIED_3D_F32_F32_I;
- case NVPTX::TEX_UNIFIED_3D_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_3D_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_3D_F32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_3D_F32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_3D_S32_S32_R:
- return NVPTX::TEX_UNIFIED_3D_S32_S32_I;
- case NVPTX::TEX_UNIFIED_3D_S32_F32_R:
- return NVPTX::TEX_UNIFIED_3D_S32_F32_I;
- case NVPTX::TEX_UNIFIED_3D_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_3D_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_3D_S32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_3D_S32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_3D_U32_S32_R:
- return NVPTX::TEX_UNIFIED_3D_U32_S32_I;
- case NVPTX::TEX_UNIFIED_3D_U32_F32_R:
- return NVPTX::TEX_UNIFIED_3D_U32_F32_I;
- case NVPTX::TEX_UNIFIED_3D_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_3D_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_3D_U32_F32_GRAD_R:
- return NVPTX::TEX_UNIFIED_3D_U32_F32_GRAD_I;
- case NVPTX::TEX_UNIFIED_CUBE_F32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_F32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_CUBE_S32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_S32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_CUBE_U32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_U32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_U32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_LEVEL_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_I;
- case NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_LEVEL_R:
- return NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_LEVEL_I;
- case NVPTX::TLD4_UNIFIED_R_2D_F32_F32_R:
- return NVPTX::TLD4_UNIFIED_R_2D_F32_F32_I;
- case NVPTX::TLD4_UNIFIED_G_2D_F32_F32_R:
- return NVPTX::TLD4_UNIFIED_G_2D_F32_F32_I;
- case NVPTX::TLD4_UNIFIED_B_2D_F32_F32_R:
- return NVPTX::TLD4_UNIFIED_B_2D_F32_F32_I;
- case NVPTX::TLD4_UNIFIED_A_2D_F32_F32_R:
- return NVPTX::TLD4_UNIFIED_A_2D_F32_F32_I;
- case NVPTX::TLD4_UNIFIED_R_2D_S32_F32_R:
- return NVPTX::TLD4_UNIFIED_R_2D_S32_F32_I;
- case NVPTX::TLD4_UNIFIED_G_2D_S32_F32_R:
- return NVPTX::TLD4_UNIFIED_G_2D_S32_F32_I;
- case NVPTX::TLD4_UNIFIED_B_2D_S32_F32_R:
- return NVPTX::TLD4_UNIFIED_B_2D_S32_F32_I;
- case NVPTX::TLD4_UNIFIED_A_2D_S32_F32_R:
- return NVPTX::TLD4_UNIFIED_A_2D_S32_F32_I;
- case NVPTX::TLD4_UNIFIED_R_2D_U32_F32_R:
- return NVPTX::TLD4_UNIFIED_R_2D_U32_F32_I;
- case NVPTX::TLD4_UNIFIED_G_2D_U32_F32_R:
- return NVPTX::TLD4_UNIFIED_G_2D_U32_F32_I;
- case NVPTX::TLD4_UNIFIED_B_2D_U32_F32_R:
- return NVPTX::TLD4_UNIFIED_B_2D_U32_F32_I;
- case NVPTX::TLD4_UNIFIED_A_2D_U32_F32_R:
- return NVPTX::TLD4_UNIFIED_A_2D_U32_F32_I;
- default:
- llvm_unreachable("Unhandled TEX opcode");
- };
- }
- static unsigned samplerRegisterToIndexOpcode(unsigned RegOC) {
- switch (RegOC) {
- case NVPTX::TEX_1D_F32_S32_RR:
- return NVPTX::TEX_1D_F32_S32_RI;
- case NVPTX::TEX_1D_F32_S32_IR:
- return NVPTX::TEX_1D_F32_S32_II;
- case NVPTX::TEX_1D_F32_F32_RR:
- return NVPTX::TEX_1D_F32_F32_RI;
- case NVPTX::TEX_1D_F32_F32_IR:
- return NVPTX::TEX_1D_F32_F32_II;
- case NVPTX::TEX_1D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_F32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_F32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_F32_F32_LEVEL_II;
- case NVPTX::TEX_1D_F32_F32_GRAD_RR:
- return NVPTX::TEX_1D_F32_F32_GRAD_RI;
- case NVPTX::TEX_1D_F32_F32_GRAD_IR:
- return NVPTX::TEX_1D_F32_F32_GRAD_II;
- case NVPTX::TEX_1D_S32_S32_RR:
- return NVPTX::TEX_1D_S32_S32_RI;
- case NVPTX::TEX_1D_S32_S32_IR:
- return NVPTX::TEX_1D_S32_S32_II;
- case NVPTX::TEX_1D_S32_F32_RR:
- return NVPTX::TEX_1D_S32_F32_RI;
- case NVPTX::TEX_1D_S32_F32_IR:
- return NVPTX::TEX_1D_S32_F32_II;
- case NVPTX::TEX_1D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_S32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_S32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_S32_F32_LEVEL_II;
- case NVPTX::TEX_1D_S32_F32_GRAD_RR:
- return NVPTX::TEX_1D_S32_F32_GRAD_RI;
- case NVPTX::TEX_1D_S32_F32_GRAD_IR:
- return NVPTX::TEX_1D_S32_F32_GRAD_II;
- case NVPTX::TEX_1D_U32_S32_RR:
- return NVPTX::TEX_1D_U32_S32_RI;
- case NVPTX::TEX_1D_U32_S32_IR:
- return NVPTX::TEX_1D_U32_S32_II;
- case NVPTX::TEX_1D_U32_F32_RR:
- return NVPTX::TEX_1D_U32_F32_RI;
- case NVPTX::TEX_1D_U32_F32_IR:
- return NVPTX::TEX_1D_U32_F32_II;
- case NVPTX::TEX_1D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_U32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_U32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_U32_F32_LEVEL_II;
- case NVPTX::TEX_1D_U32_F32_GRAD_RR:
- return NVPTX::TEX_1D_U32_F32_GRAD_RI;
- case NVPTX::TEX_1D_U32_F32_GRAD_IR:
- return NVPTX::TEX_1D_U32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_F32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_F32_S32_RI;
- case NVPTX::TEX_1D_ARRAY_F32_S32_IR:
- return NVPTX::TEX_1D_ARRAY_F32_S32_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_RI;
- case NVPTX::TEX_1D_ARRAY_F32_F32_IR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_RI;
- case NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_IR:
- return NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_S32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_S32_S32_RI;
- case NVPTX::TEX_1D_ARRAY_S32_S32_IR:
- return NVPTX::TEX_1D_ARRAY_S32_S32_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_RI;
- case NVPTX::TEX_1D_ARRAY_S32_F32_IR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_RI;
- case NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_IR:
- return NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_II;
- case NVPTX::TEX_1D_ARRAY_U32_S32_RR:
- return NVPTX::TEX_1D_ARRAY_U32_S32_RI;
- case NVPTX::TEX_1D_ARRAY_U32_S32_IR:
- return NVPTX::TEX_1D_ARRAY_U32_S32_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_RI;
- case NVPTX::TEX_1D_ARRAY_U32_F32_IR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_RI;
- case NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_IR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_RR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_RI;
- case NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_IR:
- return NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_II;
- case NVPTX::TEX_2D_F32_S32_RR:
- return NVPTX::TEX_2D_F32_S32_RI;
- case NVPTX::TEX_2D_F32_S32_IR:
- return NVPTX::TEX_2D_F32_S32_II;
- case NVPTX::TEX_2D_F32_F32_RR:
- return NVPTX::TEX_2D_F32_F32_RI;
- case NVPTX::TEX_2D_F32_F32_IR:
- return NVPTX::TEX_2D_F32_F32_II;
- case NVPTX::TEX_2D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_F32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_F32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_F32_F32_LEVEL_II;
- case NVPTX::TEX_2D_F32_F32_GRAD_RR:
- return NVPTX::TEX_2D_F32_F32_GRAD_RI;
- case NVPTX::TEX_2D_F32_F32_GRAD_IR:
- return NVPTX::TEX_2D_F32_F32_GRAD_II;
- case NVPTX::TEX_2D_S32_S32_RR:
- return NVPTX::TEX_2D_S32_S32_RI;
- case NVPTX::TEX_2D_S32_S32_IR:
- return NVPTX::TEX_2D_S32_S32_II;
- case NVPTX::TEX_2D_S32_F32_RR:
- return NVPTX::TEX_2D_S32_F32_RI;
- case NVPTX::TEX_2D_S32_F32_IR:
- return NVPTX::TEX_2D_S32_F32_II;
- case NVPTX::TEX_2D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_S32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_S32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_S32_F32_LEVEL_II;
- case NVPTX::TEX_2D_S32_F32_GRAD_RR:
- return NVPTX::TEX_2D_S32_F32_GRAD_RI;
- case NVPTX::TEX_2D_S32_F32_GRAD_IR:
- return NVPTX::TEX_2D_S32_F32_GRAD_II;
- case NVPTX::TEX_2D_U32_S32_RR:
- return NVPTX::TEX_2D_U32_S32_RI;
- case NVPTX::TEX_2D_U32_S32_IR:
- return NVPTX::TEX_2D_U32_S32_II;
- case NVPTX::TEX_2D_U32_F32_RR:
- return NVPTX::TEX_2D_U32_F32_RI;
- case NVPTX::TEX_2D_U32_F32_IR:
- return NVPTX::TEX_2D_U32_F32_II;
- case NVPTX::TEX_2D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_U32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_U32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_U32_F32_LEVEL_II;
- case NVPTX::TEX_2D_U32_F32_GRAD_RR:
- return NVPTX::TEX_2D_U32_F32_GRAD_RI;
- case NVPTX::TEX_2D_U32_F32_GRAD_IR:
- return NVPTX::TEX_2D_U32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_F32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_F32_S32_RI;
- case NVPTX::TEX_2D_ARRAY_F32_S32_IR:
- return NVPTX::TEX_2D_ARRAY_F32_S32_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_RI;
- case NVPTX::TEX_2D_ARRAY_F32_F32_IR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_RI;
- case NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_IR:
- return NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_S32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_S32_S32_RI;
- case NVPTX::TEX_2D_ARRAY_S32_S32_IR:
- return NVPTX::TEX_2D_ARRAY_S32_S32_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_RI;
- case NVPTX::TEX_2D_ARRAY_S32_F32_IR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_RI;
- case NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_IR:
- return NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_II;
- case NVPTX::TEX_2D_ARRAY_U32_S32_RR:
- return NVPTX::TEX_2D_ARRAY_U32_S32_RI;
- case NVPTX::TEX_2D_ARRAY_U32_S32_IR:
- return NVPTX::TEX_2D_ARRAY_U32_S32_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_RI;
- case NVPTX::TEX_2D_ARRAY_U32_F32_IR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_RI;
- case NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_IR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_RR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_RI;
- case NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_IR:
- return NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_II;
- case NVPTX::TEX_3D_F32_S32_RR:
- return NVPTX::TEX_3D_F32_S32_RI;
- case NVPTX::TEX_3D_F32_S32_IR:
- return NVPTX::TEX_3D_F32_S32_II;
- case NVPTX::TEX_3D_F32_F32_RR:
- return NVPTX::TEX_3D_F32_F32_RI;
- case NVPTX::TEX_3D_F32_F32_IR:
- return NVPTX::TEX_3D_F32_F32_II;
- case NVPTX::TEX_3D_F32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_F32_F32_LEVEL_RI;
- case NVPTX::TEX_3D_F32_F32_LEVEL_IR:
- return NVPTX::TEX_3D_F32_F32_LEVEL_II;
- case NVPTX::TEX_3D_F32_F32_GRAD_RR:
- return NVPTX::TEX_3D_F32_F32_GRAD_RI;
- case NVPTX::TEX_3D_F32_F32_GRAD_IR:
- return NVPTX::TEX_3D_F32_F32_GRAD_II;
- case NVPTX::TEX_3D_S32_S32_RR:
- return NVPTX::TEX_3D_S32_S32_RI;
- case NVPTX::TEX_3D_S32_S32_IR:
- return NVPTX::TEX_3D_S32_S32_II;
- case NVPTX::TEX_3D_S32_F32_RR:
- return NVPTX::TEX_3D_S32_F32_RI;
- case NVPTX::TEX_3D_S32_F32_IR:
- return NVPTX::TEX_3D_S32_F32_II;
- case NVPTX::TEX_3D_S32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_S32_F32_LEVEL_RI;
- case NVPTX::TEX_3D_S32_F32_LEVEL_IR:
- return NVPTX::TEX_3D_S32_F32_LEVEL_II;
- case NVPTX::TEX_3D_S32_F32_GRAD_RR:
- return NVPTX::TEX_3D_S32_F32_GRAD_RI;
- case NVPTX::TEX_3D_S32_F32_GRAD_IR:
- return NVPTX::TEX_3D_S32_F32_GRAD_II;
- case NVPTX::TEX_3D_U32_S32_RR:
- return NVPTX::TEX_3D_U32_S32_RI;
- case NVPTX::TEX_3D_U32_S32_IR:
- return NVPTX::TEX_3D_U32_S32_II;
- case NVPTX::TEX_3D_U32_F32_RR:
- return NVPTX::TEX_3D_U32_F32_RI;
- case NVPTX::TEX_3D_U32_F32_IR:
- return NVPTX::TEX_3D_U32_F32_II;
- case NVPTX::TEX_3D_U32_F32_LEVEL_RR:
- return NVPTX::TEX_3D_U32_F32_LEVEL_RI;
- case NVPTX::TEX_3D_U32_F32_LEVEL_IR:
- return NVPTX::TEX_3D_U32_F32_LEVEL_II;
- case NVPTX::TEX_3D_U32_F32_GRAD_RR:
- return NVPTX::TEX_3D_U32_F32_GRAD_RI;
- case NVPTX::TEX_3D_U32_F32_GRAD_IR:
- return NVPTX::TEX_3D_U32_F32_GRAD_II;
- case NVPTX::TEX_CUBE_F32_F32_RR:
- return NVPTX::TEX_CUBE_F32_F32_RI;
- case NVPTX::TEX_CUBE_F32_F32_IR:
- return NVPTX::TEX_CUBE_F32_F32_II;
- case NVPTX::TEX_CUBE_F32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_F32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_F32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_F32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_S32_F32_RR:
- return NVPTX::TEX_CUBE_S32_F32_RI;
- case NVPTX::TEX_CUBE_S32_F32_IR:
- return NVPTX::TEX_CUBE_S32_F32_II;
- case NVPTX::TEX_CUBE_S32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_S32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_S32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_S32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_U32_F32_RR:
- return NVPTX::TEX_CUBE_U32_F32_RI;
- case NVPTX::TEX_CUBE_U32_F32_IR:
- return NVPTX::TEX_CUBE_U32_F32_II;
- case NVPTX::TEX_CUBE_U32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_U32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_U32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_U32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_RI;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_IR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_RI;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_IR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_II;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_RR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_RI;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_IR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_II;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_RR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_RI;
- case NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_IR:
- return NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_II;
- case NVPTX::TLD4_R_2D_F32_F32_RR:
- return NVPTX::TLD4_R_2D_F32_F32_RI;
- case NVPTX::TLD4_R_2D_F32_F32_IR:
- return NVPTX::TLD4_R_2D_F32_F32_II;
- case NVPTX::TLD4_G_2D_F32_F32_RR:
- return NVPTX::TLD4_G_2D_F32_F32_RI;
- case NVPTX::TLD4_G_2D_F32_F32_IR:
- return NVPTX::TLD4_G_2D_F32_F32_II;
- case NVPTX::TLD4_B_2D_F32_F32_RR:
- return NVPTX::TLD4_B_2D_F32_F32_RI;
- case NVPTX::TLD4_B_2D_F32_F32_IR:
- return NVPTX::TLD4_B_2D_F32_F32_II;
- case NVPTX::TLD4_A_2D_F32_F32_RR:
- return NVPTX::TLD4_A_2D_F32_F32_RI;
- case NVPTX::TLD4_A_2D_F32_F32_IR:
- return NVPTX::TLD4_A_2D_F32_F32_II;
- case NVPTX::TLD4_R_2D_S32_F32_RR:
- return NVPTX::TLD4_R_2D_S32_F32_RI;
- case NVPTX::TLD4_R_2D_S32_F32_IR:
- return NVPTX::TLD4_R_2D_S32_F32_II;
- case NVPTX::TLD4_G_2D_S32_F32_RR:
- return NVPTX::TLD4_G_2D_S32_F32_RI;
- case NVPTX::TLD4_G_2D_S32_F32_IR:
- return NVPTX::TLD4_G_2D_S32_F32_II;
- case NVPTX::TLD4_B_2D_S32_F32_RR:
- return NVPTX::TLD4_B_2D_S32_F32_RI;
- case NVPTX::TLD4_B_2D_S32_F32_IR:
- return NVPTX::TLD4_B_2D_S32_F32_II;
- case NVPTX::TLD4_A_2D_S32_F32_RR:
- return NVPTX::TLD4_A_2D_S32_F32_RI;
- case NVPTX::TLD4_A_2D_S32_F32_IR:
- return NVPTX::TLD4_A_2D_S32_F32_II;
- case NVPTX::TLD4_R_2D_U32_F32_RR:
- return NVPTX::TLD4_R_2D_U32_F32_RI;
- case NVPTX::TLD4_R_2D_U32_F32_IR:
- return NVPTX::TLD4_R_2D_U32_F32_II;
- case NVPTX::TLD4_G_2D_U32_F32_RR:
- return NVPTX::TLD4_G_2D_U32_F32_RI;
- case NVPTX::TLD4_G_2D_U32_F32_IR:
- return NVPTX::TLD4_G_2D_U32_F32_II;
- case NVPTX::TLD4_B_2D_U32_F32_RR:
- return NVPTX::TLD4_B_2D_U32_F32_RI;
- case NVPTX::TLD4_B_2D_U32_F32_IR:
- return NVPTX::TLD4_B_2D_U32_F32_II;
- case NVPTX::TLD4_A_2D_U32_F32_RR:
- return NVPTX::TLD4_A_2D_U32_F32_RI;
- case NVPTX::TLD4_A_2D_U32_F32_IR:
- return NVPTX::TLD4_A_2D_U32_F32_II;
- default:
- llvm_unreachable("Unhandled TEX opcode");
- };
- }
- static unsigned queryRegisterToIndexOpcode(unsigned RegOC) {
- switch (RegOC) {
- case NVPTX::TXQ_CHANNEL_ORDER_R:
- return NVPTX::TXQ_CHANNEL_ORDER_I;
- case NVPTX::TXQ_CHANNEL_DATA_TYPE_R:
- return NVPTX::TXQ_CHANNEL_DATA_TYPE_I;
- case NVPTX::TXQ_WIDTH_R:
- return NVPTX::TXQ_WIDTH_I;
- case NVPTX::TXQ_HEIGHT_R:
- return NVPTX::TXQ_HEIGHT_I;
- case NVPTX::TXQ_DEPTH_R:
- return NVPTX::TXQ_DEPTH_I;
- case NVPTX::TXQ_ARRAY_SIZE_R:
- return NVPTX::TXQ_ARRAY_SIZE_I;
- case NVPTX::TXQ_NUM_SAMPLES_R:
- return NVPTX::TXQ_NUM_SAMPLES_I;
- case NVPTX::TXQ_NUM_MIPMAP_LEVELS_R:
- return NVPTX::TXQ_NUM_MIPMAP_LEVELS_I;
- case NVPTX::SUQ_CHANNEL_ORDER_R:
- return NVPTX::SUQ_CHANNEL_ORDER_I;
- case NVPTX::SUQ_CHANNEL_DATA_TYPE_R:
- return NVPTX::SUQ_CHANNEL_DATA_TYPE_I;
- case NVPTX::SUQ_WIDTH_R:
- return NVPTX::SUQ_WIDTH_I;
- case NVPTX::SUQ_HEIGHT_R:
- return NVPTX::SUQ_HEIGHT_I;
- case NVPTX::SUQ_DEPTH_R:
- return NVPTX::SUQ_DEPTH_I;
- case NVPTX::SUQ_ARRAY_SIZE_R:
- return NVPTX::SUQ_ARRAY_SIZE_I;
- default:
- llvm_unreachable("Unhandled TXQ/SUQ opcode");
- };
- }
- bool NVPTXReplaceImageHandles::processInstr(MachineInstr &MI) {
- MachineFunction &MF = *MI.getParent()->getParent();
- const MCInstrDesc &MCID = MI.getDesc();
- const NVPTXInstrInfo *TII = MF.getSubtarget<NVPTXSubtarget>().getInstrInfo();
- if (MCID.TSFlags & NVPTXII::IsTexFlag) {
- // This is a texture fetch, so operand 4 is a texref and operand 5 is
- // a samplerref
- MachineOperand &TexHandle = MI.getOperand(4);
- if (replaceImageHandle(TexHandle, MF))
- MI.setDesc(TII->get(texRegisterToIndexOpcode(MI.getOpcode())));
- if (!(MCID.TSFlags & NVPTXII::IsTexModeUnifiedFlag)) {
- MachineOperand &SampHandle = MI.getOperand(5);
- if (replaceImageHandle(SampHandle, MF))
- MI.setDesc(TII->get(samplerRegisterToIndexOpcode(MI.getOpcode())));
- }
- return true;
- } else if (MCID.TSFlags & NVPTXII::IsSuldMask) {
- unsigned VecSize =
- 1 << (((MCID.TSFlags & NVPTXII::IsSuldMask) >> NVPTXII::IsSuldShift) - 1);
- // For a surface load of vector size N, the Nth operand will be the surfref
- MachineOperand &SurfHandle = MI.getOperand(VecSize);
- if (replaceImageHandle(SurfHandle, MF))
- MI.setDesc(TII->get(suldRegisterToIndexOpcode(MI.getOpcode())));
- return true;
- } else if (MCID.TSFlags & NVPTXII::IsSustFlag) {
- // This is a surface store, so operand 0 is a surfref
- MachineOperand &SurfHandle = MI.getOperand(0);
- if (replaceImageHandle(SurfHandle, MF))
- MI.setDesc(TII->get(sustRegisterToIndexOpcode(MI.getOpcode())));
- return true;
- } else if (MCID.TSFlags & NVPTXII::IsSurfTexQueryFlag) {
- // This is a query, so operand 1 is a surfref/texref
- MachineOperand &Handle = MI.getOperand(1);
- if (replaceImageHandle(Handle, MF))
- MI.setDesc(TII->get(queryRegisterToIndexOpcode(MI.getOpcode())));
- return true;
- }
- return false;
- }
- bool NVPTXReplaceImageHandles::replaceImageHandle(MachineOperand &Op,
- MachineFunction &MF) {
- unsigned Idx;
- if (findIndexForHandle(Op, MF, Idx)) {
- Op.ChangeToImmediate(Idx);
- return true;
- }
- return false;
- }
- bool NVPTXReplaceImageHandles::
- findIndexForHandle(MachineOperand &Op, MachineFunction &MF, unsigned &Idx) {
- const MachineRegisterInfo &MRI = MF.getRegInfo();
- NVPTXMachineFunctionInfo *MFI = MF.getInfo<NVPTXMachineFunctionInfo>();
- assert(Op.isReg() && "Handle is not in a reg?");
- // Which instruction defines the handle?
- MachineInstr &TexHandleDef = *MRI.getVRegDef(Op.getReg());
- switch (TexHandleDef.getOpcode()) {
- case NVPTX::LD_i64_avar: {
- // The handle is a parameter value being loaded, replace with the
- // parameter symbol
- const NVPTXTargetMachine &TM =
- static_cast<const NVPTXTargetMachine &>(MF.getTarget());
- if (TM.getDrvInterface() == NVPTX::CUDA) {
- // For CUDA, we preserve the param loads coming from function arguments
- return false;
- }
- assert(TexHandleDef.getOperand(6).isSymbol() && "Load is not a symbol!");
- StringRef Sym = TexHandleDef.getOperand(6).getSymbolName();
- std::string ParamBaseName = std::string(MF.getName());
- ParamBaseName += "_param_";
- assert(Sym.startswith(ParamBaseName) && "Invalid symbol reference");
- unsigned Param = atoi(Sym.data()+ParamBaseName.size());
- std::string NewSym;
- raw_string_ostream NewSymStr(NewSym);
- NewSymStr << MF.getName() << "_param_" << Param;
- InstrsToRemove.insert(&TexHandleDef);
- Idx = MFI->getImageHandleSymbolIndex(NewSymStr.str().c_str());
- return true;
- }
- case NVPTX::texsurf_handles: {
- // The handle is a global variable, replace with the global variable name
- assert(TexHandleDef.getOperand(1).isGlobal() && "Load is not a global!");
- const GlobalValue *GV = TexHandleDef.getOperand(1).getGlobal();
- assert(GV->hasName() && "Global sampler must be named!");
- InstrsToRemove.insert(&TexHandleDef);
- Idx = MFI->getImageHandleSymbolIndex(GV->getName().data());
- return true;
- }
- case NVPTX::nvvm_move_i64:
- case TargetOpcode::COPY: {
- bool Res = findIndexForHandle(TexHandleDef.getOperand(1), MF, Idx);
- if (Res) {
- InstrsToRemove.insert(&TexHandleDef);
- }
- return Res;
- }
- default:
- llvm_unreachable("Unknown instruction operating on handle");
- }
- }
- MachineFunctionPass *llvm::createNVPTXReplaceImageHandlesPass() {
- return new NVPTXReplaceImageHandles();
- }
|