NVPTXISelDAGToDAG.cpp 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765
  1. //===-- NVPTXISelDAGToDAG.cpp - A dag to dag inst selector for NVPTX ------===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file defines an instruction selector for the NVPTX target.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. #include "NVPTXISelDAGToDAG.h"
  13. #include "MCTargetDesc/NVPTXBaseInfo.h"
  14. #include "NVPTXUtilities.h"
  15. #include "llvm/Analysis/ValueTracking.h"
  16. #include "llvm/IR/GlobalValue.h"
  17. #include "llvm/IR/Instructions.h"
  18. #include "llvm/IR/IntrinsicsNVPTX.h"
  19. #include "llvm/Support/AtomicOrdering.h"
  20. #include "llvm/Support/CommandLine.h"
  21. #include "llvm/Support/Debug.h"
  22. #include "llvm/Support/ErrorHandling.h"
  23. #include "llvm/Support/raw_ostream.h"
  24. #include "llvm/Target/TargetIntrinsicInfo.h"
  25. using namespace llvm;
  26. #define DEBUG_TYPE "nvptx-isel"
  27. #define PASS_NAME "NVPTX DAG->DAG Pattern Instruction Selection"
  28. /// createNVPTXISelDag - This pass converts a legalized DAG into a
  29. /// NVPTX-specific DAG, ready for instruction scheduling.
  30. FunctionPass *llvm::createNVPTXISelDag(NVPTXTargetMachine &TM,
  31. llvm::CodeGenOpt::Level OptLevel) {
  32. return new NVPTXDAGToDAGISel(TM, OptLevel);
  33. }
  34. char NVPTXDAGToDAGISel::ID = 0;
  35. INITIALIZE_PASS(NVPTXDAGToDAGISel, DEBUG_TYPE, PASS_NAME, false, false)
  36. NVPTXDAGToDAGISel::NVPTXDAGToDAGISel(NVPTXTargetMachine &tm,
  37. CodeGenOpt::Level OptLevel)
  38. : SelectionDAGISel(ID, tm, OptLevel), TM(tm) {
  39. doMulWide = (OptLevel > 0);
  40. }
  41. bool NVPTXDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
  42. Subtarget = &MF.getSubtarget<NVPTXSubtarget>();
  43. return SelectionDAGISel::runOnMachineFunction(MF);
  44. }
  45. int NVPTXDAGToDAGISel::getDivF32Level() const {
  46. return Subtarget->getTargetLowering()->getDivF32Level();
  47. }
  48. bool NVPTXDAGToDAGISel::usePrecSqrtF32() const {
  49. return Subtarget->getTargetLowering()->usePrecSqrtF32();
  50. }
  51. bool NVPTXDAGToDAGISel::useF32FTZ() const {
  52. return Subtarget->getTargetLowering()->useF32FTZ(*MF);
  53. }
  54. bool NVPTXDAGToDAGISel::allowFMA() const {
  55. const NVPTXTargetLowering *TL = Subtarget->getTargetLowering();
  56. return TL->allowFMA(*MF, OptLevel);
  57. }
  58. bool NVPTXDAGToDAGISel::allowUnsafeFPMath() const {
  59. const NVPTXTargetLowering *TL = Subtarget->getTargetLowering();
  60. return TL->allowUnsafeFPMath(*MF);
  61. }
  62. bool NVPTXDAGToDAGISel::useShortPointers() const {
  63. return TM.useShortPointers();
  64. }
  65. /// Select - Select instructions not customized! Used for
  66. /// expanded, promoted and normal instructions.
  67. void NVPTXDAGToDAGISel::Select(SDNode *N) {
  68. if (N->isMachineOpcode()) {
  69. N->setNodeId(-1);
  70. return; // Already selected.
  71. }
  72. switch (N->getOpcode()) {
  73. case ISD::LOAD:
  74. case ISD::ATOMIC_LOAD:
  75. if (tryLoad(N))
  76. return;
  77. break;
  78. case ISD::STORE:
  79. case ISD::ATOMIC_STORE:
  80. if (tryStore(N))
  81. return;
  82. break;
  83. case ISD::EXTRACT_VECTOR_ELT:
  84. if (tryEXTRACT_VECTOR_ELEMENT(N))
  85. return;
  86. break;
  87. case NVPTXISD::SETP_F16X2:
  88. SelectSETP_F16X2(N);
  89. return;
  90. case NVPTXISD::LoadV2:
  91. case NVPTXISD::LoadV4:
  92. if (tryLoadVector(N))
  93. return;
  94. break;
  95. case NVPTXISD::LDGV2:
  96. case NVPTXISD::LDGV4:
  97. case NVPTXISD::LDUV2:
  98. case NVPTXISD::LDUV4:
  99. if (tryLDGLDU(N))
  100. return;
  101. break;
  102. case NVPTXISD::StoreV2:
  103. case NVPTXISD::StoreV4:
  104. if (tryStoreVector(N))
  105. return;
  106. break;
  107. case NVPTXISD::LoadParam:
  108. case NVPTXISD::LoadParamV2:
  109. case NVPTXISD::LoadParamV4:
  110. if (tryLoadParam(N))
  111. return;
  112. break;
  113. case NVPTXISD::StoreRetval:
  114. case NVPTXISD::StoreRetvalV2:
  115. case NVPTXISD::StoreRetvalV4:
  116. if (tryStoreRetval(N))
  117. return;
  118. break;
  119. case NVPTXISD::StoreParam:
  120. case NVPTXISD::StoreParamV2:
  121. case NVPTXISD::StoreParamV4:
  122. case NVPTXISD::StoreParamS32:
  123. case NVPTXISD::StoreParamU32:
  124. if (tryStoreParam(N))
  125. return;
  126. break;
  127. case ISD::INTRINSIC_WO_CHAIN:
  128. if (tryIntrinsicNoChain(N))
  129. return;
  130. break;
  131. case ISD::INTRINSIC_W_CHAIN:
  132. if (tryIntrinsicChain(N))
  133. return;
  134. break;
  135. case NVPTXISD::Tex1DFloatS32:
  136. case NVPTXISD::Tex1DFloatFloat:
  137. case NVPTXISD::Tex1DFloatFloatLevel:
  138. case NVPTXISD::Tex1DFloatFloatGrad:
  139. case NVPTXISD::Tex1DS32S32:
  140. case NVPTXISD::Tex1DS32Float:
  141. case NVPTXISD::Tex1DS32FloatLevel:
  142. case NVPTXISD::Tex1DS32FloatGrad:
  143. case NVPTXISD::Tex1DU32S32:
  144. case NVPTXISD::Tex1DU32Float:
  145. case NVPTXISD::Tex1DU32FloatLevel:
  146. case NVPTXISD::Tex1DU32FloatGrad:
  147. case NVPTXISD::Tex1DArrayFloatS32:
  148. case NVPTXISD::Tex1DArrayFloatFloat:
  149. case NVPTXISD::Tex1DArrayFloatFloatLevel:
  150. case NVPTXISD::Tex1DArrayFloatFloatGrad:
  151. case NVPTXISD::Tex1DArrayS32S32:
  152. case NVPTXISD::Tex1DArrayS32Float:
  153. case NVPTXISD::Tex1DArrayS32FloatLevel:
  154. case NVPTXISD::Tex1DArrayS32FloatGrad:
  155. case NVPTXISD::Tex1DArrayU32S32:
  156. case NVPTXISD::Tex1DArrayU32Float:
  157. case NVPTXISD::Tex1DArrayU32FloatLevel:
  158. case NVPTXISD::Tex1DArrayU32FloatGrad:
  159. case NVPTXISD::Tex2DFloatS32:
  160. case NVPTXISD::Tex2DFloatFloat:
  161. case NVPTXISD::Tex2DFloatFloatLevel:
  162. case NVPTXISD::Tex2DFloatFloatGrad:
  163. case NVPTXISD::Tex2DS32S32:
  164. case NVPTXISD::Tex2DS32Float:
  165. case NVPTXISD::Tex2DS32FloatLevel:
  166. case NVPTXISD::Tex2DS32FloatGrad:
  167. case NVPTXISD::Tex2DU32S32:
  168. case NVPTXISD::Tex2DU32Float:
  169. case NVPTXISD::Tex2DU32FloatLevel:
  170. case NVPTXISD::Tex2DU32FloatGrad:
  171. case NVPTXISD::Tex2DArrayFloatS32:
  172. case NVPTXISD::Tex2DArrayFloatFloat:
  173. case NVPTXISD::Tex2DArrayFloatFloatLevel:
  174. case NVPTXISD::Tex2DArrayFloatFloatGrad:
  175. case NVPTXISD::Tex2DArrayS32S32:
  176. case NVPTXISD::Tex2DArrayS32Float:
  177. case NVPTXISD::Tex2DArrayS32FloatLevel:
  178. case NVPTXISD::Tex2DArrayS32FloatGrad:
  179. case NVPTXISD::Tex2DArrayU32S32:
  180. case NVPTXISD::Tex2DArrayU32Float:
  181. case NVPTXISD::Tex2DArrayU32FloatLevel:
  182. case NVPTXISD::Tex2DArrayU32FloatGrad:
  183. case NVPTXISD::Tex3DFloatS32:
  184. case NVPTXISD::Tex3DFloatFloat:
  185. case NVPTXISD::Tex3DFloatFloatLevel:
  186. case NVPTXISD::Tex3DFloatFloatGrad:
  187. case NVPTXISD::Tex3DS32S32:
  188. case NVPTXISD::Tex3DS32Float:
  189. case NVPTXISD::Tex3DS32FloatLevel:
  190. case NVPTXISD::Tex3DS32FloatGrad:
  191. case NVPTXISD::Tex3DU32S32:
  192. case NVPTXISD::Tex3DU32Float:
  193. case NVPTXISD::Tex3DU32FloatLevel:
  194. case NVPTXISD::Tex3DU32FloatGrad:
  195. case NVPTXISD::TexCubeFloatFloat:
  196. case NVPTXISD::TexCubeFloatFloatLevel:
  197. case NVPTXISD::TexCubeS32Float:
  198. case NVPTXISD::TexCubeS32FloatLevel:
  199. case NVPTXISD::TexCubeU32Float:
  200. case NVPTXISD::TexCubeU32FloatLevel:
  201. case NVPTXISD::TexCubeArrayFloatFloat:
  202. case NVPTXISD::TexCubeArrayFloatFloatLevel:
  203. case NVPTXISD::TexCubeArrayS32Float:
  204. case NVPTXISD::TexCubeArrayS32FloatLevel:
  205. case NVPTXISD::TexCubeArrayU32Float:
  206. case NVPTXISD::TexCubeArrayU32FloatLevel:
  207. case NVPTXISD::Tld4R2DFloatFloat:
  208. case NVPTXISD::Tld4G2DFloatFloat:
  209. case NVPTXISD::Tld4B2DFloatFloat:
  210. case NVPTXISD::Tld4A2DFloatFloat:
  211. case NVPTXISD::Tld4R2DS64Float:
  212. case NVPTXISD::Tld4G2DS64Float:
  213. case NVPTXISD::Tld4B2DS64Float:
  214. case NVPTXISD::Tld4A2DS64Float:
  215. case NVPTXISD::Tld4R2DU64Float:
  216. case NVPTXISD::Tld4G2DU64Float:
  217. case NVPTXISD::Tld4B2DU64Float:
  218. case NVPTXISD::Tld4A2DU64Float:
  219. case NVPTXISD::TexUnified1DFloatS32:
  220. case NVPTXISD::TexUnified1DFloatFloat:
  221. case NVPTXISD::TexUnified1DFloatFloatLevel:
  222. case NVPTXISD::TexUnified1DFloatFloatGrad:
  223. case NVPTXISD::TexUnified1DS32S32:
  224. case NVPTXISD::TexUnified1DS32Float:
  225. case NVPTXISD::TexUnified1DS32FloatLevel:
  226. case NVPTXISD::TexUnified1DS32FloatGrad:
  227. case NVPTXISD::TexUnified1DU32S32:
  228. case NVPTXISD::TexUnified1DU32Float:
  229. case NVPTXISD::TexUnified1DU32FloatLevel:
  230. case NVPTXISD::TexUnified1DU32FloatGrad:
  231. case NVPTXISD::TexUnified1DArrayFloatS32:
  232. case NVPTXISD::TexUnified1DArrayFloatFloat:
  233. case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
  234. case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
  235. case NVPTXISD::TexUnified1DArrayS32S32:
  236. case NVPTXISD::TexUnified1DArrayS32Float:
  237. case NVPTXISD::TexUnified1DArrayS32FloatLevel:
  238. case NVPTXISD::TexUnified1DArrayS32FloatGrad:
  239. case NVPTXISD::TexUnified1DArrayU32S32:
  240. case NVPTXISD::TexUnified1DArrayU32Float:
  241. case NVPTXISD::TexUnified1DArrayU32FloatLevel:
  242. case NVPTXISD::TexUnified1DArrayU32FloatGrad:
  243. case NVPTXISD::TexUnified2DFloatS32:
  244. case NVPTXISD::TexUnified2DFloatFloat:
  245. case NVPTXISD::TexUnified2DFloatFloatLevel:
  246. case NVPTXISD::TexUnified2DFloatFloatGrad:
  247. case NVPTXISD::TexUnified2DS32S32:
  248. case NVPTXISD::TexUnified2DS32Float:
  249. case NVPTXISD::TexUnified2DS32FloatLevel:
  250. case NVPTXISD::TexUnified2DS32FloatGrad:
  251. case NVPTXISD::TexUnified2DU32S32:
  252. case NVPTXISD::TexUnified2DU32Float:
  253. case NVPTXISD::TexUnified2DU32FloatLevel:
  254. case NVPTXISD::TexUnified2DU32FloatGrad:
  255. case NVPTXISD::TexUnified2DArrayFloatS32:
  256. case NVPTXISD::TexUnified2DArrayFloatFloat:
  257. case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
  258. case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
  259. case NVPTXISD::TexUnified2DArrayS32S32:
  260. case NVPTXISD::TexUnified2DArrayS32Float:
  261. case NVPTXISD::TexUnified2DArrayS32FloatLevel:
  262. case NVPTXISD::TexUnified2DArrayS32FloatGrad:
  263. case NVPTXISD::TexUnified2DArrayU32S32:
  264. case NVPTXISD::TexUnified2DArrayU32Float:
  265. case NVPTXISD::TexUnified2DArrayU32FloatLevel:
  266. case NVPTXISD::TexUnified2DArrayU32FloatGrad:
  267. case NVPTXISD::TexUnified3DFloatS32:
  268. case NVPTXISD::TexUnified3DFloatFloat:
  269. case NVPTXISD::TexUnified3DFloatFloatLevel:
  270. case NVPTXISD::TexUnified3DFloatFloatGrad:
  271. case NVPTXISD::TexUnified3DS32S32:
  272. case NVPTXISD::TexUnified3DS32Float:
  273. case NVPTXISD::TexUnified3DS32FloatLevel:
  274. case NVPTXISD::TexUnified3DS32FloatGrad:
  275. case NVPTXISD::TexUnified3DU32S32:
  276. case NVPTXISD::TexUnified3DU32Float:
  277. case NVPTXISD::TexUnified3DU32FloatLevel:
  278. case NVPTXISD::TexUnified3DU32FloatGrad:
  279. case NVPTXISD::TexUnifiedCubeFloatFloat:
  280. case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
  281. case NVPTXISD::TexUnifiedCubeS32Float:
  282. case NVPTXISD::TexUnifiedCubeS32FloatLevel:
  283. case NVPTXISD::TexUnifiedCubeU32Float:
  284. case NVPTXISD::TexUnifiedCubeU32FloatLevel:
  285. case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
  286. case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
  287. case NVPTXISD::TexUnifiedCubeArrayS32Float:
  288. case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
  289. case NVPTXISD::TexUnifiedCubeArrayU32Float:
  290. case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
  291. case NVPTXISD::Tld4UnifiedR2DFloatFloat:
  292. case NVPTXISD::Tld4UnifiedG2DFloatFloat:
  293. case NVPTXISD::Tld4UnifiedB2DFloatFloat:
  294. case NVPTXISD::Tld4UnifiedA2DFloatFloat:
  295. case NVPTXISD::Tld4UnifiedR2DS64Float:
  296. case NVPTXISD::Tld4UnifiedG2DS64Float:
  297. case NVPTXISD::Tld4UnifiedB2DS64Float:
  298. case NVPTXISD::Tld4UnifiedA2DS64Float:
  299. case NVPTXISD::Tld4UnifiedR2DU64Float:
  300. case NVPTXISD::Tld4UnifiedG2DU64Float:
  301. case NVPTXISD::Tld4UnifiedB2DU64Float:
  302. case NVPTXISD::Tld4UnifiedA2DU64Float:
  303. if (tryTextureIntrinsic(N))
  304. return;
  305. break;
  306. case NVPTXISD::Suld1DI8Clamp:
  307. case NVPTXISD::Suld1DI16Clamp:
  308. case NVPTXISD::Suld1DI32Clamp:
  309. case NVPTXISD::Suld1DI64Clamp:
  310. case NVPTXISD::Suld1DV2I8Clamp:
  311. case NVPTXISD::Suld1DV2I16Clamp:
  312. case NVPTXISD::Suld1DV2I32Clamp:
  313. case NVPTXISD::Suld1DV2I64Clamp:
  314. case NVPTXISD::Suld1DV4I8Clamp:
  315. case NVPTXISD::Suld1DV4I16Clamp:
  316. case NVPTXISD::Suld1DV4I32Clamp:
  317. case NVPTXISD::Suld1DArrayI8Clamp:
  318. case NVPTXISD::Suld1DArrayI16Clamp:
  319. case NVPTXISD::Suld1DArrayI32Clamp:
  320. case NVPTXISD::Suld1DArrayI64Clamp:
  321. case NVPTXISD::Suld1DArrayV2I8Clamp:
  322. case NVPTXISD::Suld1DArrayV2I16Clamp:
  323. case NVPTXISD::Suld1DArrayV2I32Clamp:
  324. case NVPTXISD::Suld1DArrayV2I64Clamp:
  325. case NVPTXISD::Suld1DArrayV4I8Clamp:
  326. case NVPTXISD::Suld1DArrayV4I16Clamp:
  327. case NVPTXISD::Suld1DArrayV4I32Clamp:
  328. case NVPTXISD::Suld2DI8Clamp:
  329. case NVPTXISD::Suld2DI16Clamp:
  330. case NVPTXISD::Suld2DI32Clamp:
  331. case NVPTXISD::Suld2DI64Clamp:
  332. case NVPTXISD::Suld2DV2I8Clamp:
  333. case NVPTXISD::Suld2DV2I16Clamp:
  334. case NVPTXISD::Suld2DV2I32Clamp:
  335. case NVPTXISD::Suld2DV2I64Clamp:
  336. case NVPTXISD::Suld2DV4I8Clamp:
  337. case NVPTXISD::Suld2DV4I16Clamp:
  338. case NVPTXISD::Suld2DV4I32Clamp:
  339. case NVPTXISD::Suld2DArrayI8Clamp:
  340. case NVPTXISD::Suld2DArrayI16Clamp:
  341. case NVPTXISD::Suld2DArrayI32Clamp:
  342. case NVPTXISD::Suld2DArrayI64Clamp:
  343. case NVPTXISD::Suld2DArrayV2I8Clamp:
  344. case NVPTXISD::Suld2DArrayV2I16Clamp:
  345. case NVPTXISD::Suld2DArrayV2I32Clamp:
  346. case NVPTXISD::Suld2DArrayV2I64Clamp:
  347. case NVPTXISD::Suld2DArrayV4I8Clamp:
  348. case NVPTXISD::Suld2DArrayV4I16Clamp:
  349. case NVPTXISD::Suld2DArrayV4I32Clamp:
  350. case NVPTXISD::Suld3DI8Clamp:
  351. case NVPTXISD::Suld3DI16Clamp:
  352. case NVPTXISD::Suld3DI32Clamp:
  353. case NVPTXISD::Suld3DI64Clamp:
  354. case NVPTXISD::Suld3DV2I8Clamp:
  355. case NVPTXISD::Suld3DV2I16Clamp:
  356. case NVPTXISD::Suld3DV2I32Clamp:
  357. case NVPTXISD::Suld3DV2I64Clamp:
  358. case NVPTXISD::Suld3DV4I8Clamp:
  359. case NVPTXISD::Suld3DV4I16Clamp:
  360. case NVPTXISD::Suld3DV4I32Clamp:
  361. case NVPTXISD::Suld1DI8Trap:
  362. case NVPTXISD::Suld1DI16Trap:
  363. case NVPTXISD::Suld1DI32Trap:
  364. case NVPTXISD::Suld1DI64Trap:
  365. case NVPTXISD::Suld1DV2I8Trap:
  366. case NVPTXISD::Suld1DV2I16Trap:
  367. case NVPTXISD::Suld1DV2I32Trap:
  368. case NVPTXISD::Suld1DV2I64Trap:
  369. case NVPTXISD::Suld1DV4I8Trap:
  370. case NVPTXISD::Suld1DV4I16Trap:
  371. case NVPTXISD::Suld1DV4I32Trap:
  372. case NVPTXISD::Suld1DArrayI8Trap:
  373. case NVPTXISD::Suld1DArrayI16Trap:
  374. case NVPTXISD::Suld1DArrayI32Trap:
  375. case NVPTXISD::Suld1DArrayI64Trap:
  376. case NVPTXISD::Suld1DArrayV2I8Trap:
  377. case NVPTXISD::Suld1DArrayV2I16Trap:
  378. case NVPTXISD::Suld1DArrayV2I32Trap:
  379. case NVPTXISD::Suld1DArrayV2I64Trap:
  380. case NVPTXISD::Suld1DArrayV4I8Trap:
  381. case NVPTXISD::Suld1DArrayV4I16Trap:
  382. case NVPTXISD::Suld1DArrayV4I32Trap:
  383. case NVPTXISD::Suld2DI8Trap:
  384. case NVPTXISD::Suld2DI16Trap:
  385. case NVPTXISD::Suld2DI32Trap:
  386. case NVPTXISD::Suld2DI64Trap:
  387. case NVPTXISD::Suld2DV2I8Trap:
  388. case NVPTXISD::Suld2DV2I16Trap:
  389. case NVPTXISD::Suld2DV2I32Trap:
  390. case NVPTXISD::Suld2DV2I64Trap:
  391. case NVPTXISD::Suld2DV4I8Trap:
  392. case NVPTXISD::Suld2DV4I16Trap:
  393. case NVPTXISD::Suld2DV4I32Trap:
  394. case NVPTXISD::Suld2DArrayI8Trap:
  395. case NVPTXISD::Suld2DArrayI16Trap:
  396. case NVPTXISD::Suld2DArrayI32Trap:
  397. case NVPTXISD::Suld2DArrayI64Trap:
  398. case NVPTXISD::Suld2DArrayV2I8Trap:
  399. case NVPTXISD::Suld2DArrayV2I16Trap:
  400. case NVPTXISD::Suld2DArrayV2I32Trap:
  401. case NVPTXISD::Suld2DArrayV2I64Trap:
  402. case NVPTXISD::Suld2DArrayV4I8Trap:
  403. case NVPTXISD::Suld2DArrayV4I16Trap:
  404. case NVPTXISD::Suld2DArrayV4I32Trap:
  405. case NVPTXISD::Suld3DI8Trap:
  406. case NVPTXISD::Suld3DI16Trap:
  407. case NVPTXISD::Suld3DI32Trap:
  408. case NVPTXISD::Suld3DI64Trap:
  409. case NVPTXISD::Suld3DV2I8Trap:
  410. case NVPTXISD::Suld3DV2I16Trap:
  411. case NVPTXISD::Suld3DV2I32Trap:
  412. case NVPTXISD::Suld3DV2I64Trap:
  413. case NVPTXISD::Suld3DV4I8Trap:
  414. case NVPTXISD::Suld3DV4I16Trap:
  415. case NVPTXISD::Suld3DV4I32Trap:
  416. case NVPTXISD::Suld1DI8Zero:
  417. case NVPTXISD::Suld1DI16Zero:
  418. case NVPTXISD::Suld1DI32Zero:
  419. case NVPTXISD::Suld1DI64Zero:
  420. case NVPTXISD::Suld1DV2I8Zero:
  421. case NVPTXISD::Suld1DV2I16Zero:
  422. case NVPTXISD::Suld1DV2I32Zero:
  423. case NVPTXISD::Suld1DV2I64Zero:
  424. case NVPTXISD::Suld1DV4I8Zero:
  425. case NVPTXISD::Suld1DV4I16Zero:
  426. case NVPTXISD::Suld1DV4I32Zero:
  427. case NVPTXISD::Suld1DArrayI8Zero:
  428. case NVPTXISD::Suld1DArrayI16Zero:
  429. case NVPTXISD::Suld1DArrayI32Zero:
  430. case NVPTXISD::Suld1DArrayI64Zero:
  431. case NVPTXISD::Suld1DArrayV2I8Zero:
  432. case NVPTXISD::Suld1DArrayV2I16Zero:
  433. case NVPTXISD::Suld1DArrayV2I32Zero:
  434. case NVPTXISD::Suld1DArrayV2I64Zero:
  435. case NVPTXISD::Suld1DArrayV4I8Zero:
  436. case NVPTXISD::Suld1DArrayV4I16Zero:
  437. case NVPTXISD::Suld1DArrayV4I32Zero:
  438. case NVPTXISD::Suld2DI8Zero:
  439. case NVPTXISD::Suld2DI16Zero:
  440. case NVPTXISD::Suld2DI32Zero:
  441. case NVPTXISD::Suld2DI64Zero:
  442. case NVPTXISD::Suld2DV2I8Zero:
  443. case NVPTXISD::Suld2DV2I16Zero:
  444. case NVPTXISD::Suld2DV2I32Zero:
  445. case NVPTXISD::Suld2DV2I64Zero:
  446. case NVPTXISD::Suld2DV4I8Zero:
  447. case NVPTXISD::Suld2DV4I16Zero:
  448. case NVPTXISD::Suld2DV4I32Zero:
  449. case NVPTXISD::Suld2DArrayI8Zero:
  450. case NVPTXISD::Suld2DArrayI16Zero:
  451. case NVPTXISD::Suld2DArrayI32Zero:
  452. case NVPTXISD::Suld2DArrayI64Zero:
  453. case NVPTXISD::Suld2DArrayV2I8Zero:
  454. case NVPTXISD::Suld2DArrayV2I16Zero:
  455. case NVPTXISD::Suld2DArrayV2I32Zero:
  456. case NVPTXISD::Suld2DArrayV2I64Zero:
  457. case NVPTXISD::Suld2DArrayV4I8Zero:
  458. case NVPTXISD::Suld2DArrayV4I16Zero:
  459. case NVPTXISD::Suld2DArrayV4I32Zero:
  460. case NVPTXISD::Suld3DI8Zero:
  461. case NVPTXISD::Suld3DI16Zero:
  462. case NVPTXISD::Suld3DI32Zero:
  463. case NVPTXISD::Suld3DI64Zero:
  464. case NVPTXISD::Suld3DV2I8Zero:
  465. case NVPTXISD::Suld3DV2I16Zero:
  466. case NVPTXISD::Suld3DV2I32Zero:
  467. case NVPTXISD::Suld3DV2I64Zero:
  468. case NVPTXISD::Suld3DV4I8Zero:
  469. case NVPTXISD::Suld3DV4I16Zero:
  470. case NVPTXISD::Suld3DV4I32Zero:
  471. if (trySurfaceIntrinsic(N))
  472. return;
  473. break;
  474. case ISD::AND:
  475. case ISD::SRA:
  476. case ISD::SRL:
  477. // Try to select BFE
  478. if (tryBFE(N))
  479. return;
  480. break;
  481. case ISD::ADDRSPACECAST:
  482. SelectAddrSpaceCast(N);
  483. return;
  484. case ISD::ConstantFP:
  485. if (tryConstantFP16(N))
  486. return;
  487. break;
  488. default:
  489. break;
  490. }
  491. SelectCode(N);
  492. }
  493. bool NVPTXDAGToDAGISel::tryIntrinsicChain(SDNode *N) {
  494. unsigned IID = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
  495. switch (IID) {
  496. default:
  497. return false;
  498. case Intrinsic::nvvm_ldg_global_f:
  499. case Intrinsic::nvvm_ldg_global_i:
  500. case Intrinsic::nvvm_ldg_global_p:
  501. case Intrinsic::nvvm_ldu_global_f:
  502. case Intrinsic::nvvm_ldu_global_i:
  503. case Intrinsic::nvvm_ldu_global_p:
  504. return tryLDGLDU(N);
  505. }
  506. }
  507. // There's no way to specify FP16 immediates in .f16 ops, so we have to
  508. // load them into an .f16 register first.
  509. bool NVPTXDAGToDAGISel::tryConstantFP16(SDNode *N) {
  510. if (N->getValueType(0) != MVT::f16)
  511. return false;
  512. SDValue Val = CurDAG->getTargetConstantFP(
  513. cast<ConstantFPSDNode>(N)->getValueAPF(), SDLoc(N), MVT::f16);
  514. SDNode *LoadConstF16 =
  515. CurDAG->getMachineNode(NVPTX::LOAD_CONST_F16, SDLoc(N), MVT::f16, Val);
  516. ReplaceNode(N, LoadConstF16);
  517. return true;
  518. }
  519. // Map ISD:CONDCODE value to appropriate CmpMode expected by
  520. // NVPTXInstPrinter::printCmpMode()
  521. static unsigned getPTXCmpMode(const CondCodeSDNode &CondCode, bool FTZ) {
  522. using NVPTX::PTXCmpMode::CmpMode;
  523. unsigned PTXCmpMode = [](ISD::CondCode CC) {
  524. switch (CC) {
  525. default:
  526. llvm_unreachable("Unexpected condition code.");
  527. case ISD::SETOEQ:
  528. return CmpMode::EQ;
  529. case ISD::SETOGT:
  530. return CmpMode::GT;
  531. case ISD::SETOGE:
  532. return CmpMode::GE;
  533. case ISD::SETOLT:
  534. return CmpMode::LT;
  535. case ISD::SETOLE:
  536. return CmpMode::LE;
  537. case ISD::SETONE:
  538. return CmpMode::NE;
  539. case ISD::SETO:
  540. return CmpMode::NUM;
  541. case ISD::SETUO:
  542. return CmpMode::NotANumber;
  543. case ISD::SETUEQ:
  544. return CmpMode::EQU;
  545. case ISD::SETUGT:
  546. return CmpMode::GTU;
  547. case ISD::SETUGE:
  548. return CmpMode::GEU;
  549. case ISD::SETULT:
  550. return CmpMode::LTU;
  551. case ISD::SETULE:
  552. return CmpMode::LEU;
  553. case ISD::SETUNE:
  554. return CmpMode::NEU;
  555. case ISD::SETEQ:
  556. return CmpMode::EQ;
  557. case ISD::SETGT:
  558. return CmpMode::GT;
  559. case ISD::SETGE:
  560. return CmpMode::GE;
  561. case ISD::SETLT:
  562. return CmpMode::LT;
  563. case ISD::SETLE:
  564. return CmpMode::LE;
  565. case ISD::SETNE:
  566. return CmpMode::NE;
  567. }
  568. }(CondCode.get());
  569. if (FTZ)
  570. PTXCmpMode |= NVPTX::PTXCmpMode::FTZ_FLAG;
  571. return PTXCmpMode;
  572. }
  573. bool NVPTXDAGToDAGISel::SelectSETP_F16X2(SDNode *N) {
  574. unsigned PTXCmpMode =
  575. getPTXCmpMode(*cast<CondCodeSDNode>(N->getOperand(2)), useF32FTZ());
  576. SDLoc DL(N);
  577. SDNode *SetP = CurDAG->getMachineNode(
  578. NVPTX::SETP_f16x2rr, DL, MVT::i1, MVT::i1, N->getOperand(0),
  579. N->getOperand(1), CurDAG->getTargetConstant(PTXCmpMode, DL, MVT::i32));
  580. ReplaceNode(N, SetP);
  581. return true;
  582. }
  583. // Find all instances of extract_vector_elt that use this v2f16 vector
  584. // and coalesce them into a scattering move instruction.
  585. bool NVPTXDAGToDAGISel::tryEXTRACT_VECTOR_ELEMENT(SDNode *N) {
  586. SDValue Vector = N->getOperand(0);
  587. // We only care about f16x2 as it's the only real vector type we
  588. // need to deal with.
  589. if (Vector.getSimpleValueType() != MVT::v2f16)
  590. return false;
  591. // Find and record all uses of this vector that extract element 0 or 1.
  592. SmallVector<SDNode *, 4> E0, E1;
  593. for (auto *U : Vector.getNode()->uses()) {
  594. if (U->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
  595. continue;
  596. if (U->getOperand(0) != Vector)
  597. continue;
  598. if (const ConstantSDNode *IdxConst =
  599. dyn_cast<ConstantSDNode>(U->getOperand(1))) {
  600. if (IdxConst->getZExtValue() == 0)
  601. E0.push_back(U);
  602. else if (IdxConst->getZExtValue() == 1)
  603. E1.push_back(U);
  604. else
  605. llvm_unreachable("Invalid vector index.");
  606. }
  607. }
  608. // There's no point scattering f16x2 if we only ever access one
  609. // element of it.
  610. if (E0.empty() || E1.empty())
  611. return false;
  612. unsigned Op = NVPTX::SplitF16x2;
  613. // If the vector has been BITCAST'ed from i32, we can use original
  614. // value directly and avoid register-to-register move.
  615. SDValue Source = Vector;
  616. if (Vector->getOpcode() == ISD::BITCAST) {
  617. Op = NVPTX::SplitI32toF16x2;
  618. Source = Vector->getOperand(0);
  619. }
  620. // Merge (f16 extractelt(V, 0), f16 extractelt(V,1))
  621. // into f16,f16 SplitF16x2(V)
  622. SDNode *ScatterOp =
  623. CurDAG->getMachineNode(Op, SDLoc(N), MVT::f16, MVT::f16, Source);
  624. for (auto *Node : E0)
  625. ReplaceUses(SDValue(Node, 0), SDValue(ScatterOp, 0));
  626. for (auto *Node : E1)
  627. ReplaceUses(SDValue(Node, 0), SDValue(ScatterOp, 1));
  628. return true;
  629. }
  630. static unsigned int getCodeAddrSpace(MemSDNode *N) {
  631. const Value *Src = N->getMemOperand()->getValue();
  632. if (!Src)
  633. return NVPTX::PTXLdStInstCode::GENERIC;
  634. if (auto *PT = dyn_cast<PointerType>(Src->getType())) {
  635. switch (PT->getAddressSpace()) {
  636. case llvm::ADDRESS_SPACE_LOCAL: return NVPTX::PTXLdStInstCode::LOCAL;
  637. case llvm::ADDRESS_SPACE_GLOBAL: return NVPTX::PTXLdStInstCode::GLOBAL;
  638. case llvm::ADDRESS_SPACE_SHARED: return NVPTX::PTXLdStInstCode::SHARED;
  639. case llvm::ADDRESS_SPACE_GENERIC: return NVPTX::PTXLdStInstCode::GENERIC;
  640. case llvm::ADDRESS_SPACE_PARAM: return NVPTX::PTXLdStInstCode::PARAM;
  641. case llvm::ADDRESS_SPACE_CONST: return NVPTX::PTXLdStInstCode::CONSTANT;
  642. default: break;
  643. }
  644. }
  645. return NVPTX::PTXLdStInstCode::GENERIC;
  646. }
  647. static bool canLowerToLDG(MemSDNode *N, const NVPTXSubtarget &Subtarget,
  648. unsigned CodeAddrSpace, MachineFunction *F) {
  649. // We use ldg (i.e. ld.global.nc) for invariant loads from the global address
  650. // space.
  651. //
  652. // We have two ways of identifying invariant loads: Loads may be explicitly
  653. // marked as invariant, or we may infer them to be invariant.
  654. //
  655. // We currently infer invariance for loads from
  656. // - constant global variables, and
  657. // - kernel function pointer params that are noalias (i.e. __restrict) and
  658. // never written to.
  659. //
  660. // TODO: Perform a more powerful invariance analysis (ideally IPO, and ideally
  661. // not during the SelectionDAG phase).
  662. //
  663. // TODO: Infer invariance only at -O2. We still want to use ldg at -O0 for
  664. // explicitly invariant loads because these are how clang tells us to use ldg
  665. // when the user uses a builtin.
  666. if (!Subtarget.hasLDG() || CodeAddrSpace != NVPTX::PTXLdStInstCode::GLOBAL)
  667. return false;
  668. if (N->isInvariant())
  669. return true;
  670. bool IsKernelFn = isKernelFunction(F->getFunction());
  671. // We use getUnderlyingObjects() here instead of getUnderlyingObject() mainly
  672. // because the former looks through phi nodes while the latter does not. We
  673. // need to look through phi nodes to handle pointer induction variables.
  674. SmallVector<const Value *, 8> Objs;
  675. getUnderlyingObjects(N->getMemOperand()->getValue(), Objs);
  676. return all_of(Objs, [&](const Value *V) {
  677. if (auto *A = dyn_cast<const Argument>(V))
  678. return IsKernelFn && A->onlyReadsMemory() && A->hasNoAliasAttr();
  679. if (auto *GV = dyn_cast<const GlobalVariable>(V))
  680. return GV->isConstant();
  681. return false;
  682. });
  683. }
  684. bool NVPTXDAGToDAGISel::tryIntrinsicNoChain(SDNode *N) {
  685. unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
  686. switch (IID) {
  687. default:
  688. return false;
  689. case Intrinsic::nvvm_texsurf_handle_internal:
  690. SelectTexSurfHandle(N);
  691. return true;
  692. }
  693. }
  694. void NVPTXDAGToDAGISel::SelectTexSurfHandle(SDNode *N) {
  695. // Op 0 is the intrinsic ID
  696. SDValue Wrapper = N->getOperand(1);
  697. SDValue GlobalVal = Wrapper.getOperand(0);
  698. ReplaceNode(N, CurDAG->getMachineNode(NVPTX::texsurf_handles, SDLoc(N),
  699. MVT::i64, GlobalVal));
  700. }
  701. void NVPTXDAGToDAGISel::SelectAddrSpaceCast(SDNode *N) {
  702. SDValue Src = N->getOperand(0);
  703. AddrSpaceCastSDNode *CastN = cast<AddrSpaceCastSDNode>(N);
  704. unsigned SrcAddrSpace = CastN->getSrcAddressSpace();
  705. unsigned DstAddrSpace = CastN->getDestAddressSpace();
  706. assert(SrcAddrSpace != DstAddrSpace &&
  707. "addrspacecast must be between different address spaces");
  708. if (DstAddrSpace == ADDRESS_SPACE_GENERIC) {
  709. // Specific to generic
  710. unsigned Opc;
  711. switch (SrcAddrSpace) {
  712. default: report_fatal_error("Bad address space in addrspacecast");
  713. case ADDRESS_SPACE_GLOBAL:
  714. Opc = TM.is64Bit() ? NVPTX::cvta_global_yes_64 : NVPTX::cvta_global_yes;
  715. break;
  716. case ADDRESS_SPACE_SHARED:
  717. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_shared_yes_6432
  718. : NVPTX::cvta_shared_yes_64)
  719. : NVPTX::cvta_shared_yes;
  720. break;
  721. case ADDRESS_SPACE_CONST:
  722. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_const_yes_6432
  723. : NVPTX::cvta_const_yes_64)
  724. : NVPTX::cvta_const_yes;
  725. break;
  726. case ADDRESS_SPACE_LOCAL:
  727. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_local_yes_6432
  728. : NVPTX::cvta_local_yes_64)
  729. : NVPTX::cvta_local_yes;
  730. break;
  731. }
  732. ReplaceNode(N, CurDAG->getMachineNode(Opc, SDLoc(N), N->getValueType(0),
  733. Src));
  734. return;
  735. } else {
  736. // Generic to specific
  737. if (SrcAddrSpace != 0)
  738. report_fatal_error("Cannot cast between two non-generic address spaces");
  739. unsigned Opc;
  740. switch (DstAddrSpace) {
  741. default: report_fatal_error("Bad address space in addrspacecast");
  742. case ADDRESS_SPACE_GLOBAL:
  743. Opc = TM.is64Bit() ? NVPTX::cvta_to_global_yes_64
  744. : NVPTX::cvta_to_global_yes;
  745. break;
  746. case ADDRESS_SPACE_SHARED:
  747. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_to_shared_yes_3264
  748. : NVPTX::cvta_to_shared_yes_64)
  749. : NVPTX::cvta_to_shared_yes;
  750. break;
  751. case ADDRESS_SPACE_CONST:
  752. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_to_const_yes_3264
  753. : NVPTX::cvta_to_const_yes_64)
  754. : NVPTX::cvta_to_const_yes;
  755. break;
  756. case ADDRESS_SPACE_LOCAL:
  757. Opc = TM.is64Bit() ? (useShortPointers() ? NVPTX::cvta_to_local_yes_3264
  758. : NVPTX::cvta_to_local_yes_64)
  759. : NVPTX::cvta_to_local_yes;
  760. break;
  761. case ADDRESS_SPACE_PARAM:
  762. Opc = TM.is64Bit() ? NVPTX::nvvm_ptr_gen_to_param_64
  763. : NVPTX::nvvm_ptr_gen_to_param;
  764. break;
  765. }
  766. ReplaceNode(N, CurDAG->getMachineNode(Opc, SDLoc(N), N->getValueType(0),
  767. Src));
  768. return;
  769. }
  770. }
  771. // Helper function template to reduce amount of boilerplate code for
  772. // opcode selection.
  773. static std::optional<unsigned>
  774. pickOpcodeForVT(MVT::SimpleValueType VT, unsigned Opcode_i8,
  775. unsigned Opcode_i16, unsigned Opcode_i32,
  776. std::optional<unsigned> Opcode_i64, unsigned Opcode_f16,
  777. unsigned Opcode_f16x2, unsigned Opcode_f32,
  778. std::optional<unsigned> Opcode_f64) {
  779. switch (VT) {
  780. case MVT::i1:
  781. case MVT::i8:
  782. return Opcode_i8;
  783. case MVT::i16:
  784. return Opcode_i16;
  785. case MVT::i32:
  786. return Opcode_i32;
  787. case MVT::i64:
  788. return Opcode_i64;
  789. case MVT::f16:
  790. case MVT::bf16:
  791. return Opcode_f16;
  792. case MVT::v2f16:
  793. case MVT::v2bf16:
  794. return Opcode_f16x2;
  795. case MVT::f32:
  796. return Opcode_f32;
  797. case MVT::f64:
  798. return Opcode_f64;
  799. default:
  800. return std::nullopt;
  801. }
  802. }
  803. static int getLdStRegType(EVT VT) {
  804. if (VT.isFloatingPoint())
  805. switch (VT.getSimpleVT().SimpleTy) {
  806. case MVT::f16:
  807. case MVT::bf16:
  808. case MVT::v2f16:
  809. case MVT::v2bf16:
  810. return NVPTX::PTXLdStInstCode::Untyped;
  811. default:
  812. return NVPTX::PTXLdStInstCode::Float;
  813. }
  814. else
  815. return NVPTX::PTXLdStInstCode::Unsigned;
  816. }
  817. bool NVPTXDAGToDAGISel::tryLoad(SDNode *N) {
  818. SDLoc dl(N);
  819. MemSDNode *LD = cast<MemSDNode>(N);
  820. assert(LD->readMem() && "Expected load");
  821. LoadSDNode *PlainLoad = dyn_cast<LoadSDNode>(N);
  822. EVT LoadedVT = LD->getMemoryVT();
  823. SDNode *NVPTXLD = nullptr;
  824. // do not support pre/post inc/dec
  825. if (PlainLoad && PlainLoad->isIndexed())
  826. return false;
  827. if (!LoadedVT.isSimple())
  828. return false;
  829. AtomicOrdering Ordering = LD->getSuccessOrdering();
  830. // In order to lower atomic loads with stronger guarantees we would need to
  831. // use load.acquire or insert fences. However these features were only added
  832. // with PTX ISA 6.0 / sm_70.
  833. // TODO: Check if we can actually use the new instructions and implement them.
  834. if (isStrongerThanMonotonic(Ordering))
  835. return false;
  836. // Address Space Setting
  837. unsigned int CodeAddrSpace = getCodeAddrSpace(LD);
  838. if (canLowerToLDG(LD, *Subtarget, CodeAddrSpace, MF)) {
  839. return tryLDGLDU(N);
  840. }
  841. unsigned int PointerSize =
  842. CurDAG->getDataLayout().getPointerSizeInBits(LD->getAddressSpace());
  843. // Volatile Setting
  844. // - .volatile is only available for .global and .shared
  845. // - .volatile has the same memory synchronization semantics as .relaxed.sys
  846. bool isVolatile = LD->isVolatile() || Ordering == AtomicOrdering::Monotonic;
  847. if (CodeAddrSpace != NVPTX::PTXLdStInstCode::GLOBAL &&
  848. CodeAddrSpace != NVPTX::PTXLdStInstCode::SHARED &&
  849. CodeAddrSpace != NVPTX::PTXLdStInstCode::GENERIC)
  850. isVolatile = false;
  851. // Type Setting: fromType + fromTypeWidth
  852. //
  853. // Sign : ISD::SEXTLOAD
  854. // Unsign : ISD::ZEXTLOAD, ISD::NON_EXTLOAD or ISD::EXTLOAD and the
  855. // type is integer
  856. // Float : ISD::NON_EXTLOAD or ISD::EXTLOAD and the type is float
  857. MVT SimpleVT = LoadedVT.getSimpleVT();
  858. MVT ScalarVT = SimpleVT.getScalarType();
  859. // Read at least 8 bits (predicates are stored as 8-bit values)
  860. unsigned fromTypeWidth = std::max(8U, (unsigned)ScalarVT.getSizeInBits());
  861. unsigned int fromType;
  862. // Vector Setting
  863. unsigned vecType = NVPTX::PTXLdStInstCode::Scalar;
  864. if (SimpleVT.isVector()) {
  865. assert((LoadedVT == MVT::v2f16 || LoadedVT == MVT::v2bf16) &&
  866. "Unexpected vector type");
  867. // v2f16/v2bf16 is loaded using ld.b32
  868. fromTypeWidth = 32;
  869. }
  870. if (PlainLoad && (PlainLoad->getExtensionType() == ISD::SEXTLOAD))
  871. fromType = NVPTX::PTXLdStInstCode::Signed;
  872. else
  873. fromType = getLdStRegType(ScalarVT);
  874. // Create the machine instruction DAG
  875. SDValue Chain = N->getOperand(0);
  876. SDValue N1 = N->getOperand(1);
  877. SDValue Addr;
  878. SDValue Offset, Base;
  879. std::optional<unsigned> Opcode;
  880. MVT::SimpleValueType TargetVT = LD->getSimpleValueType(0).SimpleTy;
  881. if (SelectDirectAddr(N1, Addr)) {
  882. Opcode = pickOpcodeForVT(
  883. TargetVT, NVPTX::LD_i8_avar, NVPTX::LD_i16_avar, NVPTX::LD_i32_avar,
  884. NVPTX::LD_i64_avar, NVPTX::LD_f16_avar, NVPTX::LD_f16x2_avar,
  885. NVPTX::LD_f32_avar, NVPTX::LD_f64_avar);
  886. if (!Opcode)
  887. return false;
  888. SDValue Ops[] = { getI32Imm(isVolatile, dl), getI32Imm(CodeAddrSpace, dl),
  889. getI32Imm(vecType, dl), getI32Imm(fromType, dl),
  890. getI32Imm(fromTypeWidth, dl), Addr, Chain };
  891. NVPTXLD = CurDAG->getMachineNode(*Opcode, dl, TargetVT, MVT::Other, Ops);
  892. } else if (PointerSize == 64 ? SelectADDRsi64(N1.getNode(), N1, Base, Offset)
  893. : SelectADDRsi(N1.getNode(), N1, Base, Offset)) {
  894. Opcode = pickOpcodeForVT(TargetVT, NVPTX::LD_i8_asi, NVPTX::LD_i16_asi,
  895. NVPTX::LD_i32_asi, NVPTX::LD_i64_asi,
  896. NVPTX::LD_f16_asi, NVPTX::LD_f16x2_asi,
  897. NVPTX::LD_f32_asi, NVPTX::LD_f64_asi);
  898. if (!Opcode)
  899. return false;
  900. SDValue Ops[] = { getI32Imm(isVolatile, dl), getI32Imm(CodeAddrSpace, dl),
  901. getI32Imm(vecType, dl), getI32Imm(fromType, dl),
  902. getI32Imm(fromTypeWidth, dl), Base, Offset, Chain };
  903. NVPTXLD = CurDAG->getMachineNode(*Opcode, dl, TargetVT, MVT::Other, Ops);
  904. } else if (PointerSize == 64 ? SelectADDRri64(N1.getNode(), N1, Base, Offset)
  905. : SelectADDRri(N1.getNode(), N1, Base, Offset)) {
  906. if (PointerSize == 64)
  907. Opcode = pickOpcodeForVT(
  908. TargetVT, NVPTX::LD_i8_ari_64, NVPTX::LD_i16_ari_64,
  909. NVPTX::LD_i32_ari_64, NVPTX::LD_i64_ari_64, NVPTX::LD_f16_ari_64,
  910. NVPTX::LD_f16x2_ari_64, NVPTX::LD_f32_ari_64, NVPTX::LD_f64_ari_64);
  911. else
  912. Opcode = pickOpcodeForVT(
  913. TargetVT, NVPTX::LD_i8_ari, NVPTX::LD_i16_ari, NVPTX::LD_i32_ari,
  914. NVPTX::LD_i64_ari, NVPTX::LD_f16_ari, NVPTX::LD_f16x2_ari,
  915. NVPTX::LD_f32_ari, NVPTX::LD_f64_ari);
  916. if (!Opcode)
  917. return false;
  918. SDValue Ops[] = { getI32Imm(isVolatile, dl), getI32Imm(CodeAddrSpace, dl),
  919. getI32Imm(vecType, dl), getI32Imm(fromType, dl),
  920. getI32Imm(fromTypeWidth, dl), Base, Offset, Chain };
  921. NVPTXLD = CurDAG->getMachineNode(*Opcode, dl, TargetVT, MVT::Other, Ops);
  922. } else {
  923. if (PointerSize == 64)
  924. Opcode = pickOpcodeForVT(
  925. TargetVT, NVPTX::LD_i8_areg_64, NVPTX::LD_i16_areg_64,
  926. NVPTX::LD_i32_areg_64, NVPTX::LD_i64_areg_64, NVPTX::LD_f16_areg_64,
  927. NVPTX::LD_f16x2_areg_64, NVPTX::LD_f32_areg_64,
  928. NVPTX::LD_f64_areg_64);
  929. else
  930. Opcode = pickOpcodeForVT(
  931. TargetVT, NVPTX::LD_i8_areg, NVPTX::LD_i16_areg, NVPTX::LD_i32_areg,
  932. NVPTX::LD_i64_areg, NVPTX::LD_f16_areg, NVPTX::LD_f16x2_areg,
  933. NVPTX::LD_f32_areg, NVPTX::LD_f64_areg);
  934. if (!Opcode)
  935. return false;
  936. SDValue Ops[] = { getI32Imm(isVolatile, dl), getI32Imm(CodeAddrSpace, dl),
  937. getI32Imm(vecType, dl), getI32Imm(fromType, dl),
  938. getI32Imm(fromTypeWidth, dl), N1, Chain };
  939. NVPTXLD = CurDAG->getMachineNode(*Opcode, dl, TargetVT, MVT::Other, Ops);
  940. }
  941. if (!NVPTXLD)
  942. return false;
  943. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  944. CurDAG->setNodeMemRefs(cast<MachineSDNode>(NVPTXLD), {MemRef});
  945. ReplaceNode(N, NVPTXLD);
  946. return true;
  947. }
  948. bool NVPTXDAGToDAGISel::tryLoadVector(SDNode *N) {
  949. SDValue Chain = N->getOperand(0);
  950. SDValue Op1 = N->getOperand(1);
  951. SDValue Addr, Offset, Base;
  952. std::optional<unsigned> Opcode;
  953. SDLoc DL(N);
  954. SDNode *LD;
  955. MemSDNode *MemSD = cast<MemSDNode>(N);
  956. EVT LoadedVT = MemSD->getMemoryVT();
  957. if (!LoadedVT.isSimple())
  958. return false;
  959. // Address Space Setting
  960. unsigned int CodeAddrSpace = getCodeAddrSpace(MemSD);
  961. if (canLowerToLDG(MemSD, *Subtarget, CodeAddrSpace, MF)) {
  962. return tryLDGLDU(N);
  963. }
  964. unsigned int PointerSize =
  965. CurDAG->getDataLayout().getPointerSizeInBits(MemSD->getAddressSpace());
  966. // Volatile Setting
  967. // - .volatile is only availalble for .global and .shared
  968. bool IsVolatile = MemSD->isVolatile();
  969. if (CodeAddrSpace != NVPTX::PTXLdStInstCode::GLOBAL &&
  970. CodeAddrSpace != NVPTX::PTXLdStInstCode::SHARED &&
  971. CodeAddrSpace != NVPTX::PTXLdStInstCode::GENERIC)
  972. IsVolatile = false;
  973. // Vector Setting
  974. MVT SimpleVT = LoadedVT.getSimpleVT();
  975. // Type Setting: fromType + fromTypeWidth
  976. //
  977. // Sign : ISD::SEXTLOAD
  978. // Unsign : ISD::ZEXTLOAD, ISD::NON_EXTLOAD or ISD::EXTLOAD and the
  979. // type is integer
  980. // Float : ISD::NON_EXTLOAD or ISD::EXTLOAD and the type is float
  981. MVT ScalarVT = SimpleVT.getScalarType();
  982. // Read at least 8 bits (predicates are stored as 8-bit values)
  983. unsigned FromTypeWidth = std::max(8U, (unsigned)ScalarVT.getSizeInBits());
  984. unsigned int FromType;
  985. // The last operand holds the original LoadSDNode::getExtensionType() value
  986. unsigned ExtensionType = cast<ConstantSDNode>(
  987. N->getOperand(N->getNumOperands() - 1))->getZExtValue();
  988. if (ExtensionType == ISD::SEXTLOAD)
  989. FromType = NVPTX::PTXLdStInstCode::Signed;
  990. else
  991. FromType = getLdStRegType(ScalarVT);
  992. unsigned VecType;
  993. switch (N->getOpcode()) {
  994. case NVPTXISD::LoadV2:
  995. VecType = NVPTX::PTXLdStInstCode::V2;
  996. break;
  997. case NVPTXISD::LoadV4:
  998. VecType = NVPTX::PTXLdStInstCode::V4;
  999. break;
  1000. default:
  1001. return false;
  1002. }
  1003. EVT EltVT = N->getValueType(0);
  1004. // v8f16 is a special case. PTX doesn't have ld.v8.f16
  1005. // instruction. Instead, we split the vector into v2f16 chunks and
  1006. // load them with ld.v4.b32.
  1007. if (EltVT == MVT::v2f16 || EltVT == MVT::v2bf16) {
  1008. assert(N->getOpcode() == NVPTXISD::LoadV4 && "Unexpected load opcode.");
  1009. EltVT = MVT::i32;
  1010. FromType = NVPTX::PTXLdStInstCode::Untyped;
  1011. FromTypeWidth = 32;
  1012. }
  1013. if (SelectDirectAddr(Op1, Addr)) {
  1014. switch (N->getOpcode()) {
  1015. default:
  1016. return false;
  1017. case NVPTXISD::LoadV2:
  1018. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1019. NVPTX::LDV_i8_v2_avar, NVPTX::LDV_i16_v2_avar,
  1020. NVPTX::LDV_i32_v2_avar, NVPTX::LDV_i64_v2_avar,
  1021. NVPTX::LDV_f16_v2_avar, NVPTX::LDV_f16x2_v2_avar,
  1022. NVPTX::LDV_f32_v2_avar, NVPTX::LDV_f64_v2_avar);
  1023. break;
  1024. case NVPTXISD::LoadV4:
  1025. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1026. NVPTX::LDV_i8_v4_avar, NVPTX::LDV_i16_v4_avar,
  1027. NVPTX::LDV_i32_v4_avar, std::nullopt,
  1028. NVPTX::LDV_f16_v4_avar, NVPTX::LDV_f16x2_v4_avar,
  1029. NVPTX::LDV_f32_v4_avar, std::nullopt);
  1030. break;
  1031. }
  1032. if (!Opcode)
  1033. return false;
  1034. SDValue Ops[] = { getI32Imm(IsVolatile, DL), getI32Imm(CodeAddrSpace, DL),
  1035. getI32Imm(VecType, DL), getI32Imm(FromType, DL),
  1036. getI32Imm(FromTypeWidth, DL), Addr, Chain };
  1037. LD = CurDAG->getMachineNode(*Opcode, DL, N->getVTList(), Ops);
  1038. } else if (PointerSize == 64
  1039. ? SelectADDRsi64(Op1.getNode(), Op1, Base, Offset)
  1040. : SelectADDRsi(Op1.getNode(), Op1, Base, Offset)) {
  1041. switch (N->getOpcode()) {
  1042. default:
  1043. return false;
  1044. case NVPTXISD::LoadV2:
  1045. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1046. NVPTX::LDV_i8_v2_asi, NVPTX::LDV_i16_v2_asi,
  1047. NVPTX::LDV_i32_v2_asi, NVPTX::LDV_i64_v2_asi,
  1048. NVPTX::LDV_f16_v2_asi, NVPTX::LDV_f16x2_v2_asi,
  1049. NVPTX::LDV_f32_v2_asi, NVPTX::LDV_f64_v2_asi);
  1050. break;
  1051. case NVPTXISD::LoadV4:
  1052. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1053. NVPTX::LDV_i8_v4_asi, NVPTX::LDV_i16_v4_asi,
  1054. NVPTX::LDV_i32_v4_asi, std::nullopt,
  1055. NVPTX::LDV_f16_v4_asi, NVPTX::LDV_f16x2_v4_asi,
  1056. NVPTX::LDV_f32_v4_asi, std::nullopt);
  1057. break;
  1058. }
  1059. if (!Opcode)
  1060. return false;
  1061. SDValue Ops[] = { getI32Imm(IsVolatile, DL), getI32Imm(CodeAddrSpace, DL),
  1062. getI32Imm(VecType, DL), getI32Imm(FromType, DL),
  1063. getI32Imm(FromTypeWidth, DL), Base, Offset, Chain };
  1064. LD = CurDAG->getMachineNode(*Opcode, DL, N->getVTList(), Ops);
  1065. } else if (PointerSize == 64
  1066. ? SelectADDRri64(Op1.getNode(), Op1, Base, Offset)
  1067. : SelectADDRri(Op1.getNode(), Op1, Base, Offset)) {
  1068. if (PointerSize == 64) {
  1069. switch (N->getOpcode()) {
  1070. default:
  1071. return false;
  1072. case NVPTXISD::LoadV2:
  1073. Opcode = pickOpcodeForVT(
  1074. EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v2_ari_64,
  1075. NVPTX::LDV_i16_v2_ari_64, NVPTX::LDV_i32_v2_ari_64,
  1076. NVPTX::LDV_i64_v2_ari_64, NVPTX::LDV_f16_v2_ari_64,
  1077. NVPTX::LDV_f16x2_v2_ari_64, NVPTX::LDV_f32_v2_ari_64,
  1078. NVPTX::LDV_f64_v2_ari_64);
  1079. break;
  1080. case NVPTXISD::LoadV4:
  1081. Opcode = pickOpcodeForVT(
  1082. EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v4_ari_64,
  1083. NVPTX::LDV_i16_v4_ari_64, NVPTX::LDV_i32_v4_ari_64, std::nullopt,
  1084. NVPTX::LDV_f16_v4_ari_64, NVPTX::LDV_f16x2_v4_ari_64,
  1085. NVPTX::LDV_f32_v4_ari_64, std::nullopt);
  1086. break;
  1087. }
  1088. } else {
  1089. switch (N->getOpcode()) {
  1090. default:
  1091. return false;
  1092. case NVPTXISD::LoadV2:
  1093. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1094. NVPTX::LDV_i8_v2_ari, NVPTX::LDV_i16_v2_ari,
  1095. NVPTX::LDV_i32_v2_ari, NVPTX::LDV_i64_v2_ari,
  1096. NVPTX::LDV_f16_v2_ari, NVPTX::LDV_f16x2_v2_ari,
  1097. NVPTX::LDV_f32_v2_ari, NVPTX::LDV_f64_v2_ari);
  1098. break;
  1099. case NVPTXISD::LoadV4:
  1100. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1101. NVPTX::LDV_i8_v4_ari, NVPTX::LDV_i16_v4_ari,
  1102. NVPTX::LDV_i32_v4_ari, std::nullopt,
  1103. NVPTX::LDV_f16_v4_ari, NVPTX::LDV_f16x2_v4_ari,
  1104. NVPTX::LDV_f32_v4_ari, std::nullopt);
  1105. break;
  1106. }
  1107. }
  1108. if (!Opcode)
  1109. return false;
  1110. SDValue Ops[] = { getI32Imm(IsVolatile, DL), getI32Imm(CodeAddrSpace, DL),
  1111. getI32Imm(VecType, DL), getI32Imm(FromType, DL),
  1112. getI32Imm(FromTypeWidth, DL), Base, Offset, Chain };
  1113. LD = CurDAG->getMachineNode(*Opcode, DL, N->getVTList(), Ops);
  1114. } else {
  1115. if (PointerSize == 64) {
  1116. switch (N->getOpcode()) {
  1117. default:
  1118. return false;
  1119. case NVPTXISD::LoadV2:
  1120. Opcode = pickOpcodeForVT(
  1121. EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v2_areg_64,
  1122. NVPTX::LDV_i16_v2_areg_64, NVPTX::LDV_i32_v2_areg_64,
  1123. NVPTX::LDV_i64_v2_areg_64, NVPTX::LDV_f16_v2_areg_64,
  1124. NVPTX::LDV_f16x2_v2_areg_64, NVPTX::LDV_f32_v2_areg_64,
  1125. NVPTX::LDV_f64_v2_areg_64);
  1126. break;
  1127. case NVPTXISD::LoadV4:
  1128. Opcode = pickOpcodeForVT(
  1129. EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v4_areg_64,
  1130. NVPTX::LDV_i16_v4_areg_64, NVPTX::LDV_i32_v4_areg_64, std::nullopt,
  1131. NVPTX::LDV_f16_v4_areg_64, NVPTX::LDV_f16x2_v4_areg_64,
  1132. NVPTX::LDV_f32_v4_areg_64, std::nullopt);
  1133. break;
  1134. }
  1135. } else {
  1136. switch (N->getOpcode()) {
  1137. default:
  1138. return false;
  1139. case NVPTXISD::LoadV2:
  1140. Opcode =
  1141. pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v2_areg,
  1142. NVPTX::LDV_i16_v2_areg, NVPTX::LDV_i32_v2_areg,
  1143. NVPTX::LDV_i64_v2_areg, NVPTX::LDV_f16_v2_areg,
  1144. NVPTX::LDV_f16x2_v2_areg, NVPTX::LDV_f32_v2_areg,
  1145. NVPTX::LDV_f64_v2_areg);
  1146. break;
  1147. case NVPTXISD::LoadV4:
  1148. Opcode = pickOpcodeForVT(
  1149. EltVT.getSimpleVT().SimpleTy, NVPTX::LDV_i8_v4_areg,
  1150. NVPTX::LDV_i16_v4_areg, NVPTX::LDV_i32_v4_areg, std::nullopt,
  1151. NVPTX::LDV_f16_v4_areg, NVPTX::LDV_f16x2_v4_areg,
  1152. NVPTX::LDV_f32_v4_areg, std::nullopt);
  1153. break;
  1154. }
  1155. }
  1156. if (!Opcode)
  1157. return false;
  1158. SDValue Ops[] = { getI32Imm(IsVolatile, DL), getI32Imm(CodeAddrSpace, DL),
  1159. getI32Imm(VecType, DL), getI32Imm(FromType, DL),
  1160. getI32Imm(FromTypeWidth, DL), Op1, Chain };
  1161. LD = CurDAG->getMachineNode(*Opcode, DL, N->getVTList(), Ops);
  1162. }
  1163. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  1164. CurDAG->setNodeMemRefs(cast<MachineSDNode>(LD), {MemRef});
  1165. ReplaceNode(N, LD);
  1166. return true;
  1167. }
  1168. bool NVPTXDAGToDAGISel::tryLDGLDU(SDNode *N) {
  1169. SDValue Chain = N->getOperand(0);
  1170. SDValue Op1;
  1171. MemSDNode *Mem;
  1172. bool IsLDG = true;
  1173. // If this is an LDG intrinsic, the address is the third operand. If its an
  1174. // LDG/LDU SD node (from custom vector handling), then its the second operand
  1175. if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
  1176. Op1 = N->getOperand(2);
  1177. Mem = cast<MemIntrinsicSDNode>(N);
  1178. unsigned IID = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
  1179. switch (IID) {
  1180. default:
  1181. return false;
  1182. case Intrinsic::nvvm_ldg_global_f:
  1183. case Intrinsic::nvvm_ldg_global_i:
  1184. case Intrinsic::nvvm_ldg_global_p:
  1185. IsLDG = true;
  1186. break;
  1187. case Intrinsic::nvvm_ldu_global_f:
  1188. case Intrinsic::nvvm_ldu_global_i:
  1189. case Intrinsic::nvvm_ldu_global_p:
  1190. IsLDG = false;
  1191. break;
  1192. }
  1193. } else {
  1194. Op1 = N->getOperand(1);
  1195. Mem = cast<MemSDNode>(N);
  1196. }
  1197. std::optional<unsigned> Opcode;
  1198. SDLoc DL(N);
  1199. SDNode *LD;
  1200. SDValue Base, Offset, Addr;
  1201. EVT EltVT = Mem->getMemoryVT();
  1202. unsigned NumElts = 1;
  1203. if (EltVT.isVector()) {
  1204. NumElts = EltVT.getVectorNumElements();
  1205. EltVT = EltVT.getVectorElementType();
  1206. // vectors of f16 are loaded/stored as multiples of v2f16 elements.
  1207. if (EltVT == MVT::f16 && N->getValueType(0) == MVT::v2f16) {
  1208. assert(NumElts % 2 == 0 && "Vector must have even number of elements");
  1209. EltVT = MVT::v2f16;
  1210. NumElts /= 2;
  1211. }
  1212. }
  1213. // Build the "promoted" result VTList for the load. If we are really loading
  1214. // i8s, then the return type will be promoted to i16 since we do not expose
  1215. // 8-bit registers in NVPTX.
  1216. EVT NodeVT = (EltVT == MVT::i8) ? MVT::i16 : EltVT;
  1217. SmallVector<EVT, 5> InstVTs;
  1218. for (unsigned i = 0; i != NumElts; ++i) {
  1219. InstVTs.push_back(NodeVT);
  1220. }
  1221. InstVTs.push_back(MVT::Other);
  1222. SDVTList InstVTList = CurDAG->getVTList(InstVTs);
  1223. if (SelectDirectAddr(Op1, Addr)) {
  1224. switch (N->getOpcode()) {
  1225. default:
  1226. return false;
  1227. case ISD::LOAD:
  1228. case ISD::INTRINSIC_W_CHAIN:
  1229. if (IsLDG)
  1230. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1231. NVPTX::INT_PTX_LDG_GLOBAL_i8avar,
  1232. NVPTX::INT_PTX_LDG_GLOBAL_i16avar,
  1233. NVPTX::INT_PTX_LDG_GLOBAL_i32avar,
  1234. NVPTX::INT_PTX_LDG_GLOBAL_i64avar,
  1235. NVPTX::INT_PTX_LDG_GLOBAL_f16avar,
  1236. NVPTX::INT_PTX_LDG_GLOBAL_f16x2avar,
  1237. NVPTX::INT_PTX_LDG_GLOBAL_f32avar,
  1238. NVPTX::INT_PTX_LDG_GLOBAL_f64avar);
  1239. else
  1240. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1241. NVPTX::INT_PTX_LDU_GLOBAL_i8avar,
  1242. NVPTX::INT_PTX_LDU_GLOBAL_i16avar,
  1243. NVPTX::INT_PTX_LDU_GLOBAL_i32avar,
  1244. NVPTX::INT_PTX_LDU_GLOBAL_i64avar,
  1245. NVPTX::INT_PTX_LDU_GLOBAL_f16avar,
  1246. NVPTX::INT_PTX_LDU_GLOBAL_f16x2avar,
  1247. NVPTX::INT_PTX_LDU_GLOBAL_f32avar,
  1248. NVPTX::INT_PTX_LDU_GLOBAL_f64avar);
  1249. break;
  1250. case NVPTXISD::LoadV2:
  1251. case NVPTXISD::LDGV2:
  1252. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1253. NVPTX::INT_PTX_LDG_G_v2i8_ELE_avar,
  1254. NVPTX::INT_PTX_LDG_G_v2i16_ELE_avar,
  1255. NVPTX::INT_PTX_LDG_G_v2i32_ELE_avar,
  1256. NVPTX::INT_PTX_LDG_G_v2i64_ELE_avar,
  1257. NVPTX::INT_PTX_LDG_G_v2f16_ELE_avar,
  1258. NVPTX::INT_PTX_LDG_G_v2f16x2_ELE_avar,
  1259. NVPTX::INT_PTX_LDG_G_v2f32_ELE_avar,
  1260. NVPTX::INT_PTX_LDG_G_v2f64_ELE_avar);
  1261. break;
  1262. case NVPTXISD::LDUV2:
  1263. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1264. NVPTX::INT_PTX_LDU_G_v2i8_ELE_avar,
  1265. NVPTX::INT_PTX_LDU_G_v2i16_ELE_avar,
  1266. NVPTX::INT_PTX_LDU_G_v2i32_ELE_avar,
  1267. NVPTX::INT_PTX_LDU_G_v2i64_ELE_avar,
  1268. NVPTX::INT_PTX_LDU_G_v2f16_ELE_avar,
  1269. NVPTX::INT_PTX_LDU_G_v2f16x2_ELE_avar,
  1270. NVPTX::INT_PTX_LDU_G_v2f32_ELE_avar,
  1271. NVPTX::INT_PTX_LDU_G_v2f64_ELE_avar);
  1272. break;
  1273. case NVPTXISD::LoadV4:
  1274. case NVPTXISD::LDGV4:
  1275. Opcode = pickOpcodeForVT(
  1276. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDG_G_v4i8_ELE_avar,
  1277. NVPTX::INT_PTX_LDG_G_v4i16_ELE_avar,
  1278. NVPTX::INT_PTX_LDG_G_v4i32_ELE_avar, std::nullopt,
  1279. NVPTX::INT_PTX_LDG_G_v4f16_ELE_avar,
  1280. NVPTX::INT_PTX_LDG_G_v4f16x2_ELE_avar,
  1281. NVPTX::INT_PTX_LDG_G_v4f32_ELE_avar, std::nullopt);
  1282. break;
  1283. case NVPTXISD::LDUV4:
  1284. Opcode = pickOpcodeForVT(
  1285. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDU_G_v4i8_ELE_avar,
  1286. NVPTX::INT_PTX_LDU_G_v4i16_ELE_avar,
  1287. NVPTX::INT_PTX_LDU_G_v4i32_ELE_avar, std::nullopt,
  1288. NVPTX::INT_PTX_LDU_G_v4f16_ELE_avar,
  1289. NVPTX::INT_PTX_LDU_G_v4f16x2_ELE_avar,
  1290. NVPTX::INT_PTX_LDU_G_v4f32_ELE_avar, std::nullopt);
  1291. break;
  1292. }
  1293. if (!Opcode)
  1294. return false;
  1295. SDValue Ops[] = { Addr, Chain };
  1296. LD = CurDAG->getMachineNode(*Opcode, DL, InstVTList, Ops);
  1297. } else if (TM.is64Bit() ? SelectADDRri64(Op1.getNode(), Op1, Base, Offset)
  1298. : SelectADDRri(Op1.getNode(), Op1, Base, Offset)) {
  1299. if (TM.is64Bit()) {
  1300. switch (N->getOpcode()) {
  1301. default:
  1302. return false;
  1303. case ISD::LOAD:
  1304. case ISD::INTRINSIC_W_CHAIN:
  1305. if (IsLDG)
  1306. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1307. NVPTX::INT_PTX_LDG_GLOBAL_i8ari64,
  1308. NVPTX::INT_PTX_LDG_GLOBAL_i16ari64,
  1309. NVPTX::INT_PTX_LDG_GLOBAL_i32ari64,
  1310. NVPTX::INT_PTX_LDG_GLOBAL_i64ari64,
  1311. NVPTX::INT_PTX_LDG_GLOBAL_f16ari64,
  1312. NVPTX::INT_PTX_LDG_GLOBAL_f16x2ari64,
  1313. NVPTX::INT_PTX_LDG_GLOBAL_f32ari64,
  1314. NVPTX::INT_PTX_LDG_GLOBAL_f64ari64);
  1315. else
  1316. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1317. NVPTX::INT_PTX_LDU_GLOBAL_i8ari64,
  1318. NVPTX::INT_PTX_LDU_GLOBAL_i16ari64,
  1319. NVPTX::INT_PTX_LDU_GLOBAL_i32ari64,
  1320. NVPTX::INT_PTX_LDU_GLOBAL_i64ari64,
  1321. NVPTX::INT_PTX_LDU_GLOBAL_f16ari64,
  1322. NVPTX::INT_PTX_LDU_GLOBAL_f16x2ari64,
  1323. NVPTX::INT_PTX_LDU_GLOBAL_f32ari64,
  1324. NVPTX::INT_PTX_LDU_GLOBAL_f64ari64);
  1325. break;
  1326. case NVPTXISD::LoadV2:
  1327. case NVPTXISD::LDGV2:
  1328. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1329. NVPTX::INT_PTX_LDG_G_v2i8_ELE_ari64,
  1330. NVPTX::INT_PTX_LDG_G_v2i16_ELE_ari64,
  1331. NVPTX::INT_PTX_LDG_G_v2i32_ELE_ari64,
  1332. NVPTX::INT_PTX_LDG_G_v2i64_ELE_ari64,
  1333. NVPTX::INT_PTX_LDG_G_v2f16_ELE_ari64,
  1334. NVPTX::INT_PTX_LDG_G_v2f16x2_ELE_ari64,
  1335. NVPTX::INT_PTX_LDG_G_v2f32_ELE_ari64,
  1336. NVPTX::INT_PTX_LDG_G_v2f64_ELE_ari64);
  1337. break;
  1338. case NVPTXISD::LDUV2:
  1339. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1340. NVPTX::INT_PTX_LDU_G_v2i8_ELE_ari64,
  1341. NVPTX::INT_PTX_LDU_G_v2i16_ELE_ari64,
  1342. NVPTX::INT_PTX_LDU_G_v2i32_ELE_ari64,
  1343. NVPTX::INT_PTX_LDU_G_v2i64_ELE_ari64,
  1344. NVPTX::INT_PTX_LDU_G_v2f16_ELE_ari64,
  1345. NVPTX::INT_PTX_LDU_G_v2f16x2_ELE_ari64,
  1346. NVPTX::INT_PTX_LDU_G_v2f32_ELE_ari64,
  1347. NVPTX::INT_PTX_LDU_G_v2f64_ELE_ari64);
  1348. break;
  1349. case NVPTXISD::LoadV4:
  1350. case NVPTXISD::LDGV4:
  1351. Opcode = pickOpcodeForVT(
  1352. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDG_G_v4i8_ELE_ari64,
  1353. NVPTX::INT_PTX_LDG_G_v4i16_ELE_ari64,
  1354. NVPTX::INT_PTX_LDG_G_v4i32_ELE_ari64, std::nullopt,
  1355. NVPTX::INT_PTX_LDG_G_v4f16_ELE_ari64,
  1356. NVPTX::INT_PTX_LDG_G_v4f16x2_ELE_ari64,
  1357. NVPTX::INT_PTX_LDG_G_v4f32_ELE_ari64, std::nullopt);
  1358. break;
  1359. case NVPTXISD::LDUV4:
  1360. Opcode = pickOpcodeForVT(
  1361. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDU_G_v4i8_ELE_ari64,
  1362. NVPTX::INT_PTX_LDU_G_v4i16_ELE_ari64,
  1363. NVPTX::INT_PTX_LDU_G_v4i32_ELE_ari64, std::nullopt,
  1364. NVPTX::INT_PTX_LDU_G_v4f16_ELE_ari64,
  1365. NVPTX::INT_PTX_LDU_G_v4f16x2_ELE_ari64,
  1366. NVPTX::INT_PTX_LDU_G_v4f32_ELE_ari64, std::nullopt);
  1367. break;
  1368. }
  1369. } else {
  1370. switch (N->getOpcode()) {
  1371. default:
  1372. return false;
  1373. case ISD::LOAD:
  1374. case ISD::INTRINSIC_W_CHAIN:
  1375. if (IsLDG)
  1376. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1377. NVPTX::INT_PTX_LDG_GLOBAL_i8ari,
  1378. NVPTX::INT_PTX_LDG_GLOBAL_i16ari,
  1379. NVPTX::INT_PTX_LDG_GLOBAL_i32ari,
  1380. NVPTX::INT_PTX_LDG_GLOBAL_i64ari,
  1381. NVPTX::INT_PTX_LDG_GLOBAL_f16ari,
  1382. NVPTX::INT_PTX_LDG_GLOBAL_f16x2ari,
  1383. NVPTX::INT_PTX_LDG_GLOBAL_f32ari,
  1384. NVPTX::INT_PTX_LDG_GLOBAL_f64ari);
  1385. else
  1386. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1387. NVPTX::INT_PTX_LDU_GLOBAL_i8ari,
  1388. NVPTX::INT_PTX_LDU_GLOBAL_i16ari,
  1389. NVPTX::INT_PTX_LDU_GLOBAL_i32ari,
  1390. NVPTX::INT_PTX_LDU_GLOBAL_i64ari,
  1391. NVPTX::INT_PTX_LDU_GLOBAL_f16ari,
  1392. NVPTX::INT_PTX_LDU_GLOBAL_f16x2ari,
  1393. NVPTX::INT_PTX_LDU_GLOBAL_f32ari,
  1394. NVPTX::INT_PTX_LDU_GLOBAL_f64ari);
  1395. break;
  1396. case NVPTXISD::LoadV2:
  1397. case NVPTXISD::LDGV2:
  1398. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1399. NVPTX::INT_PTX_LDG_G_v2i8_ELE_ari32,
  1400. NVPTX::INT_PTX_LDG_G_v2i16_ELE_ari32,
  1401. NVPTX::INT_PTX_LDG_G_v2i32_ELE_ari32,
  1402. NVPTX::INT_PTX_LDG_G_v2i64_ELE_ari32,
  1403. NVPTX::INT_PTX_LDG_G_v2f16_ELE_ari32,
  1404. NVPTX::INT_PTX_LDG_G_v2f16x2_ELE_ari32,
  1405. NVPTX::INT_PTX_LDG_G_v2f32_ELE_ari32,
  1406. NVPTX::INT_PTX_LDG_G_v2f64_ELE_ari32);
  1407. break;
  1408. case NVPTXISD::LDUV2:
  1409. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1410. NVPTX::INT_PTX_LDU_G_v2i8_ELE_ari32,
  1411. NVPTX::INT_PTX_LDU_G_v2i16_ELE_ari32,
  1412. NVPTX::INT_PTX_LDU_G_v2i32_ELE_ari32,
  1413. NVPTX::INT_PTX_LDU_G_v2i64_ELE_ari32,
  1414. NVPTX::INT_PTX_LDU_G_v2f16_ELE_ari32,
  1415. NVPTX::INT_PTX_LDU_G_v2f16x2_ELE_ari32,
  1416. NVPTX::INT_PTX_LDU_G_v2f32_ELE_ari32,
  1417. NVPTX::INT_PTX_LDU_G_v2f64_ELE_ari32);
  1418. break;
  1419. case NVPTXISD::LoadV4:
  1420. case NVPTXISD::LDGV4:
  1421. Opcode = pickOpcodeForVT(
  1422. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDG_G_v4i8_ELE_ari32,
  1423. NVPTX::INT_PTX_LDG_G_v4i16_ELE_ari32,
  1424. NVPTX::INT_PTX_LDG_G_v4i32_ELE_ari32, std::nullopt,
  1425. NVPTX::INT_PTX_LDG_G_v4f16_ELE_ari32,
  1426. NVPTX::INT_PTX_LDG_G_v4f16x2_ELE_ari32,
  1427. NVPTX::INT_PTX_LDG_G_v4f32_ELE_ari32, std::nullopt);
  1428. break;
  1429. case NVPTXISD::LDUV4:
  1430. Opcode = pickOpcodeForVT(
  1431. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDU_G_v4i8_ELE_ari32,
  1432. NVPTX::INT_PTX_LDU_G_v4i16_ELE_ari32,
  1433. NVPTX::INT_PTX_LDU_G_v4i32_ELE_ari32, std::nullopt,
  1434. NVPTX::INT_PTX_LDU_G_v4f16_ELE_ari32,
  1435. NVPTX::INT_PTX_LDU_G_v4f16x2_ELE_ari32,
  1436. NVPTX::INT_PTX_LDU_G_v4f32_ELE_ari32, std::nullopt);
  1437. break;
  1438. }
  1439. }
  1440. if (!Opcode)
  1441. return false;
  1442. SDValue Ops[] = {Base, Offset, Chain};
  1443. LD = CurDAG->getMachineNode(*Opcode, DL, InstVTList, Ops);
  1444. } else {
  1445. if (TM.is64Bit()) {
  1446. switch (N->getOpcode()) {
  1447. default:
  1448. return false;
  1449. case ISD::LOAD:
  1450. case ISD::INTRINSIC_W_CHAIN:
  1451. if (IsLDG)
  1452. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1453. NVPTX::INT_PTX_LDG_GLOBAL_i8areg64,
  1454. NVPTX::INT_PTX_LDG_GLOBAL_i16areg64,
  1455. NVPTX::INT_PTX_LDG_GLOBAL_i32areg64,
  1456. NVPTX::INT_PTX_LDG_GLOBAL_i64areg64,
  1457. NVPTX::INT_PTX_LDG_GLOBAL_f16areg64,
  1458. NVPTX::INT_PTX_LDG_GLOBAL_f16x2areg64,
  1459. NVPTX::INT_PTX_LDG_GLOBAL_f32areg64,
  1460. NVPTX::INT_PTX_LDG_GLOBAL_f64areg64);
  1461. else
  1462. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1463. NVPTX::INT_PTX_LDU_GLOBAL_i8areg64,
  1464. NVPTX::INT_PTX_LDU_GLOBAL_i16areg64,
  1465. NVPTX::INT_PTX_LDU_GLOBAL_i32areg64,
  1466. NVPTX::INT_PTX_LDU_GLOBAL_i64areg64,
  1467. NVPTX::INT_PTX_LDU_GLOBAL_f16areg64,
  1468. NVPTX::INT_PTX_LDU_GLOBAL_f16x2areg64,
  1469. NVPTX::INT_PTX_LDU_GLOBAL_f32areg64,
  1470. NVPTX::INT_PTX_LDU_GLOBAL_f64areg64);
  1471. break;
  1472. case NVPTXISD::LoadV2:
  1473. case NVPTXISD::LDGV2:
  1474. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1475. NVPTX::INT_PTX_LDG_G_v2i8_ELE_areg64,
  1476. NVPTX::INT_PTX_LDG_G_v2i16_ELE_areg64,
  1477. NVPTX::INT_PTX_LDG_G_v2i32_ELE_areg64,
  1478. NVPTX::INT_PTX_LDG_G_v2i64_ELE_areg64,
  1479. NVPTX::INT_PTX_LDG_G_v2f16_ELE_areg64,
  1480. NVPTX::INT_PTX_LDG_G_v2f16x2_ELE_areg64,
  1481. NVPTX::INT_PTX_LDG_G_v2f32_ELE_areg64,
  1482. NVPTX::INT_PTX_LDG_G_v2f64_ELE_areg64);
  1483. break;
  1484. case NVPTXISD::LDUV2:
  1485. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1486. NVPTX::INT_PTX_LDU_G_v2i8_ELE_areg64,
  1487. NVPTX::INT_PTX_LDU_G_v2i16_ELE_areg64,
  1488. NVPTX::INT_PTX_LDU_G_v2i32_ELE_areg64,
  1489. NVPTX::INT_PTX_LDU_G_v2i64_ELE_areg64,
  1490. NVPTX::INT_PTX_LDU_G_v2f16_ELE_areg64,
  1491. NVPTX::INT_PTX_LDU_G_v2f16x2_ELE_areg64,
  1492. NVPTX::INT_PTX_LDU_G_v2f32_ELE_areg64,
  1493. NVPTX::INT_PTX_LDU_G_v2f64_ELE_areg64);
  1494. break;
  1495. case NVPTXISD::LoadV4:
  1496. case NVPTXISD::LDGV4:
  1497. Opcode = pickOpcodeForVT(
  1498. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDG_G_v4i8_ELE_areg64,
  1499. NVPTX::INT_PTX_LDG_G_v4i16_ELE_areg64,
  1500. NVPTX::INT_PTX_LDG_G_v4i32_ELE_areg64, std::nullopt,
  1501. NVPTX::INT_PTX_LDG_G_v4f16_ELE_areg64,
  1502. NVPTX::INT_PTX_LDG_G_v4f16x2_ELE_areg64,
  1503. NVPTX::INT_PTX_LDG_G_v4f32_ELE_areg64, std::nullopt);
  1504. break;
  1505. case NVPTXISD::LDUV4:
  1506. Opcode = pickOpcodeForVT(
  1507. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDU_G_v4i8_ELE_areg64,
  1508. NVPTX::INT_PTX_LDU_G_v4i16_ELE_areg64,
  1509. NVPTX::INT_PTX_LDU_G_v4i32_ELE_areg64, std::nullopt,
  1510. NVPTX::INT_PTX_LDU_G_v4f16_ELE_areg64,
  1511. NVPTX::INT_PTX_LDU_G_v4f16x2_ELE_areg64,
  1512. NVPTX::INT_PTX_LDU_G_v4f32_ELE_areg64, std::nullopt);
  1513. break;
  1514. }
  1515. } else {
  1516. switch (N->getOpcode()) {
  1517. default:
  1518. return false;
  1519. case ISD::LOAD:
  1520. case ISD::INTRINSIC_W_CHAIN:
  1521. if (IsLDG)
  1522. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1523. NVPTX::INT_PTX_LDG_GLOBAL_i8areg,
  1524. NVPTX::INT_PTX_LDG_GLOBAL_i16areg,
  1525. NVPTX::INT_PTX_LDG_GLOBAL_i32areg,
  1526. NVPTX::INT_PTX_LDG_GLOBAL_i64areg,
  1527. NVPTX::INT_PTX_LDG_GLOBAL_f16areg,
  1528. NVPTX::INT_PTX_LDG_GLOBAL_f16x2areg,
  1529. NVPTX::INT_PTX_LDG_GLOBAL_f32areg,
  1530. NVPTX::INT_PTX_LDG_GLOBAL_f64areg);
  1531. else
  1532. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1533. NVPTX::INT_PTX_LDU_GLOBAL_i8areg,
  1534. NVPTX::INT_PTX_LDU_GLOBAL_i16areg,
  1535. NVPTX::INT_PTX_LDU_GLOBAL_i32areg,
  1536. NVPTX::INT_PTX_LDU_GLOBAL_i64areg,
  1537. NVPTX::INT_PTX_LDU_GLOBAL_f16areg,
  1538. NVPTX::INT_PTX_LDU_GLOBAL_f16x2areg,
  1539. NVPTX::INT_PTX_LDU_GLOBAL_f32areg,
  1540. NVPTX::INT_PTX_LDU_GLOBAL_f64areg);
  1541. break;
  1542. case NVPTXISD::LoadV2:
  1543. case NVPTXISD::LDGV2:
  1544. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1545. NVPTX::INT_PTX_LDG_G_v2i8_ELE_areg32,
  1546. NVPTX::INT_PTX_LDG_G_v2i16_ELE_areg32,
  1547. NVPTX::INT_PTX_LDG_G_v2i32_ELE_areg32,
  1548. NVPTX::INT_PTX_LDG_G_v2i64_ELE_areg32,
  1549. NVPTX::INT_PTX_LDG_G_v2f16_ELE_areg32,
  1550. NVPTX::INT_PTX_LDG_G_v2f16x2_ELE_areg32,
  1551. NVPTX::INT_PTX_LDG_G_v2f32_ELE_areg32,
  1552. NVPTX::INT_PTX_LDG_G_v2f64_ELE_areg32);
  1553. break;
  1554. case NVPTXISD::LDUV2:
  1555. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1556. NVPTX::INT_PTX_LDU_G_v2i8_ELE_areg32,
  1557. NVPTX::INT_PTX_LDU_G_v2i16_ELE_areg32,
  1558. NVPTX::INT_PTX_LDU_G_v2i32_ELE_areg32,
  1559. NVPTX::INT_PTX_LDU_G_v2i64_ELE_areg32,
  1560. NVPTX::INT_PTX_LDU_G_v2f16_ELE_areg32,
  1561. NVPTX::INT_PTX_LDU_G_v2f16x2_ELE_areg32,
  1562. NVPTX::INT_PTX_LDU_G_v2f32_ELE_areg32,
  1563. NVPTX::INT_PTX_LDU_G_v2f64_ELE_areg32);
  1564. break;
  1565. case NVPTXISD::LoadV4:
  1566. case NVPTXISD::LDGV4:
  1567. Opcode = pickOpcodeForVT(
  1568. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDG_G_v4i8_ELE_areg32,
  1569. NVPTX::INT_PTX_LDG_G_v4i16_ELE_areg32,
  1570. NVPTX::INT_PTX_LDG_G_v4i32_ELE_areg32, std::nullopt,
  1571. NVPTX::INT_PTX_LDG_G_v4f16_ELE_areg32,
  1572. NVPTX::INT_PTX_LDG_G_v4f16x2_ELE_areg32,
  1573. NVPTX::INT_PTX_LDG_G_v4f32_ELE_areg32, std::nullopt);
  1574. break;
  1575. case NVPTXISD::LDUV4:
  1576. Opcode = pickOpcodeForVT(
  1577. EltVT.getSimpleVT().SimpleTy, NVPTX::INT_PTX_LDU_G_v4i8_ELE_areg32,
  1578. NVPTX::INT_PTX_LDU_G_v4i16_ELE_areg32,
  1579. NVPTX::INT_PTX_LDU_G_v4i32_ELE_areg32, std::nullopt,
  1580. NVPTX::INT_PTX_LDU_G_v4f16_ELE_areg32,
  1581. NVPTX::INT_PTX_LDU_G_v4f16x2_ELE_areg32,
  1582. NVPTX::INT_PTX_LDU_G_v4f32_ELE_areg32, std::nullopt);
  1583. break;
  1584. }
  1585. }
  1586. if (!Opcode)
  1587. return false;
  1588. SDValue Ops[] = { Op1, Chain };
  1589. LD = CurDAG->getMachineNode(*Opcode, DL, InstVTList, Ops);
  1590. }
  1591. // For automatic generation of LDG (through SelectLoad[Vector], not the
  1592. // intrinsics), we may have an extending load like:
  1593. //
  1594. // i32,ch = load<LD1[%data1(addrspace=1)], zext from i8> t0, t7, undef:i64
  1595. //
  1596. // In this case, the matching logic above will select a load for the original
  1597. // memory type (in this case, i8) and our types will not match (the node needs
  1598. // to return an i32 in this case). Our LDG/LDU nodes do not support the
  1599. // concept of sign-/zero-extension, so emulate it here by adding an explicit
  1600. // CVT instruction. Ptxas should clean up any redundancies here.
  1601. EVT OrigType = N->getValueType(0);
  1602. LoadSDNode *LdNode = dyn_cast<LoadSDNode>(N);
  1603. if (OrigType != EltVT && LdNode) {
  1604. // We have an extending-load. The instruction we selected operates on the
  1605. // smaller type, but the SDNode we are replacing has the larger type. We
  1606. // need to emit a CVT to make the types match.
  1607. bool IsSigned = LdNode->getExtensionType() == ISD::SEXTLOAD;
  1608. unsigned CvtOpc = GetConvertOpcode(OrigType.getSimpleVT(),
  1609. EltVT.getSimpleVT(), IsSigned);
  1610. // For each output value, apply the manual sign/zero-extension and make sure
  1611. // all users of the load go through that CVT.
  1612. for (unsigned i = 0; i != NumElts; ++i) {
  1613. SDValue Res(LD, i);
  1614. SDValue OrigVal(N, i);
  1615. SDNode *CvtNode =
  1616. CurDAG->getMachineNode(CvtOpc, DL, OrigType, Res,
  1617. CurDAG->getTargetConstant(NVPTX::PTXCvtMode::NONE,
  1618. DL, MVT::i32));
  1619. ReplaceUses(OrigVal, SDValue(CvtNode, 0));
  1620. }
  1621. }
  1622. ReplaceNode(N, LD);
  1623. return true;
  1624. }
  1625. bool NVPTXDAGToDAGISel::tryStore(SDNode *N) {
  1626. SDLoc dl(N);
  1627. MemSDNode *ST = cast<MemSDNode>(N);
  1628. assert(ST->writeMem() && "Expected store");
  1629. StoreSDNode *PlainStore = dyn_cast<StoreSDNode>(N);
  1630. AtomicSDNode *AtomicStore = dyn_cast<AtomicSDNode>(N);
  1631. assert((PlainStore || AtomicStore) && "Expected store");
  1632. EVT StoreVT = ST->getMemoryVT();
  1633. SDNode *NVPTXST = nullptr;
  1634. // do not support pre/post inc/dec
  1635. if (PlainStore && PlainStore->isIndexed())
  1636. return false;
  1637. if (!StoreVT.isSimple())
  1638. return false;
  1639. AtomicOrdering Ordering = ST->getSuccessOrdering();
  1640. // In order to lower atomic loads with stronger guarantees we would need to
  1641. // use store.release or insert fences. However these features were only added
  1642. // with PTX ISA 6.0 / sm_70.
  1643. // TODO: Check if we can actually use the new instructions and implement them.
  1644. if (isStrongerThanMonotonic(Ordering))
  1645. return false;
  1646. // Address Space Setting
  1647. unsigned int CodeAddrSpace = getCodeAddrSpace(ST);
  1648. unsigned int PointerSize =
  1649. CurDAG->getDataLayout().getPointerSizeInBits(ST->getAddressSpace());
  1650. // Volatile Setting
  1651. // - .volatile is only available for .global and .shared
  1652. // - .volatile has the same memory synchronization semantics as .relaxed.sys
  1653. bool isVolatile = ST->isVolatile() || Ordering == AtomicOrdering::Monotonic;
  1654. if (CodeAddrSpace != NVPTX::PTXLdStInstCode::GLOBAL &&
  1655. CodeAddrSpace != NVPTX::PTXLdStInstCode::SHARED &&
  1656. CodeAddrSpace != NVPTX::PTXLdStInstCode::GENERIC)
  1657. isVolatile = false;
  1658. // Vector Setting
  1659. MVT SimpleVT = StoreVT.getSimpleVT();
  1660. unsigned vecType = NVPTX::PTXLdStInstCode::Scalar;
  1661. // Type Setting: toType + toTypeWidth
  1662. // - for integer type, always use 'u'
  1663. //
  1664. MVT ScalarVT = SimpleVT.getScalarType();
  1665. unsigned toTypeWidth = ScalarVT.getSizeInBits();
  1666. if (SimpleVT.isVector()) {
  1667. assert((StoreVT == MVT::v2f16 || StoreVT == MVT::v2bf16) &&
  1668. "Unexpected vector type");
  1669. // v2f16 is stored using st.b32
  1670. toTypeWidth = 32;
  1671. }
  1672. unsigned int toType = getLdStRegType(ScalarVT);
  1673. // Create the machine instruction DAG
  1674. SDValue Chain = ST->getChain();
  1675. SDValue Value = PlainStore ? PlainStore->getValue() : AtomicStore->getVal();
  1676. SDValue BasePtr = ST->getBasePtr();
  1677. SDValue Addr;
  1678. SDValue Offset, Base;
  1679. std::optional<unsigned> Opcode;
  1680. MVT::SimpleValueType SourceVT =
  1681. Value.getNode()->getSimpleValueType(0).SimpleTy;
  1682. if (SelectDirectAddr(BasePtr, Addr)) {
  1683. Opcode = pickOpcodeForVT(SourceVT, NVPTX::ST_i8_avar, NVPTX::ST_i16_avar,
  1684. NVPTX::ST_i32_avar, NVPTX::ST_i64_avar,
  1685. NVPTX::ST_f16_avar, NVPTX::ST_f16x2_avar,
  1686. NVPTX::ST_f32_avar, NVPTX::ST_f64_avar);
  1687. if (!Opcode)
  1688. return false;
  1689. SDValue Ops[] = {Value,
  1690. getI32Imm(isVolatile, dl),
  1691. getI32Imm(CodeAddrSpace, dl),
  1692. getI32Imm(vecType, dl),
  1693. getI32Imm(toType, dl),
  1694. getI32Imm(toTypeWidth, dl),
  1695. Addr,
  1696. Chain};
  1697. NVPTXST = CurDAG->getMachineNode(*Opcode, dl, MVT::Other, Ops);
  1698. } else if (PointerSize == 64
  1699. ? SelectADDRsi64(BasePtr.getNode(), BasePtr, Base, Offset)
  1700. : SelectADDRsi(BasePtr.getNode(), BasePtr, Base, Offset)) {
  1701. Opcode = pickOpcodeForVT(SourceVT, NVPTX::ST_i8_asi, NVPTX::ST_i16_asi,
  1702. NVPTX::ST_i32_asi, NVPTX::ST_i64_asi,
  1703. NVPTX::ST_f16_asi, NVPTX::ST_f16x2_asi,
  1704. NVPTX::ST_f32_asi, NVPTX::ST_f64_asi);
  1705. if (!Opcode)
  1706. return false;
  1707. SDValue Ops[] = {Value,
  1708. getI32Imm(isVolatile, dl),
  1709. getI32Imm(CodeAddrSpace, dl),
  1710. getI32Imm(vecType, dl),
  1711. getI32Imm(toType, dl),
  1712. getI32Imm(toTypeWidth, dl),
  1713. Base,
  1714. Offset,
  1715. Chain};
  1716. NVPTXST = CurDAG->getMachineNode(*Opcode, dl, MVT::Other, Ops);
  1717. } else if (PointerSize == 64
  1718. ? SelectADDRri64(BasePtr.getNode(), BasePtr, Base, Offset)
  1719. : SelectADDRri(BasePtr.getNode(), BasePtr, Base, Offset)) {
  1720. if (PointerSize == 64)
  1721. Opcode = pickOpcodeForVT(
  1722. SourceVT, NVPTX::ST_i8_ari_64, NVPTX::ST_i16_ari_64,
  1723. NVPTX::ST_i32_ari_64, NVPTX::ST_i64_ari_64, NVPTX::ST_f16_ari_64,
  1724. NVPTX::ST_f16x2_ari_64, NVPTX::ST_f32_ari_64, NVPTX::ST_f64_ari_64);
  1725. else
  1726. Opcode = pickOpcodeForVT(SourceVT, NVPTX::ST_i8_ari, NVPTX::ST_i16_ari,
  1727. NVPTX::ST_i32_ari, NVPTX::ST_i64_ari,
  1728. NVPTX::ST_f16_ari, NVPTX::ST_f16x2_ari,
  1729. NVPTX::ST_f32_ari, NVPTX::ST_f64_ari);
  1730. if (!Opcode)
  1731. return false;
  1732. SDValue Ops[] = {Value,
  1733. getI32Imm(isVolatile, dl),
  1734. getI32Imm(CodeAddrSpace, dl),
  1735. getI32Imm(vecType, dl),
  1736. getI32Imm(toType, dl),
  1737. getI32Imm(toTypeWidth, dl),
  1738. Base,
  1739. Offset,
  1740. Chain};
  1741. NVPTXST = CurDAG->getMachineNode(*Opcode, dl, MVT::Other, Ops);
  1742. } else {
  1743. if (PointerSize == 64)
  1744. Opcode =
  1745. pickOpcodeForVT(SourceVT, NVPTX::ST_i8_areg_64, NVPTX::ST_i16_areg_64,
  1746. NVPTX::ST_i32_areg_64, NVPTX::ST_i64_areg_64,
  1747. NVPTX::ST_f16_areg_64, NVPTX::ST_f16x2_areg_64,
  1748. NVPTX::ST_f32_areg_64, NVPTX::ST_f64_areg_64);
  1749. else
  1750. Opcode = pickOpcodeForVT(SourceVT, NVPTX::ST_i8_areg, NVPTX::ST_i16_areg,
  1751. NVPTX::ST_i32_areg, NVPTX::ST_i64_areg,
  1752. NVPTX::ST_f16_areg, NVPTX::ST_f16x2_areg,
  1753. NVPTX::ST_f32_areg, NVPTX::ST_f64_areg);
  1754. if (!Opcode)
  1755. return false;
  1756. SDValue Ops[] = {Value,
  1757. getI32Imm(isVolatile, dl),
  1758. getI32Imm(CodeAddrSpace, dl),
  1759. getI32Imm(vecType, dl),
  1760. getI32Imm(toType, dl),
  1761. getI32Imm(toTypeWidth, dl),
  1762. BasePtr,
  1763. Chain};
  1764. NVPTXST = CurDAG->getMachineNode(*Opcode, dl, MVT::Other, Ops);
  1765. }
  1766. if (!NVPTXST)
  1767. return false;
  1768. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  1769. CurDAG->setNodeMemRefs(cast<MachineSDNode>(NVPTXST), {MemRef});
  1770. ReplaceNode(N, NVPTXST);
  1771. return true;
  1772. }
  1773. bool NVPTXDAGToDAGISel::tryStoreVector(SDNode *N) {
  1774. SDValue Chain = N->getOperand(0);
  1775. SDValue Op1 = N->getOperand(1);
  1776. SDValue Addr, Offset, Base;
  1777. std::optional<unsigned> Opcode;
  1778. SDLoc DL(N);
  1779. SDNode *ST;
  1780. EVT EltVT = Op1.getValueType();
  1781. MemSDNode *MemSD = cast<MemSDNode>(N);
  1782. EVT StoreVT = MemSD->getMemoryVT();
  1783. // Address Space Setting
  1784. unsigned CodeAddrSpace = getCodeAddrSpace(MemSD);
  1785. if (CodeAddrSpace == NVPTX::PTXLdStInstCode::CONSTANT) {
  1786. report_fatal_error("Cannot store to pointer that points to constant "
  1787. "memory space");
  1788. }
  1789. unsigned int PointerSize =
  1790. CurDAG->getDataLayout().getPointerSizeInBits(MemSD->getAddressSpace());
  1791. // Volatile Setting
  1792. // - .volatile is only availalble for .global and .shared
  1793. bool IsVolatile = MemSD->isVolatile();
  1794. if (CodeAddrSpace != NVPTX::PTXLdStInstCode::GLOBAL &&
  1795. CodeAddrSpace != NVPTX::PTXLdStInstCode::SHARED &&
  1796. CodeAddrSpace != NVPTX::PTXLdStInstCode::GENERIC)
  1797. IsVolatile = false;
  1798. // Type Setting: toType + toTypeWidth
  1799. // - for integer type, always use 'u'
  1800. assert(StoreVT.isSimple() && "Store value is not simple");
  1801. MVT ScalarVT = StoreVT.getSimpleVT().getScalarType();
  1802. unsigned ToTypeWidth = ScalarVT.getSizeInBits();
  1803. unsigned ToType = getLdStRegType(ScalarVT);
  1804. SmallVector<SDValue, 12> StOps;
  1805. SDValue N2;
  1806. unsigned VecType;
  1807. switch (N->getOpcode()) {
  1808. case NVPTXISD::StoreV2:
  1809. VecType = NVPTX::PTXLdStInstCode::V2;
  1810. StOps.push_back(N->getOperand(1));
  1811. StOps.push_back(N->getOperand(2));
  1812. N2 = N->getOperand(3);
  1813. break;
  1814. case NVPTXISD::StoreV4:
  1815. VecType = NVPTX::PTXLdStInstCode::V4;
  1816. StOps.push_back(N->getOperand(1));
  1817. StOps.push_back(N->getOperand(2));
  1818. StOps.push_back(N->getOperand(3));
  1819. StOps.push_back(N->getOperand(4));
  1820. N2 = N->getOperand(5);
  1821. break;
  1822. default:
  1823. return false;
  1824. }
  1825. // v8f16 is a special case. PTX doesn't have st.v8.f16
  1826. // instruction. Instead, we split the vector into v2f16 chunks and
  1827. // store them with st.v4.b32.
  1828. if (EltVT == MVT::v2f16 || EltVT == MVT::v2bf16) {
  1829. assert(N->getOpcode() == NVPTXISD::StoreV4 && "Unexpected load opcode.");
  1830. EltVT = MVT::i32;
  1831. ToType = NVPTX::PTXLdStInstCode::Untyped;
  1832. ToTypeWidth = 32;
  1833. }
  1834. StOps.push_back(getI32Imm(IsVolatile, DL));
  1835. StOps.push_back(getI32Imm(CodeAddrSpace, DL));
  1836. StOps.push_back(getI32Imm(VecType, DL));
  1837. StOps.push_back(getI32Imm(ToType, DL));
  1838. StOps.push_back(getI32Imm(ToTypeWidth, DL));
  1839. if (SelectDirectAddr(N2, Addr)) {
  1840. switch (N->getOpcode()) {
  1841. default:
  1842. return false;
  1843. case NVPTXISD::StoreV2:
  1844. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1845. NVPTX::STV_i8_v2_avar, NVPTX::STV_i16_v2_avar,
  1846. NVPTX::STV_i32_v2_avar, NVPTX::STV_i64_v2_avar,
  1847. NVPTX::STV_f16_v2_avar, NVPTX::STV_f16x2_v2_avar,
  1848. NVPTX::STV_f32_v2_avar, NVPTX::STV_f64_v2_avar);
  1849. break;
  1850. case NVPTXISD::StoreV4:
  1851. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1852. NVPTX::STV_i8_v4_avar, NVPTX::STV_i16_v4_avar,
  1853. NVPTX::STV_i32_v4_avar, std::nullopt,
  1854. NVPTX::STV_f16_v4_avar, NVPTX::STV_f16x2_v4_avar,
  1855. NVPTX::STV_f32_v4_avar, std::nullopt);
  1856. break;
  1857. }
  1858. StOps.push_back(Addr);
  1859. } else if (PointerSize == 64 ? SelectADDRsi64(N2.getNode(), N2, Base, Offset)
  1860. : SelectADDRsi(N2.getNode(), N2, Base, Offset)) {
  1861. switch (N->getOpcode()) {
  1862. default:
  1863. return false;
  1864. case NVPTXISD::StoreV2:
  1865. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1866. NVPTX::STV_i8_v2_asi, NVPTX::STV_i16_v2_asi,
  1867. NVPTX::STV_i32_v2_asi, NVPTX::STV_i64_v2_asi,
  1868. NVPTX::STV_f16_v2_asi, NVPTX::STV_f16x2_v2_asi,
  1869. NVPTX::STV_f32_v2_asi, NVPTX::STV_f64_v2_asi);
  1870. break;
  1871. case NVPTXISD::StoreV4:
  1872. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1873. NVPTX::STV_i8_v4_asi, NVPTX::STV_i16_v4_asi,
  1874. NVPTX::STV_i32_v4_asi, std::nullopt,
  1875. NVPTX::STV_f16_v4_asi, NVPTX::STV_f16x2_v4_asi,
  1876. NVPTX::STV_f32_v4_asi, std::nullopt);
  1877. break;
  1878. }
  1879. StOps.push_back(Base);
  1880. StOps.push_back(Offset);
  1881. } else if (PointerSize == 64 ? SelectADDRri64(N2.getNode(), N2, Base, Offset)
  1882. : SelectADDRri(N2.getNode(), N2, Base, Offset)) {
  1883. if (PointerSize == 64) {
  1884. switch (N->getOpcode()) {
  1885. default:
  1886. return false;
  1887. case NVPTXISD::StoreV2:
  1888. Opcode = pickOpcodeForVT(
  1889. EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v2_ari_64,
  1890. NVPTX::STV_i16_v2_ari_64, NVPTX::STV_i32_v2_ari_64,
  1891. NVPTX::STV_i64_v2_ari_64, NVPTX::STV_f16_v2_ari_64,
  1892. NVPTX::STV_f16x2_v2_ari_64, NVPTX::STV_f32_v2_ari_64,
  1893. NVPTX::STV_f64_v2_ari_64);
  1894. break;
  1895. case NVPTXISD::StoreV4:
  1896. Opcode = pickOpcodeForVT(
  1897. EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v4_ari_64,
  1898. NVPTX::STV_i16_v4_ari_64, NVPTX::STV_i32_v4_ari_64, std::nullopt,
  1899. NVPTX::STV_f16_v4_ari_64, NVPTX::STV_f16x2_v4_ari_64,
  1900. NVPTX::STV_f32_v4_ari_64, std::nullopt);
  1901. break;
  1902. }
  1903. } else {
  1904. switch (N->getOpcode()) {
  1905. default:
  1906. return false;
  1907. case NVPTXISD::StoreV2:
  1908. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1909. NVPTX::STV_i8_v2_ari, NVPTX::STV_i16_v2_ari,
  1910. NVPTX::STV_i32_v2_ari, NVPTX::STV_i64_v2_ari,
  1911. NVPTX::STV_f16_v2_ari, NVPTX::STV_f16x2_v2_ari,
  1912. NVPTX::STV_f32_v2_ari, NVPTX::STV_f64_v2_ari);
  1913. break;
  1914. case NVPTXISD::StoreV4:
  1915. Opcode = pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy,
  1916. NVPTX::STV_i8_v4_ari, NVPTX::STV_i16_v4_ari,
  1917. NVPTX::STV_i32_v4_ari, std::nullopt,
  1918. NVPTX::STV_f16_v4_ari, NVPTX::STV_f16x2_v4_ari,
  1919. NVPTX::STV_f32_v4_ari, std::nullopt);
  1920. break;
  1921. }
  1922. }
  1923. StOps.push_back(Base);
  1924. StOps.push_back(Offset);
  1925. } else {
  1926. if (PointerSize == 64) {
  1927. switch (N->getOpcode()) {
  1928. default:
  1929. return false;
  1930. case NVPTXISD::StoreV2:
  1931. Opcode = pickOpcodeForVT(
  1932. EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v2_areg_64,
  1933. NVPTX::STV_i16_v2_areg_64, NVPTX::STV_i32_v2_areg_64,
  1934. NVPTX::STV_i64_v2_areg_64, NVPTX::STV_f16_v2_areg_64,
  1935. NVPTX::STV_f16x2_v2_areg_64, NVPTX::STV_f32_v2_areg_64,
  1936. NVPTX::STV_f64_v2_areg_64);
  1937. break;
  1938. case NVPTXISD::StoreV4:
  1939. Opcode = pickOpcodeForVT(
  1940. EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v4_areg_64,
  1941. NVPTX::STV_i16_v4_areg_64, NVPTX::STV_i32_v4_areg_64, std::nullopt,
  1942. NVPTX::STV_f16_v4_areg_64, NVPTX::STV_f16x2_v4_areg_64,
  1943. NVPTX::STV_f32_v4_areg_64, std::nullopt);
  1944. break;
  1945. }
  1946. } else {
  1947. switch (N->getOpcode()) {
  1948. default:
  1949. return false;
  1950. case NVPTXISD::StoreV2:
  1951. Opcode =
  1952. pickOpcodeForVT(EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v2_areg,
  1953. NVPTX::STV_i16_v2_areg, NVPTX::STV_i32_v2_areg,
  1954. NVPTX::STV_i64_v2_areg, NVPTX::STV_f16_v2_areg,
  1955. NVPTX::STV_f16x2_v2_areg, NVPTX::STV_f32_v2_areg,
  1956. NVPTX::STV_f64_v2_areg);
  1957. break;
  1958. case NVPTXISD::StoreV4:
  1959. Opcode = pickOpcodeForVT(
  1960. EltVT.getSimpleVT().SimpleTy, NVPTX::STV_i8_v4_areg,
  1961. NVPTX::STV_i16_v4_areg, NVPTX::STV_i32_v4_areg, std::nullopt,
  1962. NVPTX::STV_f16_v4_areg, NVPTX::STV_f16x2_v4_areg,
  1963. NVPTX::STV_f32_v4_areg, std::nullopt);
  1964. break;
  1965. }
  1966. }
  1967. StOps.push_back(N2);
  1968. }
  1969. if (!Opcode)
  1970. return false;
  1971. StOps.push_back(Chain);
  1972. ST = CurDAG->getMachineNode(*Opcode, DL, MVT::Other, StOps);
  1973. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  1974. CurDAG->setNodeMemRefs(cast<MachineSDNode>(ST), {MemRef});
  1975. ReplaceNode(N, ST);
  1976. return true;
  1977. }
  1978. bool NVPTXDAGToDAGISel::tryLoadParam(SDNode *Node) {
  1979. SDValue Chain = Node->getOperand(0);
  1980. SDValue Offset = Node->getOperand(2);
  1981. SDValue Flag = Node->getOperand(3);
  1982. SDLoc DL(Node);
  1983. MemSDNode *Mem = cast<MemSDNode>(Node);
  1984. unsigned VecSize;
  1985. switch (Node->getOpcode()) {
  1986. default:
  1987. return false;
  1988. case NVPTXISD::LoadParam:
  1989. VecSize = 1;
  1990. break;
  1991. case NVPTXISD::LoadParamV2:
  1992. VecSize = 2;
  1993. break;
  1994. case NVPTXISD::LoadParamV4:
  1995. VecSize = 4;
  1996. break;
  1997. }
  1998. EVT EltVT = Node->getValueType(0);
  1999. EVT MemVT = Mem->getMemoryVT();
  2000. std::optional<unsigned> Opcode;
  2001. switch (VecSize) {
  2002. default:
  2003. return false;
  2004. case 1:
  2005. Opcode = pickOpcodeForVT(MemVT.getSimpleVT().SimpleTy,
  2006. NVPTX::LoadParamMemI8, NVPTX::LoadParamMemI16,
  2007. NVPTX::LoadParamMemI32, NVPTX::LoadParamMemI64,
  2008. NVPTX::LoadParamMemF16, NVPTX::LoadParamMemF16x2,
  2009. NVPTX::LoadParamMemF32, NVPTX::LoadParamMemF64);
  2010. break;
  2011. case 2:
  2012. Opcode =
  2013. pickOpcodeForVT(MemVT.getSimpleVT().SimpleTy, NVPTX::LoadParamMemV2I8,
  2014. NVPTX::LoadParamMemV2I16, NVPTX::LoadParamMemV2I32,
  2015. NVPTX::LoadParamMemV2I64, NVPTX::LoadParamMemV2F16,
  2016. NVPTX::LoadParamMemV2F16x2, NVPTX::LoadParamMemV2F32,
  2017. NVPTX::LoadParamMemV2F64);
  2018. break;
  2019. case 4:
  2020. Opcode = pickOpcodeForVT(
  2021. MemVT.getSimpleVT().SimpleTy, NVPTX::LoadParamMemV4I8,
  2022. NVPTX::LoadParamMemV4I16, NVPTX::LoadParamMemV4I32, std::nullopt,
  2023. NVPTX::LoadParamMemV4F16, NVPTX::LoadParamMemV4F16x2,
  2024. NVPTX::LoadParamMemV4F32, std::nullopt);
  2025. break;
  2026. }
  2027. if (!Opcode)
  2028. return false;
  2029. SDVTList VTs;
  2030. if (VecSize == 1) {
  2031. VTs = CurDAG->getVTList(EltVT, MVT::Other, MVT::Glue);
  2032. } else if (VecSize == 2) {
  2033. VTs = CurDAG->getVTList(EltVT, EltVT, MVT::Other, MVT::Glue);
  2034. } else {
  2035. EVT EVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other, MVT::Glue };
  2036. VTs = CurDAG->getVTList(EVTs);
  2037. }
  2038. unsigned OffsetVal = cast<ConstantSDNode>(Offset)->getZExtValue();
  2039. SmallVector<SDValue, 2> Ops;
  2040. Ops.push_back(CurDAG->getTargetConstant(OffsetVal, DL, MVT::i32));
  2041. Ops.push_back(Chain);
  2042. Ops.push_back(Flag);
  2043. ReplaceNode(Node, CurDAG->getMachineNode(*Opcode, DL, VTs, Ops));
  2044. return true;
  2045. }
  2046. bool NVPTXDAGToDAGISel::tryStoreRetval(SDNode *N) {
  2047. SDLoc DL(N);
  2048. SDValue Chain = N->getOperand(0);
  2049. SDValue Offset = N->getOperand(1);
  2050. unsigned OffsetVal = cast<ConstantSDNode>(Offset)->getZExtValue();
  2051. MemSDNode *Mem = cast<MemSDNode>(N);
  2052. // How many elements do we have?
  2053. unsigned NumElts = 1;
  2054. switch (N->getOpcode()) {
  2055. default:
  2056. return false;
  2057. case NVPTXISD::StoreRetval:
  2058. NumElts = 1;
  2059. break;
  2060. case NVPTXISD::StoreRetvalV2:
  2061. NumElts = 2;
  2062. break;
  2063. case NVPTXISD::StoreRetvalV4:
  2064. NumElts = 4;
  2065. break;
  2066. }
  2067. // Build vector of operands
  2068. SmallVector<SDValue, 6> Ops;
  2069. for (unsigned i = 0; i < NumElts; ++i)
  2070. Ops.push_back(N->getOperand(i + 2));
  2071. Ops.push_back(CurDAG->getTargetConstant(OffsetVal, DL, MVT::i32));
  2072. Ops.push_back(Chain);
  2073. // Determine target opcode
  2074. // If we have an i1, use an 8-bit store. The lowering code in
  2075. // NVPTXISelLowering will have already emitted an upcast.
  2076. std::optional<unsigned> Opcode = 0;
  2077. switch (NumElts) {
  2078. default:
  2079. return false;
  2080. case 1:
  2081. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2082. NVPTX::StoreRetvalI8, NVPTX::StoreRetvalI16,
  2083. NVPTX::StoreRetvalI32, NVPTX::StoreRetvalI64,
  2084. NVPTX::StoreRetvalF16, NVPTX::StoreRetvalF16x2,
  2085. NVPTX::StoreRetvalF32, NVPTX::StoreRetvalF64);
  2086. break;
  2087. case 2:
  2088. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2089. NVPTX::StoreRetvalV2I8, NVPTX::StoreRetvalV2I16,
  2090. NVPTX::StoreRetvalV2I32, NVPTX::StoreRetvalV2I64,
  2091. NVPTX::StoreRetvalV2F16, NVPTX::StoreRetvalV2F16x2,
  2092. NVPTX::StoreRetvalV2F32, NVPTX::StoreRetvalV2F64);
  2093. break;
  2094. case 4:
  2095. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2096. NVPTX::StoreRetvalV4I8, NVPTX::StoreRetvalV4I16,
  2097. NVPTX::StoreRetvalV4I32, std::nullopt,
  2098. NVPTX::StoreRetvalV4F16, NVPTX::StoreRetvalV4F16x2,
  2099. NVPTX::StoreRetvalV4F32, std::nullopt);
  2100. break;
  2101. }
  2102. if (!Opcode)
  2103. return false;
  2104. SDNode *Ret = CurDAG->getMachineNode(*Opcode, DL, MVT::Other, Ops);
  2105. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  2106. CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ret), {MemRef});
  2107. ReplaceNode(N, Ret);
  2108. return true;
  2109. }
  2110. bool NVPTXDAGToDAGISel::tryStoreParam(SDNode *N) {
  2111. SDLoc DL(N);
  2112. SDValue Chain = N->getOperand(0);
  2113. SDValue Param = N->getOperand(1);
  2114. unsigned ParamVal = cast<ConstantSDNode>(Param)->getZExtValue();
  2115. SDValue Offset = N->getOperand(2);
  2116. unsigned OffsetVal = cast<ConstantSDNode>(Offset)->getZExtValue();
  2117. MemSDNode *Mem = cast<MemSDNode>(N);
  2118. SDValue Flag = N->getOperand(N->getNumOperands() - 1);
  2119. // How many elements do we have?
  2120. unsigned NumElts = 1;
  2121. switch (N->getOpcode()) {
  2122. default:
  2123. return false;
  2124. case NVPTXISD::StoreParamU32:
  2125. case NVPTXISD::StoreParamS32:
  2126. case NVPTXISD::StoreParam:
  2127. NumElts = 1;
  2128. break;
  2129. case NVPTXISD::StoreParamV2:
  2130. NumElts = 2;
  2131. break;
  2132. case NVPTXISD::StoreParamV4:
  2133. NumElts = 4;
  2134. break;
  2135. }
  2136. // Build vector of operands
  2137. SmallVector<SDValue, 8> Ops;
  2138. for (unsigned i = 0; i < NumElts; ++i)
  2139. Ops.push_back(N->getOperand(i + 3));
  2140. Ops.push_back(CurDAG->getTargetConstant(ParamVal, DL, MVT::i32));
  2141. Ops.push_back(CurDAG->getTargetConstant(OffsetVal, DL, MVT::i32));
  2142. Ops.push_back(Chain);
  2143. Ops.push_back(Flag);
  2144. // Determine target opcode
  2145. // If we have an i1, use an 8-bit store. The lowering code in
  2146. // NVPTXISelLowering will have already emitted an upcast.
  2147. std::optional<unsigned> Opcode = 0;
  2148. switch (N->getOpcode()) {
  2149. default:
  2150. switch (NumElts) {
  2151. default:
  2152. return false;
  2153. case 1:
  2154. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2155. NVPTX::StoreParamI8, NVPTX::StoreParamI16,
  2156. NVPTX::StoreParamI32, NVPTX::StoreParamI64,
  2157. NVPTX::StoreParamF16, NVPTX::StoreParamF16x2,
  2158. NVPTX::StoreParamF32, NVPTX::StoreParamF64);
  2159. break;
  2160. case 2:
  2161. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2162. NVPTX::StoreParamV2I8, NVPTX::StoreParamV2I16,
  2163. NVPTX::StoreParamV2I32, NVPTX::StoreParamV2I64,
  2164. NVPTX::StoreParamV2F16, NVPTX::StoreParamV2F16x2,
  2165. NVPTX::StoreParamV2F32, NVPTX::StoreParamV2F64);
  2166. break;
  2167. case 4:
  2168. Opcode = pickOpcodeForVT(Mem->getMemoryVT().getSimpleVT().SimpleTy,
  2169. NVPTX::StoreParamV4I8, NVPTX::StoreParamV4I16,
  2170. NVPTX::StoreParamV4I32, std::nullopt,
  2171. NVPTX::StoreParamV4F16, NVPTX::StoreParamV4F16x2,
  2172. NVPTX::StoreParamV4F32, std::nullopt);
  2173. break;
  2174. }
  2175. if (!Opcode)
  2176. return false;
  2177. break;
  2178. // Special case: if we have a sign-extend/zero-extend node, insert the
  2179. // conversion instruction first, and use that as the value operand to
  2180. // the selected StoreParam node.
  2181. case NVPTXISD::StoreParamU32: {
  2182. Opcode = NVPTX::StoreParamI32;
  2183. SDValue CvtNone = CurDAG->getTargetConstant(NVPTX::PTXCvtMode::NONE, DL,
  2184. MVT::i32);
  2185. SDNode *Cvt = CurDAG->getMachineNode(NVPTX::CVT_u32_u16, DL,
  2186. MVT::i32, Ops[0], CvtNone);
  2187. Ops[0] = SDValue(Cvt, 0);
  2188. break;
  2189. }
  2190. case NVPTXISD::StoreParamS32: {
  2191. Opcode = NVPTX::StoreParamI32;
  2192. SDValue CvtNone = CurDAG->getTargetConstant(NVPTX::PTXCvtMode::NONE, DL,
  2193. MVT::i32);
  2194. SDNode *Cvt = CurDAG->getMachineNode(NVPTX::CVT_s32_s16, DL,
  2195. MVT::i32, Ops[0], CvtNone);
  2196. Ops[0] = SDValue(Cvt, 0);
  2197. break;
  2198. }
  2199. }
  2200. SDVTList RetVTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
  2201. SDNode *Ret = CurDAG->getMachineNode(*Opcode, DL, RetVTs, Ops);
  2202. MachineMemOperand *MemRef = cast<MemSDNode>(N)->getMemOperand();
  2203. CurDAG->setNodeMemRefs(cast<MachineSDNode>(Ret), {MemRef});
  2204. ReplaceNode(N, Ret);
  2205. return true;
  2206. }
  2207. bool NVPTXDAGToDAGISel::tryTextureIntrinsic(SDNode *N) {
  2208. unsigned Opc = 0;
  2209. switch (N->getOpcode()) {
  2210. default: return false;
  2211. case NVPTXISD::Tex1DFloatS32:
  2212. Opc = NVPTX::TEX_1D_F32_S32_RR;
  2213. break;
  2214. case NVPTXISD::Tex1DFloatFloat:
  2215. Opc = NVPTX::TEX_1D_F32_F32_RR;
  2216. break;
  2217. case NVPTXISD::Tex1DFloatFloatLevel:
  2218. Opc = NVPTX::TEX_1D_F32_F32_LEVEL_RR;
  2219. break;
  2220. case NVPTXISD::Tex1DFloatFloatGrad:
  2221. Opc = NVPTX::TEX_1D_F32_F32_GRAD_RR;
  2222. break;
  2223. case NVPTXISD::Tex1DS32S32:
  2224. Opc = NVPTX::TEX_1D_S32_S32_RR;
  2225. break;
  2226. case NVPTXISD::Tex1DS32Float:
  2227. Opc = NVPTX::TEX_1D_S32_F32_RR;
  2228. break;
  2229. case NVPTXISD::Tex1DS32FloatLevel:
  2230. Opc = NVPTX::TEX_1D_S32_F32_LEVEL_RR;
  2231. break;
  2232. case NVPTXISD::Tex1DS32FloatGrad:
  2233. Opc = NVPTX::TEX_1D_S32_F32_GRAD_RR;
  2234. break;
  2235. case NVPTXISD::Tex1DU32S32:
  2236. Opc = NVPTX::TEX_1D_U32_S32_RR;
  2237. break;
  2238. case NVPTXISD::Tex1DU32Float:
  2239. Opc = NVPTX::TEX_1D_U32_F32_RR;
  2240. break;
  2241. case NVPTXISD::Tex1DU32FloatLevel:
  2242. Opc = NVPTX::TEX_1D_U32_F32_LEVEL_RR;
  2243. break;
  2244. case NVPTXISD::Tex1DU32FloatGrad:
  2245. Opc = NVPTX::TEX_1D_U32_F32_GRAD_RR;
  2246. break;
  2247. case NVPTXISD::Tex1DArrayFloatS32:
  2248. Opc = NVPTX::TEX_1D_ARRAY_F32_S32_RR;
  2249. break;
  2250. case NVPTXISD::Tex1DArrayFloatFloat:
  2251. Opc = NVPTX::TEX_1D_ARRAY_F32_F32_RR;
  2252. break;
  2253. case NVPTXISD::Tex1DArrayFloatFloatLevel:
  2254. Opc = NVPTX::TEX_1D_ARRAY_F32_F32_LEVEL_RR;
  2255. break;
  2256. case NVPTXISD::Tex1DArrayFloatFloatGrad:
  2257. Opc = NVPTX::TEX_1D_ARRAY_F32_F32_GRAD_RR;
  2258. break;
  2259. case NVPTXISD::Tex1DArrayS32S32:
  2260. Opc = NVPTX::TEX_1D_ARRAY_S32_S32_RR;
  2261. break;
  2262. case NVPTXISD::Tex1DArrayS32Float:
  2263. Opc = NVPTX::TEX_1D_ARRAY_S32_F32_RR;
  2264. break;
  2265. case NVPTXISD::Tex1DArrayS32FloatLevel:
  2266. Opc = NVPTX::TEX_1D_ARRAY_S32_F32_LEVEL_RR;
  2267. break;
  2268. case NVPTXISD::Tex1DArrayS32FloatGrad:
  2269. Opc = NVPTX::TEX_1D_ARRAY_S32_F32_GRAD_RR;
  2270. break;
  2271. case NVPTXISD::Tex1DArrayU32S32:
  2272. Opc = NVPTX::TEX_1D_ARRAY_U32_S32_RR;
  2273. break;
  2274. case NVPTXISD::Tex1DArrayU32Float:
  2275. Opc = NVPTX::TEX_1D_ARRAY_U32_F32_RR;
  2276. break;
  2277. case NVPTXISD::Tex1DArrayU32FloatLevel:
  2278. Opc = NVPTX::TEX_1D_ARRAY_U32_F32_LEVEL_RR;
  2279. break;
  2280. case NVPTXISD::Tex1DArrayU32FloatGrad:
  2281. Opc = NVPTX::TEX_1D_ARRAY_U32_F32_GRAD_RR;
  2282. break;
  2283. case NVPTXISD::Tex2DFloatS32:
  2284. Opc = NVPTX::TEX_2D_F32_S32_RR;
  2285. break;
  2286. case NVPTXISD::Tex2DFloatFloat:
  2287. Opc = NVPTX::TEX_2D_F32_F32_RR;
  2288. break;
  2289. case NVPTXISD::Tex2DFloatFloatLevel:
  2290. Opc = NVPTX::TEX_2D_F32_F32_LEVEL_RR;
  2291. break;
  2292. case NVPTXISD::Tex2DFloatFloatGrad:
  2293. Opc = NVPTX::TEX_2D_F32_F32_GRAD_RR;
  2294. break;
  2295. case NVPTXISD::Tex2DS32S32:
  2296. Opc = NVPTX::TEX_2D_S32_S32_RR;
  2297. break;
  2298. case NVPTXISD::Tex2DS32Float:
  2299. Opc = NVPTX::TEX_2D_S32_F32_RR;
  2300. break;
  2301. case NVPTXISD::Tex2DS32FloatLevel:
  2302. Opc = NVPTX::TEX_2D_S32_F32_LEVEL_RR;
  2303. break;
  2304. case NVPTXISD::Tex2DS32FloatGrad:
  2305. Opc = NVPTX::TEX_2D_S32_F32_GRAD_RR;
  2306. break;
  2307. case NVPTXISD::Tex2DU32S32:
  2308. Opc = NVPTX::TEX_2D_U32_S32_RR;
  2309. break;
  2310. case NVPTXISD::Tex2DU32Float:
  2311. Opc = NVPTX::TEX_2D_U32_F32_RR;
  2312. break;
  2313. case NVPTXISD::Tex2DU32FloatLevel:
  2314. Opc = NVPTX::TEX_2D_U32_F32_LEVEL_RR;
  2315. break;
  2316. case NVPTXISD::Tex2DU32FloatGrad:
  2317. Opc = NVPTX::TEX_2D_U32_F32_GRAD_RR;
  2318. break;
  2319. case NVPTXISD::Tex2DArrayFloatS32:
  2320. Opc = NVPTX::TEX_2D_ARRAY_F32_S32_RR;
  2321. break;
  2322. case NVPTXISD::Tex2DArrayFloatFloat:
  2323. Opc = NVPTX::TEX_2D_ARRAY_F32_F32_RR;
  2324. break;
  2325. case NVPTXISD::Tex2DArrayFloatFloatLevel:
  2326. Opc = NVPTX::TEX_2D_ARRAY_F32_F32_LEVEL_RR;
  2327. break;
  2328. case NVPTXISD::Tex2DArrayFloatFloatGrad:
  2329. Opc = NVPTX::TEX_2D_ARRAY_F32_F32_GRAD_RR;
  2330. break;
  2331. case NVPTXISD::Tex2DArrayS32S32:
  2332. Opc = NVPTX::TEX_2D_ARRAY_S32_S32_RR;
  2333. break;
  2334. case NVPTXISD::Tex2DArrayS32Float:
  2335. Opc = NVPTX::TEX_2D_ARRAY_S32_F32_RR;
  2336. break;
  2337. case NVPTXISD::Tex2DArrayS32FloatLevel:
  2338. Opc = NVPTX::TEX_2D_ARRAY_S32_F32_LEVEL_RR;
  2339. break;
  2340. case NVPTXISD::Tex2DArrayS32FloatGrad:
  2341. Opc = NVPTX::TEX_2D_ARRAY_S32_F32_GRAD_RR;
  2342. break;
  2343. case NVPTXISD::Tex2DArrayU32S32:
  2344. Opc = NVPTX::TEX_2D_ARRAY_U32_S32_RR;
  2345. break;
  2346. case NVPTXISD::Tex2DArrayU32Float:
  2347. Opc = NVPTX::TEX_2D_ARRAY_U32_F32_RR;
  2348. break;
  2349. case NVPTXISD::Tex2DArrayU32FloatLevel:
  2350. Opc = NVPTX::TEX_2D_ARRAY_U32_F32_LEVEL_RR;
  2351. break;
  2352. case NVPTXISD::Tex2DArrayU32FloatGrad:
  2353. Opc = NVPTX::TEX_2D_ARRAY_U32_F32_GRAD_RR;
  2354. break;
  2355. case NVPTXISD::Tex3DFloatS32:
  2356. Opc = NVPTX::TEX_3D_F32_S32_RR;
  2357. break;
  2358. case NVPTXISD::Tex3DFloatFloat:
  2359. Opc = NVPTX::TEX_3D_F32_F32_RR;
  2360. break;
  2361. case NVPTXISD::Tex3DFloatFloatLevel:
  2362. Opc = NVPTX::TEX_3D_F32_F32_LEVEL_RR;
  2363. break;
  2364. case NVPTXISD::Tex3DFloatFloatGrad:
  2365. Opc = NVPTX::TEX_3D_F32_F32_GRAD_RR;
  2366. break;
  2367. case NVPTXISD::Tex3DS32S32:
  2368. Opc = NVPTX::TEX_3D_S32_S32_RR;
  2369. break;
  2370. case NVPTXISD::Tex3DS32Float:
  2371. Opc = NVPTX::TEX_3D_S32_F32_RR;
  2372. break;
  2373. case NVPTXISD::Tex3DS32FloatLevel:
  2374. Opc = NVPTX::TEX_3D_S32_F32_LEVEL_RR;
  2375. break;
  2376. case NVPTXISD::Tex3DS32FloatGrad:
  2377. Opc = NVPTX::TEX_3D_S32_F32_GRAD_RR;
  2378. break;
  2379. case NVPTXISD::Tex3DU32S32:
  2380. Opc = NVPTX::TEX_3D_U32_S32_RR;
  2381. break;
  2382. case NVPTXISD::Tex3DU32Float:
  2383. Opc = NVPTX::TEX_3D_U32_F32_RR;
  2384. break;
  2385. case NVPTXISD::Tex3DU32FloatLevel:
  2386. Opc = NVPTX::TEX_3D_U32_F32_LEVEL_RR;
  2387. break;
  2388. case NVPTXISD::Tex3DU32FloatGrad:
  2389. Opc = NVPTX::TEX_3D_U32_F32_GRAD_RR;
  2390. break;
  2391. case NVPTXISD::TexCubeFloatFloat:
  2392. Opc = NVPTX::TEX_CUBE_F32_F32_RR;
  2393. break;
  2394. case NVPTXISD::TexCubeFloatFloatLevel:
  2395. Opc = NVPTX::TEX_CUBE_F32_F32_LEVEL_RR;
  2396. break;
  2397. case NVPTXISD::TexCubeS32Float:
  2398. Opc = NVPTX::TEX_CUBE_S32_F32_RR;
  2399. break;
  2400. case NVPTXISD::TexCubeS32FloatLevel:
  2401. Opc = NVPTX::TEX_CUBE_S32_F32_LEVEL_RR;
  2402. break;
  2403. case NVPTXISD::TexCubeU32Float:
  2404. Opc = NVPTX::TEX_CUBE_U32_F32_RR;
  2405. break;
  2406. case NVPTXISD::TexCubeU32FloatLevel:
  2407. Opc = NVPTX::TEX_CUBE_U32_F32_LEVEL_RR;
  2408. break;
  2409. case NVPTXISD::TexCubeArrayFloatFloat:
  2410. Opc = NVPTX::TEX_CUBE_ARRAY_F32_F32_RR;
  2411. break;
  2412. case NVPTXISD::TexCubeArrayFloatFloatLevel:
  2413. Opc = NVPTX::TEX_CUBE_ARRAY_F32_F32_LEVEL_RR;
  2414. break;
  2415. case NVPTXISD::TexCubeArrayS32Float:
  2416. Opc = NVPTX::TEX_CUBE_ARRAY_S32_F32_RR;
  2417. break;
  2418. case NVPTXISD::TexCubeArrayS32FloatLevel:
  2419. Opc = NVPTX::TEX_CUBE_ARRAY_S32_F32_LEVEL_RR;
  2420. break;
  2421. case NVPTXISD::TexCubeArrayU32Float:
  2422. Opc = NVPTX::TEX_CUBE_ARRAY_U32_F32_RR;
  2423. break;
  2424. case NVPTXISD::TexCubeArrayU32FloatLevel:
  2425. Opc = NVPTX::TEX_CUBE_ARRAY_U32_F32_LEVEL_RR;
  2426. break;
  2427. case NVPTXISD::Tld4R2DFloatFloat:
  2428. Opc = NVPTX::TLD4_R_2D_F32_F32_RR;
  2429. break;
  2430. case NVPTXISD::Tld4G2DFloatFloat:
  2431. Opc = NVPTX::TLD4_G_2D_F32_F32_RR;
  2432. break;
  2433. case NVPTXISD::Tld4B2DFloatFloat:
  2434. Opc = NVPTX::TLD4_B_2D_F32_F32_RR;
  2435. break;
  2436. case NVPTXISD::Tld4A2DFloatFloat:
  2437. Opc = NVPTX::TLD4_A_2D_F32_F32_RR;
  2438. break;
  2439. case NVPTXISD::Tld4R2DS64Float:
  2440. Opc = NVPTX::TLD4_R_2D_S32_F32_RR;
  2441. break;
  2442. case NVPTXISD::Tld4G2DS64Float:
  2443. Opc = NVPTX::TLD4_G_2D_S32_F32_RR;
  2444. break;
  2445. case NVPTXISD::Tld4B2DS64Float:
  2446. Opc = NVPTX::TLD4_B_2D_S32_F32_RR;
  2447. break;
  2448. case NVPTXISD::Tld4A2DS64Float:
  2449. Opc = NVPTX::TLD4_A_2D_S32_F32_RR;
  2450. break;
  2451. case NVPTXISD::Tld4R2DU64Float:
  2452. Opc = NVPTX::TLD4_R_2D_U32_F32_RR;
  2453. break;
  2454. case NVPTXISD::Tld4G2DU64Float:
  2455. Opc = NVPTX::TLD4_G_2D_U32_F32_RR;
  2456. break;
  2457. case NVPTXISD::Tld4B2DU64Float:
  2458. Opc = NVPTX::TLD4_B_2D_U32_F32_RR;
  2459. break;
  2460. case NVPTXISD::Tld4A2DU64Float:
  2461. Opc = NVPTX::TLD4_A_2D_U32_F32_RR;
  2462. break;
  2463. case NVPTXISD::TexUnified1DFloatS32:
  2464. Opc = NVPTX::TEX_UNIFIED_1D_F32_S32_R;
  2465. break;
  2466. case NVPTXISD::TexUnified1DFloatFloat:
  2467. Opc = NVPTX::TEX_UNIFIED_1D_F32_F32_R;
  2468. break;
  2469. case NVPTXISD::TexUnified1DFloatFloatLevel:
  2470. Opc = NVPTX::TEX_UNIFIED_1D_F32_F32_LEVEL_R;
  2471. break;
  2472. case NVPTXISD::TexUnified1DFloatFloatGrad:
  2473. Opc = NVPTX::TEX_UNIFIED_1D_F32_F32_GRAD_R;
  2474. break;
  2475. case NVPTXISD::TexUnified1DS32S32:
  2476. Opc = NVPTX::TEX_UNIFIED_1D_S32_S32_R;
  2477. break;
  2478. case NVPTXISD::TexUnified1DS32Float:
  2479. Opc = NVPTX::TEX_UNIFIED_1D_S32_F32_R;
  2480. break;
  2481. case NVPTXISD::TexUnified1DS32FloatLevel:
  2482. Opc = NVPTX::TEX_UNIFIED_1D_S32_F32_LEVEL_R;
  2483. break;
  2484. case NVPTXISD::TexUnified1DS32FloatGrad:
  2485. Opc = NVPTX::TEX_UNIFIED_1D_S32_F32_GRAD_R;
  2486. break;
  2487. case NVPTXISD::TexUnified1DU32S32:
  2488. Opc = NVPTX::TEX_UNIFIED_1D_U32_S32_R;
  2489. break;
  2490. case NVPTXISD::TexUnified1DU32Float:
  2491. Opc = NVPTX::TEX_UNIFIED_1D_U32_F32_R;
  2492. break;
  2493. case NVPTXISD::TexUnified1DU32FloatLevel:
  2494. Opc = NVPTX::TEX_UNIFIED_1D_U32_F32_LEVEL_R;
  2495. break;
  2496. case NVPTXISD::TexUnified1DU32FloatGrad:
  2497. Opc = NVPTX::TEX_UNIFIED_1D_U32_F32_GRAD_R;
  2498. break;
  2499. case NVPTXISD::TexUnified1DArrayFloatS32:
  2500. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_F32_S32_R;
  2501. break;
  2502. case NVPTXISD::TexUnified1DArrayFloatFloat:
  2503. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_R;
  2504. break;
  2505. case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
  2506. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_LEVEL_R;
  2507. break;
  2508. case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
  2509. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_F32_F32_GRAD_R;
  2510. break;
  2511. case NVPTXISD::TexUnified1DArrayS32S32:
  2512. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_S32_S32_R;
  2513. break;
  2514. case NVPTXISD::TexUnified1DArrayS32Float:
  2515. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_R;
  2516. break;
  2517. case NVPTXISD::TexUnified1DArrayS32FloatLevel:
  2518. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_LEVEL_R;
  2519. break;
  2520. case NVPTXISD::TexUnified1DArrayS32FloatGrad:
  2521. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_S32_F32_GRAD_R;
  2522. break;
  2523. case NVPTXISD::TexUnified1DArrayU32S32:
  2524. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_U32_S32_R;
  2525. break;
  2526. case NVPTXISD::TexUnified1DArrayU32Float:
  2527. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_R;
  2528. break;
  2529. case NVPTXISD::TexUnified1DArrayU32FloatLevel:
  2530. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_LEVEL_R;
  2531. break;
  2532. case NVPTXISD::TexUnified1DArrayU32FloatGrad:
  2533. Opc = NVPTX::TEX_UNIFIED_1D_ARRAY_U32_F32_GRAD_R;
  2534. break;
  2535. case NVPTXISD::TexUnified2DFloatS32:
  2536. Opc = NVPTX::TEX_UNIFIED_2D_F32_S32_R;
  2537. break;
  2538. case NVPTXISD::TexUnified2DFloatFloat:
  2539. Opc = NVPTX::TEX_UNIFIED_2D_F32_F32_R;
  2540. break;
  2541. case NVPTXISD::TexUnified2DFloatFloatLevel:
  2542. Opc = NVPTX::TEX_UNIFIED_2D_F32_F32_LEVEL_R;
  2543. break;
  2544. case NVPTXISD::TexUnified2DFloatFloatGrad:
  2545. Opc = NVPTX::TEX_UNIFIED_2D_F32_F32_GRAD_R;
  2546. break;
  2547. case NVPTXISD::TexUnified2DS32S32:
  2548. Opc = NVPTX::TEX_UNIFIED_2D_S32_S32_R;
  2549. break;
  2550. case NVPTXISD::TexUnified2DS32Float:
  2551. Opc = NVPTX::TEX_UNIFIED_2D_S32_F32_R;
  2552. break;
  2553. case NVPTXISD::TexUnified2DS32FloatLevel:
  2554. Opc = NVPTX::TEX_UNIFIED_2D_S32_F32_LEVEL_R;
  2555. break;
  2556. case NVPTXISD::TexUnified2DS32FloatGrad:
  2557. Opc = NVPTX::TEX_UNIFIED_2D_S32_F32_GRAD_R;
  2558. break;
  2559. case NVPTXISD::TexUnified2DU32S32:
  2560. Opc = NVPTX::TEX_UNIFIED_2D_U32_S32_R;
  2561. break;
  2562. case NVPTXISD::TexUnified2DU32Float:
  2563. Opc = NVPTX::TEX_UNIFIED_2D_U32_F32_R;
  2564. break;
  2565. case NVPTXISD::TexUnified2DU32FloatLevel:
  2566. Opc = NVPTX::TEX_UNIFIED_2D_U32_F32_LEVEL_R;
  2567. break;
  2568. case NVPTXISD::TexUnified2DU32FloatGrad:
  2569. Opc = NVPTX::TEX_UNIFIED_2D_U32_F32_GRAD_R;
  2570. break;
  2571. case NVPTXISD::TexUnified2DArrayFloatS32:
  2572. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_F32_S32_R;
  2573. break;
  2574. case NVPTXISD::TexUnified2DArrayFloatFloat:
  2575. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_R;
  2576. break;
  2577. case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
  2578. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_LEVEL_R;
  2579. break;
  2580. case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
  2581. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_F32_F32_GRAD_R;
  2582. break;
  2583. case NVPTXISD::TexUnified2DArrayS32S32:
  2584. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_S32_S32_R;
  2585. break;
  2586. case NVPTXISD::TexUnified2DArrayS32Float:
  2587. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_R;
  2588. break;
  2589. case NVPTXISD::TexUnified2DArrayS32FloatLevel:
  2590. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_LEVEL_R;
  2591. break;
  2592. case NVPTXISD::TexUnified2DArrayS32FloatGrad:
  2593. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_S32_F32_GRAD_R;
  2594. break;
  2595. case NVPTXISD::TexUnified2DArrayU32S32:
  2596. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_U32_S32_R;
  2597. break;
  2598. case NVPTXISD::TexUnified2DArrayU32Float:
  2599. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_R;
  2600. break;
  2601. case NVPTXISD::TexUnified2DArrayU32FloatLevel:
  2602. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_LEVEL_R;
  2603. break;
  2604. case NVPTXISD::TexUnified2DArrayU32FloatGrad:
  2605. Opc = NVPTX::TEX_UNIFIED_2D_ARRAY_U32_F32_GRAD_R;
  2606. break;
  2607. case NVPTXISD::TexUnified3DFloatS32:
  2608. Opc = NVPTX::TEX_UNIFIED_3D_F32_S32_R;
  2609. break;
  2610. case NVPTXISD::TexUnified3DFloatFloat:
  2611. Opc = NVPTX::TEX_UNIFIED_3D_F32_F32_R;
  2612. break;
  2613. case NVPTXISD::TexUnified3DFloatFloatLevel:
  2614. Opc = NVPTX::TEX_UNIFIED_3D_F32_F32_LEVEL_R;
  2615. break;
  2616. case NVPTXISD::TexUnified3DFloatFloatGrad:
  2617. Opc = NVPTX::TEX_UNIFIED_3D_F32_F32_GRAD_R;
  2618. break;
  2619. case NVPTXISD::TexUnified3DS32S32:
  2620. Opc = NVPTX::TEX_UNIFIED_3D_S32_S32_R;
  2621. break;
  2622. case NVPTXISD::TexUnified3DS32Float:
  2623. Opc = NVPTX::TEX_UNIFIED_3D_S32_F32_R;
  2624. break;
  2625. case NVPTXISD::TexUnified3DS32FloatLevel:
  2626. Opc = NVPTX::TEX_UNIFIED_3D_S32_F32_LEVEL_R;
  2627. break;
  2628. case NVPTXISD::TexUnified3DS32FloatGrad:
  2629. Opc = NVPTX::TEX_UNIFIED_3D_S32_F32_GRAD_R;
  2630. break;
  2631. case NVPTXISD::TexUnified3DU32S32:
  2632. Opc = NVPTX::TEX_UNIFIED_3D_U32_S32_R;
  2633. break;
  2634. case NVPTXISD::TexUnified3DU32Float:
  2635. Opc = NVPTX::TEX_UNIFIED_3D_U32_F32_R;
  2636. break;
  2637. case NVPTXISD::TexUnified3DU32FloatLevel:
  2638. Opc = NVPTX::TEX_UNIFIED_3D_U32_F32_LEVEL_R;
  2639. break;
  2640. case NVPTXISD::TexUnified3DU32FloatGrad:
  2641. Opc = NVPTX::TEX_UNIFIED_3D_U32_F32_GRAD_R;
  2642. break;
  2643. case NVPTXISD::TexUnifiedCubeFloatFloat:
  2644. Opc = NVPTX::TEX_UNIFIED_CUBE_F32_F32_R;
  2645. break;
  2646. case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
  2647. Opc = NVPTX::TEX_UNIFIED_CUBE_F32_F32_LEVEL_R;
  2648. break;
  2649. case NVPTXISD::TexUnifiedCubeS32Float:
  2650. Opc = NVPTX::TEX_UNIFIED_CUBE_S32_F32_R;
  2651. break;
  2652. case NVPTXISD::TexUnifiedCubeS32FloatLevel:
  2653. Opc = NVPTX::TEX_UNIFIED_CUBE_S32_F32_LEVEL_R;
  2654. break;
  2655. case NVPTXISD::TexUnifiedCubeU32Float:
  2656. Opc = NVPTX::TEX_UNIFIED_CUBE_U32_F32_R;
  2657. break;
  2658. case NVPTXISD::TexUnifiedCubeU32FloatLevel:
  2659. Opc = NVPTX::TEX_UNIFIED_CUBE_U32_F32_LEVEL_R;
  2660. break;
  2661. case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
  2662. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_R;
  2663. break;
  2664. case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
  2665. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_F32_F32_LEVEL_R;
  2666. break;
  2667. case NVPTXISD::TexUnifiedCubeArrayS32Float:
  2668. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_R;
  2669. break;
  2670. case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
  2671. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_S32_F32_LEVEL_R;
  2672. break;
  2673. case NVPTXISD::TexUnifiedCubeArrayU32Float:
  2674. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_R;
  2675. break;
  2676. case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
  2677. Opc = NVPTX::TEX_UNIFIED_CUBE_ARRAY_U32_F32_LEVEL_R;
  2678. break;
  2679. case NVPTXISD::Tld4UnifiedR2DFloatFloat:
  2680. Opc = NVPTX::TLD4_UNIFIED_R_2D_F32_F32_R;
  2681. break;
  2682. case NVPTXISD::Tld4UnifiedG2DFloatFloat:
  2683. Opc = NVPTX::TLD4_UNIFIED_G_2D_F32_F32_R;
  2684. break;
  2685. case NVPTXISD::Tld4UnifiedB2DFloatFloat:
  2686. Opc = NVPTX::TLD4_UNIFIED_B_2D_F32_F32_R;
  2687. break;
  2688. case NVPTXISD::Tld4UnifiedA2DFloatFloat:
  2689. Opc = NVPTX::TLD4_UNIFIED_A_2D_F32_F32_R;
  2690. break;
  2691. case NVPTXISD::Tld4UnifiedR2DS64Float:
  2692. Opc = NVPTX::TLD4_UNIFIED_R_2D_S32_F32_R;
  2693. break;
  2694. case NVPTXISD::Tld4UnifiedG2DS64Float:
  2695. Opc = NVPTX::TLD4_UNIFIED_G_2D_S32_F32_R;
  2696. break;
  2697. case NVPTXISD::Tld4UnifiedB2DS64Float:
  2698. Opc = NVPTX::TLD4_UNIFIED_B_2D_S32_F32_R;
  2699. break;
  2700. case NVPTXISD::Tld4UnifiedA2DS64Float:
  2701. Opc = NVPTX::TLD4_UNIFIED_A_2D_S32_F32_R;
  2702. break;
  2703. case NVPTXISD::Tld4UnifiedR2DU64Float:
  2704. Opc = NVPTX::TLD4_UNIFIED_R_2D_U32_F32_R;
  2705. break;
  2706. case NVPTXISD::Tld4UnifiedG2DU64Float:
  2707. Opc = NVPTX::TLD4_UNIFIED_G_2D_U32_F32_R;
  2708. break;
  2709. case NVPTXISD::Tld4UnifiedB2DU64Float:
  2710. Opc = NVPTX::TLD4_UNIFIED_B_2D_U32_F32_R;
  2711. break;
  2712. case NVPTXISD::Tld4UnifiedA2DU64Float:
  2713. Opc = NVPTX::TLD4_UNIFIED_A_2D_U32_F32_R;
  2714. break;
  2715. }
  2716. // Copy over operands
  2717. SmallVector<SDValue, 8> Ops(drop_begin(N->ops()));
  2718. Ops.push_back(N->getOperand(0)); // Move chain to the back.
  2719. ReplaceNode(N, CurDAG->getMachineNode(Opc, SDLoc(N), N->getVTList(), Ops));
  2720. return true;
  2721. }
  2722. bool NVPTXDAGToDAGISel::trySurfaceIntrinsic(SDNode *N) {
  2723. unsigned Opc = 0;
  2724. switch (N->getOpcode()) {
  2725. default: return false;
  2726. case NVPTXISD::Suld1DI8Clamp:
  2727. Opc = NVPTX::SULD_1D_I8_CLAMP_R;
  2728. break;
  2729. case NVPTXISD::Suld1DI16Clamp:
  2730. Opc = NVPTX::SULD_1D_I16_CLAMP_R;
  2731. break;
  2732. case NVPTXISD::Suld1DI32Clamp:
  2733. Opc = NVPTX::SULD_1D_I32_CLAMP_R;
  2734. break;
  2735. case NVPTXISD::Suld1DI64Clamp:
  2736. Opc = NVPTX::SULD_1D_I64_CLAMP_R;
  2737. break;
  2738. case NVPTXISD::Suld1DV2I8Clamp:
  2739. Opc = NVPTX::SULD_1D_V2I8_CLAMP_R;
  2740. break;
  2741. case NVPTXISD::Suld1DV2I16Clamp:
  2742. Opc = NVPTX::SULD_1D_V2I16_CLAMP_R;
  2743. break;
  2744. case NVPTXISD::Suld1DV2I32Clamp:
  2745. Opc = NVPTX::SULD_1D_V2I32_CLAMP_R;
  2746. break;
  2747. case NVPTXISD::Suld1DV2I64Clamp:
  2748. Opc = NVPTX::SULD_1D_V2I64_CLAMP_R;
  2749. break;
  2750. case NVPTXISD::Suld1DV4I8Clamp:
  2751. Opc = NVPTX::SULD_1D_V4I8_CLAMP_R;
  2752. break;
  2753. case NVPTXISD::Suld1DV4I16Clamp:
  2754. Opc = NVPTX::SULD_1D_V4I16_CLAMP_R;
  2755. break;
  2756. case NVPTXISD::Suld1DV4I32Clamp:
  2757. Opc = NVPTX::SULD_1D_V4I32_CLAMP_R;
  2758. break;
  2759. case NVPTXISD::Suld1DArrayI8Clamp:
  2760. Opc = NVPTX::SULD_1D_ARRAY_I8_CLAMP_R;
  2761. break;
  2762. case NVPTXISD::Suld1DArrayI16Clamp:
  2763. Opc = NVPTX::SULD_1D_ARRAY_I16_CLAMP_R;
  2764. break;
  2765. case NVPTXISD::Suld1DArrayI32Clamp:
  2766. Opc = NVPTX::SULD_1D_ARRAY_I32_CLAMP_R;
  2767. break;
  2768. case NVPTXISD::Suld1DArrayI64Clamp:
  2769. Opc = NVPTX::SULD_1D_ARRAY_I64_CLAMP_R;
  2770. break;
  2771. case NVPTXISD::Suld1DArrayV2I8Clamp:
  2772. Opc = NVPTX::SULD_1D_ARRAY_V2I8_CLAMP_R;
  2773. break;
  2774. case NVPTXISD::Suld1DArrayV2I16Clamp:
  2775. Opc = NVPTX::SULD_1D_ARRAY_V2I16_CLAMP_R;
  2776. break;
  2777. case NVPTXISD::Suld1DArrayV2I32Clamp:
  2778. Opc = NVPTX::SULD_1D_ARRAY_V2I32_CLAMP_R;
  2779. break;
  2780. case NVPTXISD::Suld1DArrayV2I64Clamp:
  2781. Opc = NVPTX::SULD_1D_ARRAY_V2I64_CLAMP_R;
  2782. break;
  2783. case NVPTXISD::Suld1DArrayV4I8Clamp:
  2784. Opc = NVPTX::SULD_1D_ARRAY_V4I8_CLAMP_R;
  2785. break;
  2786. case NVPTXISD::Suld1DArrayV4I16Clamp:
  2787. Opc = NVPTX::SULD_1D_ARRAY_V4I16_CLAMP_R;
  2788. break;
  2789. case NVPTXISD::Suld1DArrayV4I32Clamp:
  2790. Opc = NVPTX::SULD_1D_ARRAY_V4I32_CLAMP_R;
  2791. break;
  2792. case NVPTXISD::Suld2DI8Clamp:
  2793. Opc = NVPTX::SULD_2D_I8_CLAMP_R;
  2794. break;
  2795. case NVPTXISD::Suld2DI16Clamp:
  2796. Opc = NVPTX::SULD_2D_I16_CLAMP_R;
  2797. break;
  2798. case NVPTXISD::Suld2DI32Clamp:
  2799. Opc = NVPTX::SULD_2D_I32_CLAMP_R;
  2800. break;
  2801. case NVPTXISD::Suld2DI64Clamp:
  2802. Opc = NVPTX::SULD_2D_I64_CLAMP_R;
  2803. break;
  2804. case NVPTXISD::Suld2DV2I8Clamp:
  2805. Opc = NVPTX::SULD_2D_V2I8_CLAMP_R;
  2806. break;
  2807. case NVPTXISD::Suld2DV2I16Clamp:
  2808. Opc = NVPTX::SULD_2D_V2I16_CLAMP_R;
  2809. break;
  2810. case NVPTXISD::Suld2DV2I32Clamp:
  2811. Opc = NVPTX::SULD_2D_V2I32_CLAMP_R;
  2812. break;
  2813. case NVPTXISD::Suld2DV2I64Clamp:
  2814. Opc = NVPTX::SULD_2D_V2I64_CLAMP_R;
  2815. break;
  2816. case NVPTXISD::Suld2DV4I8Clamp:
  2817. Opc = NVPTX::SULD_2D_V4I8_CLAMP_R;
  2818. break;
  2819. case NVPTXISD::Suld2DV4I16Clamp:
  2820. Opc = NVPTX::SULD_2D_V4I16_CLAMP_R;
  2821. break;
  2822. case NVPTXISD::Suld2DV4I32Clamp:
  2823. Opc = NVPTX::SULD_2D_V4I32_CLAMP_R;
  2824. break;
  2825. case NVPTXISD::Suld2DArrayI8Clamp:
  2826. Opc = NVPTX::SULD_2D_ARRAY_I8_CLAMP_R;
  2827. break;
  2828. case NVPTXISD::Suld2DArrayI16Clamp:
  2829. Opc = NVPTX::SULD_2D_ARRAY_I16_CLAMP_R;
  2830. break;
  2831. case NVPTXISD::Suld2DArrayI32Clamp:
  2832. Opc = NVPTX::SULD_2D_ARRAY_I32_CLAMP_R;
  2833. break;
  2834. case NVPTXISD::Suld2DArrayI64Clamp:
  2835. Opc = NVPTX::SULD_2D_ARRAY_I64_CLAMP_R;
  2836. break;
  2837. case NVPTXISD::Suld2DArrayV2I8Clamp:
  2838. Opc = NVPTX::SULD_2D_ARRAY_V2I8_CLAMP_R;
  2839. break;
  2840. case NVPTXISD::Suld2DArrayV2I16Clamp:
  2841. Opc = NVPTX::SULD_2D_ARRAY_V2I16_CLAMP_R;
  2842. break;
  2843. case NVPTXISD::Suld2DArrayV2I32Clamp:
  2844. Opc = NVPTX::SULD_2D_ARRAY_V2I32_CLAMP_R;
  2845. break;
  2846. case NVPTXISD::Suld2DArrayV2I64Clamp:
  2847. Opc = NVPTX::SULD_2D_ARRAY_V2I64_CLAMP_R;
  2848. break;
  2849. case NVPTXISD::Suld2DArrayV4I8Clamp:
  2850. Opc = NVPTX::SULD_2D_ARRAY_V4I8_CLAMP_R;
  2851. break;
  2852. case NVPTXISD::Suld2DArrayV4I16Clamp:
  2853. Opc = NVPTX::SULD_2D_ARRAY_V4I16_CLAMP_R;
  2854. break;
  2855. case NVPTXISD::Suld2DArrayV4I32Clamp:
  2856. Opc = NVPTX::SULD_2D_ARRAY_V4I32_CLAMP_R;
  2857. break;
  2858. case NVPTXISD::Suld3DI8Clamp:
  2859. Opc = NVPTX::SULD_3D_I8_CLAMP_R;
  2860. break;
  2861. case NVPTXISD::Suld3DI16Clamp:
  2862. Opc = NVPTX::SULD_3D_I16_CLAMP_R;
  2863. break;
  2864. case NVPTXISD::Suld3DI32Clamp:
  2865. Opc = NVPTX::SULD_3D_I32_CLAMP_R;
  2866. break;
  2867. case NVPTXISD::Suld3DI64Clamp:
  2868. Opc = NVPTX::SULD_3D_I64_CLAMP_R;
  2869. break;
  2870. case NVPTXISD::Suld3DV2I8Clamp:
  2871. Opc = NVPTX::SULD_3D_V2I8_CLAMP_R;
  2872. break;
  2873. case NVPTXISD::Suld3DV2I16Clamp:
  2874. Opc = NVPTX::SULD_3D_V2I16_CLAMP_R;
  2875. break;
  2876. case NVPTXISD::Suld3DV2I32Clamp:
  2877. Opc = NVPTX::SULD_3D_V2I32_CLAMP_R;
  2878. break;
  2879. case NVPTXISD::Suld3DV2I64Clamp:
  2880. Opc = NVPTX::SULD_3D_V2I64_CLAMP_R;
  2881. break;
  2882. case NVPTXISD::Suld3DV4I8Clamp:
  2883. Opc = NVPTX::SULD_3D_V4I8_CLAMP_R;
  2884. break;
  2885. case NVPTXISD::Suld3DV4I16Clamp:
  2886. Opc = NVPTX::SULD_3D_V4I16_CLAMP_R;
  2887. break;
  2888. case NVPTXISD::Suld3DV4I32Clamp:
  2889. Opc = NVPTX::SULD_3D_V4I32_CLAMP_R;
  2890. break;
  2891. case NVPTXISD::Suld1DI8Trap:
  2892. Opc = NVPTX::SULD_1D_I8_TRAP_R;
  2893. break;
  2894. case NVPTXISD::Suld1DI16Trap:
  2895. Opc = NVPTX::SULD_1D_I16_TRAP_R;
  2896. break;
  2897. case NVPTXISD::Suld1DI32Trap:
  2898. Opc = NVPTX::SULD_1D_I32_TRAP_R;
  2899. break;
  2900. case NVPTXISD::Suld1DI64Trap:
  2901. Opc = NVPTX::SULD_1D_I64_TRAP_R;
  2902. break;
  2903. case NVPTXISD::Suld1DV2I8Trap:
  2904. Opc = NVPTX::SULD_1D_V2I8_TRAP_R;
  2905. break;
  2906. case NVPTXISD::Suld1DV2I16Trap:
  2907. Opc = NVPTX::SULD_1D_V2I16_TRAP_R;
  2908. break;
  2909. case NVPTXISD::Suld1DV2I32Trap:
  2910. Opc = NVPTX::SULD_1D_V2I32_TRAP_R;
  2911. break;
  2912. case NVPTXISD::Suld1DV2I64Trap:
  2913. Opc = NVPTX::SULD_1D_V2I64_TRAP_R;
  2914. break;
  2915. case NVPTXISD::Suld1DV4I8Trap:
  2916. Opc = NVPTX::SULD_1D_V4I8_TRAP_R;
  2917. break;
  2918. case NVPTXISD::Suld1DV4I16Trap:
  2919. Opc = NVPTX::SULD_1D_V4I16_TRAP_R;
  2920. break;
  2921. case NVPTXISD::Suld1DV4I32Trap:
  2922. Opc = NVPTX::SULD_1D_V4I32_TRAP_R;
  2923. break;
  2924. case NVPTXISD::Suld1DArrayI8Trap:
  2925. Opc = NVPTX::SULD_1D_ARRAY_I8_TRAP_R;
  2926. break;
  2927. case NVPTXISD::Suld1DArrayI16Trap:
  2928. Opc = NVPTX::SULD_1D_ARRAY_I16_TRAP_R;
  2929. break;
  2930. case NVPTXISD::Suld1DArrayI32Trap:
  2931. Opc = NVPTX::SULD_1D_ARRAY_I32_TRAP_R;
  2932. break;
  2933. case NVPTXISD::Suld1DArrayI64Trap:
  2934. Opc = NVPTX::SULD_1D_ARRAY_I64_TRAP_R;
  2935. break;
  2936. case NVPTXISD::Suld1DArrayV2I8Trap:
  2937. Opc = NVPTX::SULD_1D_ARRAY_V2I8_TRAP_R;
  2938. break;
  2939. case NVPTXISD::Suld1DArrayV2I16Trap:
  2940. Opc = NVPTX::SULD_1D_ARRAY_V2I16_TRAP_R;
  2941. break;
  2942. case NVPTXISD::Suld1DArrayV2I32Trap:
  2943. Opc = NVPTX::SULD_1D_ARRAY_V2I32_TRAP_R;
  2944. break;
  2945. case NVPTXISD::Suld1DArrayV2I64Trap:
  2946. Opc = NVPTX::SULD_1D_ARRAY_V2I64_TRAP_R;
  2947. break;
  2948. case NVPTXISD::Suld1DArrayV4I8Trap:
  2949. Opc = NVPTX::SULD_1D_ARRAY_V4I8_TRAP_R;
  2950. break;
  2951. case NVPTXISD::Suld1DArrayV4I16Trap:
  2952. Opc = NVPTX::SULD_1D_ARRAY_V4I16_TRAP_R;
  2953. break;
  2954. case NVPTXISD::Suld1DArrayV4I32Trap:
  2955. Opc = NVPTX::SULD_1D_ARRAY_V4I32_TRAP_R;
  2956. break;
  2957. case NVPTXISD::Suld2DI8Trap:
  2958. Opc = NVPTX::SULD_2D_I8_TRAP_R;
  2959. break;
  2960. case NVPTXISD::Suld2DI16Trap:
  2961. Opc = NVPTX::SULD_2D_I16_TRAP_R;
  2962. break;
  2963. case NVPTXISD::Suld2DI32Trap:
  2964. Opc = NVPTX::SULD_2D_I32_TRAP_R;
  2965. break;
  2966. case NVPTXISD::Suld2DI64Trap:
  2967. Opc = NVPTX::SULD_2D_I64_TRAP_R;
  2968. break;
  2969. case NVPTXISD::Suld2DV2I8Trap:
  2970. Opc = NVPTX::SULD_2D_V2I8_TRAP_R;
  2971. break;
  2972. case NVPTXISD::Suld2DV2I16Trap:
  2973. Opc = NVPTX::SULD_2D_V2I16_TRAP_R;
  2974. break;
  2975. case NVPTXISD::Suld2DV2I32Trap:
  2976. Opc = NVPTX::SULD_2D_V2I32_TRAP_R;
  2977. break;
  2978. case NVPTXISD::Suld2DV2I64Trap:
  2979. Opc = NVPTX::SULD_2D_V2I64_TRAP_R;
  2980. break;
  2981. case NVPTXISD::Suld2DV4I8Trap:
  2982. Opc = NVPTX::SULD_2D_V4I8_TRAP_R;
  2983. break;
  2984. case NVPTXISD::Suld2DV4I16Trap:
  2985. Opc = NVPTX::SULD_2D_V4I16_TRAP_R;
  2986. break;
  2987. case NVPTXISD::Suld2DV4I32Trap:
  2988. Opc = NVPTX::SULD_2D_V4I32_TRAP_R;
  2989. break;
  2990. case NVPTXISD::Suld2DArrayI8Trap:
  2991. Opc = NVPTX::SULD_2D_ARRAY_I8_TRAP_R;
  2992. break;
  2993. case NVPTXISD::Suld2DArrayI16Trap:
  2994. Opc = NVPTX::SULD_2D_ARRAY_I16_TRAP_R;
  2995. break;
  2996. case NVPTXISD::Suld2DArrayI32Trap:
  2997. Opc = NVPTX::SULD_2D_ARRAY_I32_TRAP_R;
  2998. break;
  2999. case NVPTXISD::Suld2DArrayI64Trap:
  3000. Opc = NVPTX::SULD_2D_ARRAY_I64_TRAP_R;
  3001. break;
  3002. case NVPTXISD::Suld2DArrayV2I8Trap:
  3003. Opc = NVPTX::SULD_2D_ARRAY_V2I8_TRAP_R;
  3004. break;
  3005. case NVPTXISD::Suld2DArrayV2I16Trap:
  3006. Opc = NVPTX::SULD_2D_ARRAY_V2I16_TRAP_R;
  3007. break;
  3008. case NVPTXISD::Suld2DArrayV2I32Trap:
  3009. Opc = NVPTX::SULD_2D_ARRAY_V2I32_TRAP_R;
  3010. break;
  3011. case NVPTXISD::Suld2DArrayV2I64Trap:
  3012. Opc = NVPTX::SULD_2D_ARRAY_V2I64_TRAP_R;
  3013. break;
  3014. case NVPTXISD::Suld2DArrayV4I8Trap:
  3015. Opc = NVPTX::SULD_2D_ARRAY_V4I8_TRAP_R;
  3016. break;
  3017. case NVPTXISD::Suld2DArrayV4I16Trap:
  3018. Opc = NVPTX::SULD_2D_ARRAY_V4I16_TRAP_R;
  3019. break;
  3020. case NVPTXISD::Suld2DArrayV4I32Trap:
  3021. Opc = NVPTX::SULD_2D_ARRAY_V4I32_TRAP_R;
  3022. break;
  3023. case NVPTXISD::Suld3DI8Trap:
  3024. Opc = NVPTX::SULD_3D_I8_TRAP_R;
  3025. break;
  3026. case NVPTXISD::Suld3DI16Trap:
  3027. Opc = NVPTX::SULD_3D_I16_TRAP_R;
  3028. break;
  3029. case NVPTXISD::Suld3DI32Trap:
  3030. Opc = NVPTX::SULD_3D_I32_TRAP_R;
  3031. break;
  3032. case NVPTXISD::Suld3DI64Trap:
  3033. Opc = NVPTX::SULD_3D_I64_TRAP_R;
  3034. break;
  3035. case NVPTXISD::Suld3DV2I8Trap:
  3036. Opc = NVPTX::SULD_3D_V2I8_TRAP_R;
  3037. break;
  3038. case NVPTXISD::Suld3DV2I16Trap:
  3039. Opc = NVPTX::SULD_3D_V2I16_TRAP_R;
  3040. break;
  3041. case NVPTXISD::Suld3DV2I32Trap:
  3042. Opc = NVPTX::SULD_3D_V2I32_TRAP_R;
  3043. break;
  3044. case NVPTXISD::Suld3DV2I64Trap:
  3045. Opc = NVPTX::SULD_3D_V2I64_TRAP_R;
  3046. break;
  3047. case NVPTXISD::Suld3DV4I8Trap:
  3048. Opc = NVPTX::SULD_3D_V4I8_TRAP_R;
  3049. break;
  3050. case NVPTXISD::Suld3DV4I16Trap:
  3051. Opc = NVPTX::SULD_3D_V4I16_TRAP_R;
  3052. break;
  3053. case NVPTXISD::Suld3DV4I32Trap:
  3054. Opc = NVPTX::SULD_3D_V4I32_TRAP_R;
  3055. break;
  3056. case NVPTXISD::Suld1DI8Zero:
  3057. Opc = NVPTX::SULD_1D_I8_ZERO_R;
  3058. break;
  3059. case NVPTXISD::Suld1DI16Zero:
  3060. Opc = NVPTX::SULD_1D_I16_ZERO_R;
  3061. break;
  3062. case NVPTXISD::Suld1DI32Zero:
  3063. Opc = NVPTX::SULD_1D_I32_ZERO_R;
  3064. break;
  3065. case NVPTXISD::Suld1DI64Zero:
  3066. Opc = NVPTX::SULD_1D_I64_ZERO_R;
  3067. break;
  3068. case NVPTXISD::Suld1DV2I8Zero:
  3069. Opc = NVPTX::SULD_1D_V2I8_ZERO_R;
  3070. break;
  3071. case NVPTXISD::Suld1DV2I16Zero:
  3072. Opc = NVPTX::SULD_1D_V2I16_ZERO_R;
  3073. break;
  3074. case NVPTXISD::Suld1DV2I32Zero:
  3075. Opc = NVPTX::SULD_1D_V2I32_ZERO_R;
  3076. break;
  3077. case NVPTXISD::Suld1DV2I64Zero:
  3078. Opc = NVPTX::SULD_1D_V2I64_ZERO_R;
  3079. break;
  3080. case NVPTXISD::Suld1DV4I8Zero:
  3081. Opc = NVPTX::SULD_1D_V4I8_ZERO_R;
  3082. break;
  3083. case NVPTXISD::Suld1DV4I16Zero:
  3084. Opc = NVPTX::SULD_1D_V4I16_ZERO_R;
  3085. break;
  3086. case NVPTXISD::Suld1DV4I32Zero:
  3087. Opc = NVPTX::SULD_1D_V4I32_ZERO_R;
  3088. break;
  3089. case NVPTXISD::Suld1DArrayI8Zero:
  3090. Opc = NVPTX::SULD_1D_ARRAY_I8_ZERO_R;
  3091. break;
  3092. case NVPTXISD::Suld1DArrayI16Zero:
  3093. Opc = NVPTX::SULD_1D_ARRAY_I16_ZERO_R;
  3094. break;
  3095. case NVPTXISD::Suld1DArrayI32Zero:
  3096. Opc = NVPTX::SULD_1D_ARRAY_I32_ZERO_R;
  3097. break;
  3098. case NVPTXISD::Suld1DArrayI64Zero:
  3099. Opc = NVPTX::SULD_1D_ARRAY_I64_ZERO_R;
  3100. break;
  3101. case NVPTXISD::Suld1DArrayV2I8Zero:
  3102. Opc = NVPTX::SULD_1D_ARRAY_V2I8_ZERO_R;
  3103. break;
  3104. case NVPTXISD::Suld1DArrayV2I16Zero:
  3105. Opc = NVPTX::SULD_1D_ARRAY_V2I16_ZERO_R;
  3106. break;
  3107. case NVPTXISD::Suld1DArrayV2I32Zero:
  3108. Opc = NVPTX::SULD_1D_ARRAY_V2I32_ZERO_R;
  3109. break;
  3110. case NVPTXISD::Suld1DArrayV2I64Zero:
  3111. Opc = NVPTX::SULD_1D_ARRAY_V2I64_ZERO_R;
  3112. break;
  3113. case NVPTXISD::Suld1DArrayV4I8Zero:
  3114. Opc = NVPTX::SULD_1D_ARRAY_V4I8_ZERO_R;
  3115. break;
  3116. case NVPTXISD::Suld1DArrayV4I16Zero:
  3117. Opc = NVPTX::SULD_1D_ARRAY_V4I16_ZERO_R;
  3118. break;
  3119. case NVPTXISD::Suld1DArrayV4I32Zero:
  3120. Opc = NVPTX::SULD_1D_ARRAY_V4I32_ZERO_R;
  3121. break;
  3122. case NVPTXISD::Suld2DI8Zero:
  3123. Opc = NVPTX::SULD_2D_I8_ZERO_R;
  3124. break;
  3125. case NVPTXISD::Suld2DI16Zero:
  3126. Opc = NVPTX::SULD_2D_I16_ZERO_R;
  3127. break;
  3128. case NVPTXISD::Suld2DI32Zero:
  3129. Opc = NVPTX::SULD_2D_I32_ZERO_R;
  3130. break;
  3131. case NVPTXISD::Suld2DI64Zero:
  3132. Opc = NVPTX::SULD_2D_I64_ZERO_R;
  3133. break;
  3134. case NVPTXISD::Suld2DV2I8Zero:
  3135. Opc = NVPTX::SULD_2D_V2I8_ZERO_R;
  3136. break;
  3137. case NVPTXISD::Suld2DV2I16Zero:
  3138. Opc = NVPTX::SULD_2D_V2I16_ZERO_R;
  3139. break;
  3140. case NVPTXISD::Suld2DV2I32Zero:
  3141. Opc = NVPTX::SULD_2D_V2I32_ZERO_R;
  3142. break;
  3143. case NVPTXISD::Suld2DV2I64Zero:
  3144. Opc = NVPTX::SULD_2D_V2I64_ZERO_R;
  3145. break;
  3146. case NVPTXISD::Suld2DV4I8Zero:
  3147. Opc = NVPTX::SULD_2D_V4I8_ZERO_R;
  3148. break;
  3149. case NVPTXISD::Suld2DV4I16Zero:
  3150. Opc = NVPTX::SULD_2D_V4I16_ZERO_R;
  3151. break;
  3152. case NVPTXISD::Suld2DV4I32Zero:
  3153. Opc = NVPTX::SULD_2D_V4I32_ZERO_R;
  3154. break;
  3155. case NVPTXISD::Suld2DArrayI8Zero:
  3156. Opc = NVPTX::SULD_2D_ARRAY_I8_ZERO_R;
  3157. break;
  3158. case NVPTXISD::Suld2DArrayI16Zero:
  3159. Opc = NVPTX::SULD_2D_ARRAY_I16_ZERO_R;
  3160. break;
  3161. case NVPTXISD::Suld2DArrayI32Zero:
  3162. Opc = NVPTX::SULD_2D_ARRAY_I32_ZERO_R;
  3163. break;
  3164. case NVPTXISD::Suld2DArrayI64Zero:
  3165. Opc = NVPTX::SULD_2D_ARRAY_I64_ZERO_R;
  3166. break;
  3167. case NVPTXISD::Suld2DArrayV2I8Zero:
  3168. Opc = NVPTX::SULD_2D_ARRAY_V2I8_ZERO_R;
  3169. break;
  3170. case NVPTXISD::Suld2DArrayV2I16Zero:
  3171. Opc = NVPTX::SULD_2D_ARRAY_V2I16_ZERO_R;
  3172. break;
  3173. case NVPTXISD::Suld2DArrayV2I32Zero:
  3174. Opc = NVPTX::SULD_2D_ARRAY_V2I32_ZERO_R;
  3175. break;
  3176. case NVPTXISD::Suld2DArrayV2I64Zero:
  3177. Opc = NVPTX::SULD_2D_ARRAY_V2I64_ZERO_R;
  3178. break;
  3179. case NVPTXISD::Suld2DArrayV4I8Zero:
  3180. Opc = NVPTX::SULD_2D_ARRAY_V4I8_ZERO_R;
  3181. break;
  3182. case NVPTXISD::Suld2DArrayV4I16Zero:
  3183. Opc = NVPTX::SULD_2D_ARRAY_V4I16_ZERO_R;
  3184. break;
  3185. case NVPTXISD::Suld2DArrayV4I32Zero:
  3186. Opc = NVPTX::SULD_2D_ARRAY_V4I32_ZERO_R;
  3187. break;
  3188. case NVPTXISD::Suld3DI8Zero:
  3189. Opc = NVPTX::SULD_3D_I8_ZERO_R;
  3190. break;
  3191. case NVPTXISD::Suld3DI16Zero:
  3192. Opc = NVPTX::SULD_3D_I16_ZERO_R;
  3193. break;
  3194. case NVPTXISD::Suld3DI32Zero:
  3195. Opc = NVPTX::SULD_3D_I32_ZERO_R;
  3196. break;
  3197. case NVPTXISD::Suld3DI64Zero:
  3198. Opc = NVPTX::SULD_3D_I64_ZERO_R;
  3199. break;
  3200. case NVPTXISD::Suld3DV2I8Zero:
  3201. Opc = NVPTX::SULD_3D_V2I8_ZERO_R;
  3202. break;
  3203. case NVPTXISD::Suld3DV2I16Zero:
  3204. Opc = NVPTX::SULD_3D_V2I16_ZERO_R;
  3205. break;
  3206. case NVPTXISD::Suld3DV2I32Zero:
  3207. Opc = NVPTX::SULD_3D_V2I32_ZERO_R;
  3208. break;
  3209. case NVPTXISD::Suld3DV2I64Zero:
  3210. Opc = NVPTX::SULD_3D_V2I64_ZERO_R;
  3211. break;
  3212. case NVPTXISD::Suld3DV4I8Zero:
  3213. Opc = NVPTX::SULD_3D_V4I8_ZERO_R;
  3214. break;
  3215. case NVPTXISD::Suld3DV4I16Zero:
  3216. Opc = NVPTX::SULD_3D_V4I16_ZERO_R;
  3217. break;
  3218. case NVPTXISD::Suld3DV4I32Zero:
  3219. Opc = NVPTX::SULD_3D_V4I32_ZERO_R;
  3220. break;
  3221. }
  3222. // Copy over operands
  3223. SmallVector<SDValue, 8> Ops(drop_begin(N->ops()));
  3224. Ops.push_back(N->getOperand(0)); // Move chain to the back.
  3225. ReplaceNode(N, CurDAG->getMachineNode(Opc, SDLoc(N), N->getVTList(), Ops));
  3226. return true;
  3227. }
  3228. /// SelectBFE - Look for instruction sequences that can be made more efficient
  3229. /// by using the 'bfe' (bit-field extract) PTX instruction
  3230. bool NVPTXDAGToDAGISel::tryBFE(SDNode *N) {
  3231. SDLoc DL(N);
  3232. SDValue LHS = N->getOperand(0);
  3233. SDValue RHS = N->getOperand(1);
  3234. SDValue Len;
  3235. SDValue Start;
  3236. SDValue Val;
  3237. bool IsSigned = false;
  3238. if (N->getOpcode() == ISD::AND) {
  3239. // Canonicalize the operands
  3240. // We want 'and %val, %mask'
  3241. if (isa<ConstantSDNode>(LHS) && !isa<ConstantSDNode>(RHS)) {
  3242. std::swap(LHS, RHS);
  3243. }
  3244. ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(RHS);
  3245. if (!Mask) {
  3246. // We need a constant mask on the RHS of the AND
  3247. return false;
  3248. }
  3249. // Extract the mask bits
  3250. uint64_t MaskVal = Mask->getZExtValue();
  3251. if (!isMask_64(MaskVal)) {
  3252. // We *could* handle shifted masks here, but doing so would require an
  3253. // 'and' operation to fix up the low-order bits so we would trade
  3254. // shr+and for bfe+and, which has the same throughput
  3255. return false;
  3256. }
  3257. // How many bits are in our mask?
  3258. uint64_t NumBits = countTrailingOnes(MaskVal);
  3259. Len = CurDAG->getTargetConstant(NumBits, DL, MVT::i32);
  3260. if (LHS.getOpcode() == ISD::SRL || LHS.getOpcode() == ISD::SRA) {
  3261. // We have a 'srl/and' pair, extract the effective start bit and length
  3262. Val = LHS.getNode()->getOperand(0);
  3263. Start = LHS.getNode()->getOperand(1);
  3264. ConstantSDNode *StartConst = dyn_cast<ConstantSDNode>(Start);
  3265. if (StartConst) {
  3266. uint64_t StartVal = StartConst->getZExtValue();
  3267. // How many "good" bits do we have left? "good" is defined here as bits
  3268. // that exist in the original value, not shifted in.
  3269. uint64_t GoodBits = Start.getValueSizeInBits() - StartVal;
  3270. if (NumBits > GoodBits) {
  3271. // Do not handle the case where bits have been shifted in. In theory
  3272. // we could handle this, but the cost is likely higher than just
  3273. // emitting the srl/and pair.
  3274. return false;
  3275. }
  3276. Start = CurDAG->getTargetConstant(StartVal, DL, MVT::i32);
  3277. } else {
  3278. // Do not handle the case where the shift amount (can be zero if no srl
  3279. // was found) is not constant. We could handle this case, but it would
  3280. // require run-time logic that would be more expensive than just
  3281. // emitting the srl/and pair.
  3282. return false;
  3283. }
  3284. } else {
  3285. // Do not handle the case where the LHS of the and is not a shift. While
  3286. // it would be trivial to handle this case, it would just transform
  3287. // 'and' -> 'bfe', but 'and' has higher-throughput.
  3288. return false;
  3289. }
  3290. } else if (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) {
  3291. if (LHS->getOpcode() == ISD::AND) {
  3292. ConstantSDNode *ShiftCnst = dyn_cast<ConstantSDNode>(RHS);
  3293. if (!ShiftCnst) {
  3294. // Shift amount must be constant
  3295. return false;
  3296. }
  3297. uint64_t ShiftAmt = ShiftCnst->getZExtValue();
  3298. SDValue AndLHS = LHS->getOperand(0);
  3299. SDValue AndRHS = LHS->getOperand(1);
  3300. // Canonicalize the AND to have the mask on the RHS
  3301. if (isa<ConstantSDNode>(AndLHS)) {
  3302. std::swap(AndLHS, AndRHS);
  3303. }
  3304. ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(AndRHS);
  3305. if (!MaskCnst) {
  3306. // Mask must be constant
  3307. return false;
  3308. }
  3309. uint64_t MaskVal = MaskCnst->getZExtValue();
  3310. uint64_t NumZeros;
  3311. uint64_t NumBits;
  3312. if (isMask_64(MaskVal)) {
  3313. NumZeros = 0;
  3314. // The number of bits in the result bitfield will be the number of
  3315. // trailing ones (the AND) minus the number of bits we shift off
  3316. NumBits = countTrailingOnes(MaskVal) - ShiftAmt;
  3317. } else if (isShiftedMask_64(MaskVal)) {
  3318. NumZeros = countTrailingZeros(MaskVal);
  3319. unsigned NumOnes = countTrailingOnes(MaskVal >> NumZeros);
  3320. // The number of bits in the result bitfield will be the number of
  3321. // trailing zeros plus the number of set bits in the mask minus the
  3322. // number of bits we shift off
  3323. NumBits = NumZeros + NumOnes - ShiftAmt;
  3324. } else {
  3325. // This is not a mask we can handle
  3326. return false;
  3327. }
  3328. if (ShiftAmt < NumZeros) {
  3329. // Handling this case would require extra logic that would make this
  3330. // transformation non-profitable
  3331. return false;
  3332. }
  3333. Val = AndLHS;
  3334. Start = CurDAG->getTargetConstant(ShiftAmt, DL, MVT::i32);
  3335. Len = CurDAG->getTargetConstant(NumBits, DL, MVT::i32);
  3336. } else if (LHS->getOpcode() == ISD::SHL) {
  3337. // Here, we have a pattern like:
  3338. //
  3339. // (sra (shl val, NN), MM)
  3340. // or
  3341. // (srl (shl val, NN), MM)
  3342. //
  3343. // If MM >= NN, we can efficiently optimize this with bfe
  3344. Val = LHS->getOperand(0);
  3345. SDValue ShlRHS = LHS->getOperand(1);
  3346. ConstantSDNode *ShlCnst = dyn_cast<ConstantSDNode>(ShlRHS);
  3347. if (!ShlCnst) {
  3348. // Shift amount must be constant
  3349. return false;
  3350. }
  3351. uint64_t InnerShiftAmt = ShlCnst->getZExtValue();
  3352. SDValue ShrRHS = RHS;
  3353. ConstantSDNode *ShrCnst = dyn_cast<ConstantSDNode>(ShrRHS);
  3354. if (!ShrCnst) {
  3355. // Shift amount must be constant
  3356. return false;
  3357. }
  3358. uint64_t OuterShiftAmt = ShrCnst->getZExtValue();
  3359. // To avoid extra codegen and be profitable, we need Outer >= Inner
  3360. if (OuterShiftAmt < InnerShiftAmt) {
  3361. return false;
  3362. }
  3363. // If the outer shift is more than the type size, we have no bitfield to
  3364. // extract (since we also check that the inner shift is <= the outer shift
  3365. // then this also implies that the inner shift is < the type size)
  3366. if (OuterShiftAmt >= Val.getValueSizeInBits()) {
  3367. return false;
  3368. }
  3369. Start = CurDAG->getTargetConstant(OuterShiftAmt - InnerShiftAmt, DL,
  3370. MVT::i32);
  3371. Len = CurDAG->getTargetConstant(Val.getValueSizeInBits() - OuterShiftAmt,
  3372. DL, MVT::i32);
  3373. if (N->getOpcode() == ISD::SRA) {
  3374. // If we have a arithmetic right shift, we need to use the signed bfe
  3375. // variant
  3376. IsSigned = true;
  3377. }
  3378. } else {
  3379. // No can do...
  3380. return false;
  3381. }
  3382. } else {
  3383. // No can do...
  3384. return false;
  3385. }
  3386. unsigned Opc;
  3387. // For the BFE operations we form here from "and" and "srl", always use the
  3388. // unsigned variants.
  3389. if (Val.getValueType() == MVT::i32) {
  3390. if (IsSigned) {
  3391. Opc = NVPTX::BFE_S32rii;
  3392. } else {
  3393. Opc = NVPTX::BFE_U32rii;
  3394. }
  3395. } else if (Val.getValueType() == MVT::i64) {
  3396. if (IsSigned) {
  3397. Opc = NVPTX::BFE_S64rii;
  3398. } else {
  3399. Opc = NVPTX::BFE_U64rii;
  3400. }
  3401. } else {
  3402. // We cannot handle this type
  3403. return false;
  3404. }
  3405. SDValue Ops[] = {
  3406. Val, Start, Len
  3407. };
  3408. ReplaceNode(N, CurDAG->getMachineNode(Opc, DL, N->getVTList(), Ops));
  3409. return true;
  3410. }
  3411. // SelectDirectAddr - Match a direct address for DAG.
  3412. // A direct address could be a globaladdress or externalsymbol.
  3413. bool NVPTXDAGToDAGISel::SelectDirectAddr(SDValue N, SDValue &Address) {
  3414. // Return true if TGA or ES.
  3415. if (N.getOpcode() == ISD::TargetGlobalAddress ||
  3416. N.getOpcode() == ISD::TargetExternalSymbol) {
  3417. Address = N;
  3418. return true;
  3419. }
  3420. if (N.getOpcode() == NVPTXISD::Wrapper) {
  3421. Address = N.getOperand(0);
  3422. return true;
  3423. }
  3424. // addrspacecast(MoveParam(arg_symbol) to addrspace(PARAM)) -> arg_symbol
  3425. if (AddrSpaceCastSDNode *CastN = dyn_cast<AddrSpaceCastSDNode>(N)) {
  3426. if (CastN->getSrcAddressSpace() == ADDRESS_SPACE_GENERIC &&
  3427. CastN->getDestAddressSpace() == ADDRESS_SPACE_PARAM &&
  3428. CastN->getOperand(0).getOpcode() == NVPTXISD::MoveParam)
  3429. return SelectDirectAddr(CastN->getOperand(0).getOperand(0), Address);
  3430. }
  3431. return false;
  3432. }
  3433. // symbol+offset
  3434. bool NVPTXDAGToDAGISel::SelectADDRsi_imp(
  3435. SDNode *OpNode, SDValue Addr, SDValue &Base, SDValue &Offset, MVT mvt) {
  3436. if (Addr.getOpcode() == ISD::ADD) {
  3437. if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) {
  3438. SDValue base = Addr.getOperand(0);
  3439. if (SelectDirectAddr(base, Base)) {
  3440. Offset = CurDAG->getTargetConstant(CN->getZExtValue(), SDLoc(OpNode),
  3441. mvt);
  3442. return true;
  3443. }
  3444. }
  3445. }
  3446. return false;
  3447. }
  3448. // symbol+offset
  3449. bool NVPTXDAGToDAGISel::SelectADDRsi(SDNode *OpNode, SDValue Addr,
  3450. SDValue &Base, SDValue &Offset) {
  3451. return SelectADDRsi_imp(OpNode, Addr, Base, Offset, MVT::i32);
  3452. }
  3453. // symbol+offset
  3454. bool NVPTXDAGToDAGISel::SelectADDRsi64(SDNode *OpNode, SDValue Addr,
  3455. SDValue &Base, SDValue &Offset) {
  3456. return SelectADDRsi_imp(OpNode, Addr, Base, Offset, MVT::i64);
  3457. }
  3458. // register+offset
  3459. bool NVPTXDAGToDAGISel::SelectADDRri_imp(
  3460. SDNode *OpNode, SDValue Addr, SDValue &Base, SDValue &Offset, MVT mvt) {
  3461. if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
  3462. Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), mvt);
  3463. Offset = CurDAG->getTargetConstant(0, SDLoc(OpNode), mvt);
  3464. return true;
  3465. }
  3466. if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
  3467. Addr.getOpcode() == ISD::TargetGlobalAddress)
  3468. return false; // direct calls.
  3469. if (Addr.getOpcode() == ISD::ADD) {
  3470. if (SelectDirectAddr(Addr.getOperand(0), Addr)) {
  3471. return false;
  3472. }
  3473. if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) {
  3474. if (FrameIndexSDNode *FIN =
  3475. dyn_cast<FrameIndexSDNode>(Addr.getOperand(0)))
  3476. // Constant offset from frame ref.
  3477. Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), mvt);
  3478. else
  3479. Base = Addr.getOperand(0);
  3480. Offset = CurDAG->getTargetConstant(CN->getZExtValue(), SDLoc(OpNode),
  3481. mvt);
  3482. return true;
  3483. }
  3484. }
  3485. return false;
  3486. }
  3487. // register+offset
  3488. bool NVPTXDAGToDAGISel::SelectADDRri(SDNode *OpNode, SDValue Addr,
  3489. SDValue &Base, SDValue &Offset) {
  3490. return SelectADDRri_imp(OpNode, Addr, Base, Offset, MVT::i32);
  3491. }
  3492. // register+offset
  3493. bool NVPTXDAGToDAGISel::SelectADDRri64(SDNode *OpNode, SDValue Addr,
  3494. SDValue &Base, SDValue &Offset) {
  3495. return SelectADDRri_imp(OpNode, Addr, Base, Offset, MVT::i64);
  3496. }
  3497. bool NVPTXDAGToDAGISel::ChkMemSDNodeAddressSpace(SDNode *N,
  3498. unsigned int spN) const {
  3499. const Value *Src = nullptr;
  3500. if (MemSDNode *mN = dyn_cast<MemSDNode>(N)) {
  3501. if (spN == 0 && mN->getMemOperand()->getPseudoValue())
  3502. return true;
  3503. Src = mN->getMemOperand()->getValue();
  3504. }
  3505. if (!Src)
  3506. return false;
  3507. if (auto *PT = dyn_cast<PointerType>(Src->getType()))
  3508. return (PT->getAddressSpace() == spN);
  3509. return false;
  3510. }
  3511. /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
  3512. /// inline asm expressions.
  3513. bool NVPTXDAGToDAGISel::SelectInlineAsmMemoryOperand(
  3514. const SDValue &Op, unsigned ConstraintID, std::vector<SDValue> &OutOps) {
  3515. SDValue Op0, Op1;
  3516. switch (ConstraintID) {
  3517. default:
  3518. return true;
  3519. case InlineAsm::Constraint_m: // memory
  3520. if (SelectDirectAddr(Op, Op0)) {
  3521. OutOps.push_back(Op0);
  3522. OutOps.push_back(CurDAG->getTargetConstant(0, SDLoc(Op), MVT::i32));
  3523. return false;
  3524. }
  3525. if (SelectADDRri(Op.getNode(), Op, Op0, Op1)) {
  3526. OutOps.push_back(Op0);
  3527. OutOps.push_back(Op1);
  3528. return false;
  3529. }
  3530. break;
  3531. }
  3532. return true;
  3533. }
  3534. /// GetConvertOpcode - Returns the CVT_ instruction opcode that implements a
  3535. /// conversion from \p SrcTy to \p DestTy.
  3536. unsigned NVPTXDAGToDAGISel::GetConvertOpcode(MVT DestTy, MVT SrcTy,
  3537. bool IsSigned) {
  3538. switch (SrcTy.SimpleTy) {
  3539. default:
  3540. llvm_unreachable("Unhandled source type");
  3541. case MVT::i8:
  3542. switch (DestTy.SimpleTy) {
  3543. default:
  3544. llvm_unreachable("Unhandled dest type");
  3545. case MVT::i16:
  3546. return IsSigned ? NVPTX::CVT_s16_s8 : NVPTX::CVT_u16_u8;
  3547. case MVT::i32:
  3548. return IsSigned ? NVPTX::CVT_s32_s8 : NVPTX::CVT_u32_u8;
  3549. case MVT::i64:
  3550. return IsSigned ? NVPTX::CVT_s64_s8 : NVPTX::CVT_u64_u8;
  3551. }
  3552. case MVT::i16:
  3553. switch (DestTy.SimpleTy) {
  3554. default:
  3555. llvm_unreachable("Unhandled dest type");
  3556. case MVT::i8:
  3557. return IsSigned ? NVPTX::CVT_s8_s16 : NVPTX::CVT_u8_u16;
  3558. case MVT::i32:
  3559. return IsSigned ? NVPTX::CVT_s32_s16 : NVPTX::CVT_u32_u16;
  3560. case MVT::i64:
  3561. return IsSigned ? NVPTX::CVT_s64_s16 : NVPTX::CVT_u64_u16;
  3562. }
  3563. case MVT::i32:
  3564. switch (DestTy.SimpleTy) {
  3565. default:
  3566. llvm_unreachable("Unhandled dest type");
  3567. case MVT::i8:
  3568. return IsSigned ? NVPTX::CVT_s8_s32 : NVPTX::CVT_u8_u32;
  3569. case MVT::i16:
  3570. return IsSigned ? NVPTX::CVT_s16_s32 : NVPTX::CVT_u16_u32;
  3571. case MVT::i64:
  3572. return IsSigned ? NVPTX::CVT_s64_s32 : NVPTX::CVT_u64_u32;
  3573. }
  3574. case MVT::i64:
  3575. switch (DestTy.SimpleTy) {
  3576. default:
  3577. llvm_unreachable("Unhandled dest type");
  3578. case MVT::i8:
  3579. return IsSigned ? NVPTX::CVT_s8_s64 : NVPTX::CVT_u8_u64;
  3580. case MVT::i16:
  3581. return IsSigned ? NVPTX::CVT_s16_s64 : NVPTX::CVT_u16_u64;
  3582. case MVT::i32:
  3583. return IsSigned ? NVPTX::CVT_s32_s64 : NVPTX::CVT_u32_u64;
  3584. }
  3585. }
  3586. }