AArch64Disassembler.cpp 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084
  1. //===- AArch64Disassembler.cpp - Disassembler for AArch64 -----------------===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. //
  10. //===----------------------------------------------------------------------===//
  11. #include "AArch64Disassembler.h"
  12. #include "AArch64ExternalSymbolizer.h"
  13. #include "MCTargetDesc/AArch64AddressingModes.h"
  14. #include "MCTargetDesc/AArch64MCTargetDesc.h"
  15. #include "TargetInfo/AArch64TargetInfo.h"
  16. #include "Utils/AArch64BaseInfo.h"
  17. #include "llvm-c/Disassembler.h"
  18. #include "llvm/MC/MCDecoderOps.h"
  19. #include "llvm/MC/MCDisassembler/MCRelocationInfo.h"
  20. #include "llvm/MC/MCInst.h"
  21. #include "llvm/MC/MCInstrDesc.h"
  22. #include "llvm/MC/MCRegisterInfo.h"
  23. #include "llvm/MC/MCSubtargetInfo.h"
  24. #include "llvm/MC/TargetRegistry.h"
  25. #include "llvm/Support/Compiler.h"
  26. #include "llvm/Support/Debug.h"
  27. #include "llvm/Support/ErrorHandling.h"
  28. #include <algorithm>
  29. #include <memory>
  30. using namespace llvm;
  31. #define DEBUG_TYPE "aarch64-disassembler"
  32. // Pull DecodeStatus and its enum values into the global namespace.
  33. using DecodeStatus = MCDisassembler::DecodeStatus;
  34. // Forward declare these because the autogenerated code will reference them.
  35. // Definitions are further down.
  36. static DecodeStatus DecodeFPR128RegisterClass(MCInst &Inst, unsigned RegNo,
  37. uint64_t Address,
  38. const MCDisassembler *Decoder);
  39. static DecodeStatus DecodeFPR128_loRegisterClass(MCInst &Inst, unsigned RegNo,
  40. uint64_t Address,
  41. const MCDisassembler *Decoder);
  42. static DecodeStatus DecodeFPR64RegisterClass(MCInst &Inst, unsigned RegNo,
  43. uint64_t Address,
  44. const MCDisassembler *Decoder);
  45. static DecodeStatus DecodeFPR32RegisterClass(MCInst &Inst, unsigned RegNo,
  46. uint64_t Address,
  47. const MCDisassembler *Decoder);
  48. static DecodeStatus DecodeFPR16RegisterClass(MCInst &Inst, unsigned RegNo,
  49. uint64_t Address,
  50. const MCDisassembler *Decoder);
  51. static DecodeStatus DecodeFPR8RegisterClass(MCInst &Inst, unsigned RegNo,
  52. uint64_t Address,
  53. const MCDisassembler *Decoder);
  54. static DecodeStatus
  55. DecodeGPR64commonRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
  56. const MCDisassembler *Decoder);
  57. static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst, unsigned RegNo,
  58. uint64_t Address,
  59. const MCDisassembler *Decoder);
  60. static DecodeStatus
  61. DecodeGPR64x8ClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
  62. const MCDisassembler *Decoder);
  63. static DecodeStatus DecodeGPR64spRegisterClass(MCInst &Inst, unsigned RegNo,
  64. uint64_t Address,
  65. const MCDisassembler *Decoder);
  66. static DecodeStatus
  67. DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst &Inst, unsigned RegNo,
  68. uint64_t Address, const void *Decoder);
  69. static DecodeStatus
  70. DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst &Inst, unsigned RegNo,
  71. uint64_t Address,
  72. const MCDisassembler *Decoder);
  73. static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst, unsigned RegNo,
  74. uint64_t Address,
  75. const MCDisassembler *Decoder);
  76. static DecodeStatus DecodeGPR32spRegisterClass(MCInst &Inst, unsigned RegNo,
  77. uint64_t Address,
  78. const MCDisassembler *Decoder);
  79. static DecodeStatus DecodeQQRegisterClass(MCInst &Inst, unsigned RegNo,
  80. uint64_t Address,
  81. const MCDisassembler *Decoder);
  82. static DecodeStatus DecodeQQQRegisterClass(MCInst &Inst, unsigned RegNo,
  83. uint64_t Address,
  84. const MCDisassembler *Decoder);
  85. static DecodeStatus DecodeQQQQRegisterClass(MCInst &Inst, unsigned RegNo,
  86. uint64_t Address,
  87. const MCDisassembler *Decoder);
  88. static DecodeStatus DecodeDDRegisterClass(MCInst &Inst, unsigned RegNo,
  89. uint64_t Address,
  90. const MCDisassembler *Decoder);
  91. static DecodeStatus DecodeDDDRegisterClass(MCInst &Inst, unsigned RegNo,
  92. uint64_t Address,
  93. const MCDisassembler *Decoder);
  94. static DecodeStatus DecodeDDDDRegisterClass(MCInst &Inst, unsigned RegNo,
  95. uint64_t Address,
  96. const MCDisassembler *Decoder);
  97. static DecodeStatus DecodeZPRRegisterClass(MCInst &Inst, unsigned RegNo,
  98. uint64_t Address,
  99. const MCDisassembler *Decoder);
  100. static DecodeStatus DecodeZPR_4bRegisterClass(MCInst &Inst, unsigned RegNo,
  101. uint64_t Address,
  102. const MCDisassembler *Decoder);
  103. static DecodeStatus DecodeZPR_3bRegisterClass(MCInst &Inst, unsigned RegNo,
  104. uint64_t Address,
  105. const MCDisassembler *Decoder);
  106. static DecodeStatus DecodeZPR2RegisterClass(MCInst &Inst, unsigned RegNo,
  107. uint64_t Address,
  108. const MCDisassembler *Decoder);
  109. static DecodeStatus DecodeZPR3RegisterClass(MCInst &Inst, unsigned RegNo,
  110. uint64_t Address,
  111. const MCDisassembler *Decoder);
  112. static DecodeStatus DecodeZPR4RegisterClass(MCInst &Inst, unsigned RegNo,
  113. uint64_t Address,
  114. const MCDisassembler *Decoder);
  115. static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst &Inst, unsigned RegNo,
  116. uint64_t Address,
  117. const void *Decoder);
  118. static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst &Inst, unsigned RegNo,
  119. uint64_t Address,
  120. const void *Decoder);
  121. static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst &Inst, unsigned RegNo,
  122. uint64_t Address,
  123. const void *Decoder);
  124. static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst &Inst, unsigned RegNo,
  125. uint64_t Address,
  126. const void *Decoder);
  127. template <unsigned NumBitsForTile>
  128. static DecodeStatus DecodeMatrixTile(MCInst &Inst, unsigned RegNo,
  129. uint64_t Address,
  130. const MCDisassembler *Decoder);
  131. static DecodeStatus
  132. DecodeMatrixTileListRegisterClass(MCInst &Inst, unsigned RegMask,
  133. uint64_t Address,
  134. const MCDisassembler *Decoder);
  135. static DecodeStatus DecodePPRRegisterClass(MCInst &Inst, unsigned RegNo,
  136. uint64_t Address,
  137. const MCDisassembler *Decoder);
  138. static DecodeStatus DecodePPR_3bRegisterClass(MCInst &Inst, unsigned RegNo,
  139. uint64_t Address,
  140. const MCDisassembler *Decoder);
  141. static DecodeStatus
  142. DecodePPR_p8to15RegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
  143. const MCDisassembler *Decoder);
  144. static DecodeStatus DecodePPR2RegisterClass(MCInst &Inst, unsigned RegNo,
  145. uint64_t Address,
  146. const void *Decoder);
  147. static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst &Inst, unsigned RegNo,
  148. uint64_t Address,
  149. const void *Decoder);
  150. static DecodeStatus DecodeFixedPointScaleImm32(MCInst &Inst, unsigned Imm,
  151. uint64_t Address,
  152. const MCDisassembler *Decoder);
  153. static DecodeStatus DecodeFixedPointScaleImm64(MCInst &Inst, unsigned Imm,
  154. uint64_t Address,
  155. const MCDisassembler *Decoder);
  156. static DecodeStatus DecodePCRelLabel19(MCInst &Inst, unsigned Imm,
  157. uint64_t Address,
  158. const MCDisassembler *Decoder);
  159. static DecodeStatus DecodeMemExtend(MCInst &Inst, unsigned Imm,
  160. uint64_t Address,
  161. const MCDisassembler *Decoder);
  162. static DecodeStatus DecodeMRSSystemRegister(MCInst &Inst, unsigned Imm,
  163. uint64_t Address,
  164. const MCDisassembler *Decoder);
  165. static DecodeStatus DecodeMSRSystemRegister(MCInst &Inst, unsigned Imm,
  166. uint64_t Address,
  167. const MCDisassembler *Decoder);
  168. static DecodeStatus
  169. DecodeThreeAddrSRegInstruction(MCInst &Inst, uint32_t insn, uint64_t Address,
  170. const MCDisassembler *Decoder);
  171. static DecodeStatus DecodeMoveImmInstruction(MCInst &Inst, uint32_t insn,
  172. uint64_t Address,
  173. const MCDisassembler *Decoder);
  174. static DecodeStatus
  175. DecodeUnsignedLdStInstruction(MCInst &Inst, uint32_t insn, uint64_t Address,
  176. const MCDisassembler *Decoder);
  177. static DecodeStatus DecodeSignedLdStInstruction(MCInst &Inst, uint32_t insn,
  178. uint64_t Address,
  179. const MCDisassembler *Decoder);
  180. static DecodeStatus
  181. DecodeExclusiveLdStInstruction(MCInst &Inst, uint32_t insn, uint64_t Address,
  182. const MCDisassembler *Decoder);
  183. static DecodeStatus DecodePairLdStInstruction(MCInst &Inst, uint32_t insn,
  184. uint64_t Address,
  185. const MCDisassembler *Decoder);
  186. static DecodeStatus DecodeAuthLoadInstruction(MCInst &Inst, uint32_t insn,
  187. uint64_t Address,
  188. const MCDisassembler *Decoder);
  189. static DecodeStatus DecodeAddSubERegInstruction(MCInst &Inst, uint32_t insn,
  190. uint64_t Address,
  191. const MCDisassembler *Decoder);
  192. static DecodeStatus DecodeLogicalImmInstruction(MCInst &Inst, uint32_t insn,
  193. uint64_t Address,
  194. const MCDisassembler *Decoder);
  195. static DecodeStatus DecodeModImmInstruction(MCInst &Inst, uint32_t insn,
  196. uint64_t Address,
  197. const MCDisassembler *Decoder);
  198. static DecodeStatus DecodeModImmTiedInstruction(MCInst &Inst, uint32_t insn,
  199. uint64_t Address,
  200. const MCDisassembler *Decoder);
  201. static DecodeStatus DecodeAdrInstruction(MCInst &Inst, uint32_t insn,
  202. uint64_t Address,
  203. const MCDisassembler *Decoder);
  204. static DecodeStatus DecodeAddSubImmShift(MCInst &Inst, uint32_t insn,
  205. uint64_t Address,
  206. const MCDisassembler *Decoder);
  207. static DecodeStatus DecodeUnconditionalBranch(MCInst &Inst, uint32_t insn,
  208. uint64_t Address,
  209. const MCDisassembler *Decoder);
  210. static DecodeStatus
  211. DecodeSystemPStateImm0_15Instruction(MCInst &Inst, uint32_t insn,
  212. uint64_t Address,
  213. const MCDisassembler *Decoder);
  214. static DecodeStatus
  215. DecodeSystemPStateImm0_1Instruction(MCInst &Inst, uint32_t insn,
  216. uint64_t Address,
  217. const MCDisassembler *Decoder);
  218. static DecodeStatus DecodeTestAndBranch(MCInst &Inst, uint32_t insn,
  219. uint64_t Address,
  220. const MCDisassembler *Decoder);
  221. static DecodeStatus DecodeFMOVLaneInstruction(MCInst &Inst, unsigned Insn,
  222. uint64_t Address,
  223. const MCDisassembler *Decoder);
  224. static DecodeStatus DecodeVecShiftR64Imm(MCInst &Inst, unsigned Imm,
  225. uint64_t Addr,
  226. const MCDisassembler *Decoder);
  227. static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst &Inst, unsigned Imm,
  228. uint64_t Addr,
  229. const MCDisassembler *Decoder);
  230. static DecodeStatus DecodeVecShiftR32Imm(MCInst &Inst, unsigned Imm,
  231. uint64_t Addr,
  232. const MCDisassembler *Decoder);
  233. static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst &Inst, unsigned Imm,
  234. uint64_t Addr,
  235. const MCDisassembler *Decoder);
  236. static DecodeStatus DecodeVecShiftR16Imm(MCInst &Inst, unsigned Imm,
  237. uint64_t Addr,
  238. const MCDisassembler *Decoder);
  239. static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst &Inst, unsigned Imm,
  240. uint64_t Addr,
  241. const MCDisassembler *Decoder);
  242. static DecodeStatus DecodeVecShiftR8Imm(MCInst &Inst, unsigned Imm,
  243. uint64_t Addr,
  244. const MCDisassembler *Decoder);
  245. static DecodeStatus DecodeVecShiftL64Imm(MCInst &Inst, unsigned Imm,
  246. uint64_t Addr,
  247. const MCDisassembler *Decoder);
  248. static DecodeStatus DecodeVecShiftL32Imm(MCInst &Inst, unsigned Imm,
  249. uint64_t Addr,
  250. const MCDisassembler *Decoder);
  251. static DecodeStatus DecodeVecShiftL16Imm(MCInst &Inst, unsigned Imm,
  252. uint64_t Addr,
  253. const MCDisassembler *Decoder);
  254. static DecodeStatus DecodeVecShiftL8Imm(MCInst &Inst, unsigned Imm,
  255. uint64_t Addr,
  256. const MCDisassembler *Decoder);
  257. static DecodeStatus
  258. DecodeWSeqPairsClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  259. const MCDisassembler *Decoder);
  260. static DecodeStatus
  261. DecodeXSeqPairsClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  262. const MCDisassembler *Decoder);
  263. static DecodeStatus DecodeSyspXzrInstruction(MCInst &Inst, uint32_t insn,
  264. uint64_t Addr,
  265. const MCDisassembler *Decoder);
  266. static DecodeStatus
  267. DecodeSVELogicalImmInstruction(MCInst &Inst, uint32_t insn, uint64_t Address,
  268. const MCDisassembler *Decoder);
  269. template <int Bits>
  270. static DecodeStatus DecodeSImm(MCInst &Inst, uint64_t Imm, uint64_t Address,
  271. const MCDisassembler *Decoder);
  272. template <int ElementWidth>
  273. static DecodeStatus DecodeImm8OptLsl(MCInst &Inst, unsigned Imm, uint64_t Addr,
  274. const MCDisassembler *Decoder);
  275. static DecodeStatus DecodeSVEIncDecImm(MCInst &Inst, unsigned Imm,
  276. uint64_t Addr,
  277. const MCDisassembler *Decoder);
  278. static DecodeStatus DecodeSVCROp(MCInst &Inst, unsigned Imm, uint64_t Address,
  279. const MCDisassembler *Decoder);
  280. static DecodeStatus DecodeCPYMemOpInstruction(MCInst &Inst, uint32_t insn,
  281. uint64_t Addr,
  282. const MCDisassembler *Decoder);
  283. static DecodeStatus DecodeSETMemOpInstruction(MCInst &Inst, uint32_t insn,
  284. uint64_t Addr,
  285. const MCDisassembler *Decoder);
  286. static DecodeStatus DecodePRFMRegInstruction(MCInst &Inst, uint32_t insn,
  287. uint64_t Address,
  288. const MCDisassembler *Decoder);
  289. #include "AArch64GenDisassemblerTables.inc"
  290. #include "AArch64GenInstrInfo.inc"
  291. #define Success MCDisassembler::Success
  292. #define Fail MCDisassembler::Fail
  293. #define SoftFail MCDisassembler::SoftFail
  294. static MCDisassembler *createAArch64Disassembler(const Target &T,
  295. const MCSubtargetInfo &STI,
  296. MCContext &Ctx) {
  297. return new AArch64Disassembler(STI, Ctx, T.createMCInstrInfo());
  298. }
  299. DecodeStatus AArch64Disassembler::getInstruction(MCInst &MI, uint64_t &Size,
  300. ArrayRef<uint8_t> Bytes,
  301. uint64_t Address,
  302. raw_ostream &CS) const {
  303. CommentStream = &CS;
  304. Size = 0;
  305. // We want to read exactly 4 bytes of data.
  306. if (Bytes.size() < 4)
  307. return Fail;
  308. Size = 4;
  309. // Encoded as a small-endian 32-bit word in the stream.
  310. uint32_t Insn =
  311. (Bytes[3] << 24) | (Bytes[2] << 16) | (Bytes[1] << 8) | (Bytes[0] << 0);
  312. const uint8_t *Tables[] = {DecoderTable32, DecoderTableFallback32};
  313. for (const auto *Table : Tables) {
  314. DecodeStatus Result =
  315. decodeInstruction(Table, MI, Insn, Address, this, STI);
  316. const MCInstrDesc &Desc = MCII->get(MI.getOpcode());
  317. // For Scalable Matrix Extension (SME) instructions that have an implicit
  318. // operand for the accumulator (ZA) or implicit immediate zero which isn't
  319. // encoded, manually insert operand.
  320. for (unsigned i = 0; i < Desc.getNumOperands(); i++) {
  321. if (Desc.operands()[i].OperandType == MCOI::OPERAND_REGISTER) {
  322. switch (Desc.operands()[i].RegClass) {
  323. default:
  324. break;
  325. case AArch64::MPRRegClassID:
  326. MI.insert(MI.begin() + i, MCOperand::createReg(AArch64::ZA));
  327. break;
  328. case AArch64::MPR8RegClassID:
  329. MI.insert(MI.begin() + i, MCOperand::createReg(AArch64::ZAB0));
  330. break;
  331. case AArch64::ZTRRegClassID:
  332. MI.insert(MI.begin() + i, MCOperand::createReg(AArch64::ZT0));
  333. break;
  334. }
  335. } else if (Desc.operands()[i].OperandType ==
  336. AArch64::OPERAND_IMPLICIT_IMM_0) {
  337. MI.insert(MI.begin() + i, MCOperand::createImm(0));
  338. }
  339. }
  340. if (MI.getOpcode() == AArch64::LDR_ZA ||
  341. MI.getOpcode() == AArch64::STR_ZA) {
  342. // Spill and fill instructions have a single immediate used for both
  343. // the vector select offset and optional memory offset. Replicate
  344. // the decoded immediate.
  345. const MCOperand &Imm4Op = MI.getOperand(2);
  346. assert(Imm4Op.isImm() && "Unexpected operand type!");
  347. MI.addOperand(Imm4Op);
  348. }
  349. if (Result != MCDisassembler::Fail)
  350. return Result;
  351. }
  352. return MCDisassembler::Fail;
  353. }
  354. uint64_t AArch64Disassembler::suggestBytesToSkip(ArrayRef<uint8_t> Bytes,
  355. uint64_t Address) const {
  356. // AArch64 instructions are always 4 bytes wide, so there's no point
  357. // in skipping any smaller number of bytes if an instruction can't
  358. // be decoded.
  359. return 4;
  360. }
  361. static MCSymbolizer *
  362. createAArch64ExternalSymbolizer(const Triple &TT, LLVMOpInfoCallback GetOpInfo,
  363. LLVMSymbolLookupCallback SymbolLookUp,
  364. void *DisInfo, MCContext *Ctx,
  365. std::unique_ptr<MCRelocationInfo> &&RelInfo) {
  366. return new AArch64ExternalSymbolizer(*Ctx, std::move(RelInfo), GetOpInfo,
  367. SymbolLookUp, DisInfo);
  368. }
  369. extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAArch64Disassembler() {
  370. TargetRegistry::RegisterMCDisassembler(getTheAArch64leTarget(),
  371. createAArch64Disassembler);
  372. TargetRegistry::RegisterMCDisassembler(getTheAArch64beTarget(),
  373. createAArch64Disassembler);
  374. TargetRegistry::RegisterMCSymbolizer(getTheAArch64leTarget(),
  375. createAArch64ExternalSymbolizer);
  376. TargetRegistry::RegisterMCSymbolizer(getTheAArch64beTarget(),
  377. createAArch64ExternalSymbolizer);
  378. TargetRegistry::RegisterMCDisassembler(getTheAArch64_32Target(),
  379. createAArch64Disassembler);
  380. TargetRegistry::RegisterMCSymbolizer(getTheAArch64_32Target(),
  381. createAArch64ExternalSymbolizer);
  382. TargetRegistry::RegisterMCDisassembler(getTheARM64Target(),
  383. createAArch64Disassembler);
  384. TargetRegistry::RegisterMCSymbolizer(getTheARM64Target(),
  385. createAArch64ExternalSymbolizer);
  386. TargetRegistry::RegisterMCDisassembler(getTheARM64_32Target(),
  387. createAArch64Disassembler);
  388. TargetRegistry::RegisterMCSymbolizer(getTheARM64_32Target(),
  389. createAArch64ExternalSymbolizer);
  390. }
  391. static DecodeStatus DecodeFPR128RegisterClass(MCInst &Inst, unsigned RegNo,
  392. uint64_t Addr,
  393. const MCDisassembler *Decoder) {
  394. if (RegNo > 31)
  395. return Fail;
  396. unsigned Register =
  397. AArch64MCRegisterClasses[AArch64::FPR128RegClassID].getRegister(RegNo);
  398. Inst.addOperand(MCOperand::createReg(Register));
  399. return Success;
  400. }
  401. static DecodeStatus
  402. DecodeFPR128_loRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  403. const MCDisassembler *Decoder) {
  404. if (RegNo > 15)
  405. return Fail;
  406. return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder);
  407. }
  408. static DecodeStatus DecodeFPR64RegisterClass(MCInst &Inst, unsigned RegNo,
  409. uint64_t Addr,
  410. const MCDisassembler *Decoder) {
  411. if (RegNo > 31)
  412. return Fail;
  413. unsigned Register =
  414. AArch64MCRegisterClasses[AArch64::FPR64RegClassID].getRegister(RegNo);
  415. Inst.addOperand(MCOperand::createReg(Register));
  416. return Success;
  417. }
  418. static DecodeStatus DecodeFPR32RegisterClass(MCInst &Inst, unsigned RegNo,
  419. uint64_t Addr,
  420. const MCDisassembler *Decoder) {
  421. if (RegNo > 31)
  422. return Fail;
  423. unsigned Register =
  424. AArch64MCRegisterClasses[AArch64::FPR32RegClassID].getRegister(RegNo);
  425. Inst.addOperand(MCOperand::createReg(Register));
  426. return Success;
  427. }
  428. static DecodeStatus DecodeFPR16RegisterClass(MCInst &Inst, unsigned RegNo,
  429. uint64_t Addr,
  430. const MCDisassembler *Decoder) {
  431. if (RegNo > 31)
  432. return Fail;
  433. unsigned Register =
  434. AArch64MCRegisterClasses[AArch64::FPR16RegClassID].getRegister(RegNo);
  435. Inst.addOperand(MCOperand::createReg(Register));
  436. return Success;
  437. }
  438. static DecodeStatus DecodeFPR8RegisterClass(MCInst &Inst, unsigned RegNo,
  439. uint64_t Addr,
  440. const MCDisassembler *Decoder) {
  441. if (RegNo > 31)
  442. return Fail;
  443. unsigned Register =
  444. AArch64MCRegisterClasses[AArch64::FPR8RegClassID].getRegister(RegNo);
  445. Inst.addOperand(MCOperand::createReg(Register));
  446. return Success;
  447. }
  448. static DecodeStatus
  449. DecodeGPR64commonRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  450. const MCDisassembler *Decoder) {
  451. if (RegNo > 30)
  452. return Fail;
  453. unsigned Register =
  454. AArch64MCRegisterClasses[AArch64::GPR64commonRegClassID].getRegister(
  455. RegNo);
  456. Inst.addOperand(MCOperand::createReg(Register));
  457. return Success;
  458. }
  459. static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst, unsigned RegNo,
  460. uint64_t Addr,
  461. const MCDisassembler *Decoder) {
  462. if (RegNo > 31)
  463. return Fail;
  464. unsigned Register =
  465. AArch64MCRegisterClasses[AArch64::GPR64RegClassID].getRegister(RegNo);
  466. Inst.addOperand(MCOperand::createReg(Register));
  467. return Success;
  468. }
  469. static DecodeStatus
  470. DecodeGPR64x8ClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
  471. const MCDisassembler *Decoder) {
  472. if (RegNo > 22)
  473. return Fail;
  474. if (RegNo & 1)
  475. return Fail;
  476. unsigned Register =
  477. AArch64MCRegisterClasses[AArch64::GPR64x8ClassRegClassID].getRegister(
  478. RegNo >> 1);
  479. Inst.addOperand(MCOperand::createReg(Register));
  480. return Success;
  481. }
  482. static DecodeStatus DecodeGPR64spRegisterClass(MCInst &Inst, unsigned RegNo,
  483. uint64_t Addr,
  484. const MCDisassembler *Decoder) {
  485. if (RegNo > 31)
  486. return Fail;
  487. unsigned Register =
  488. AArch64MCRegisterClasses[AArch64::GPR64spRegClassID].getRegister(RegNo);
  489. Inst.addOperand(MCOperand::createReg(Register));
  490. return Success;
  491. }
  492. static DecodeStatus
  493. DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst &Inst, unsigned RegNo,
  494. uint64_t Addr, const void *Decoder) {
  495. if (RegNo > 3)
  496. return Fail;
  497. unsigned Register =
  498. AArch64MCRegisterClasses[AArch64::MatrixIndexGPR32_8_11RegClassID]
  499. .getRegister(RegNo);
  500. Inst.addOperand(MCOperand::createReg(Register));
  501. return Success;
  502. }
  503. static DecodeStatus
  504. DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst &Inst, unsigned RegNo,
  505. uint64_t Addr,
  506. const MCDisassembler *Decoder) {
  507. if (RegNo > 3)
  508. return Fail;
  509. unsigned Register =
  510. AArch64MCRegisterClasses[AArch64::MatrixIndexGPR32_12_15RegClassID]
  511. .getRegister(RegNo);
  512. Inst.addOperand(MCOperand::createReg(Register));
  513. return Success;
  514. }
  515. static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst, unsigned RegNo,
  516. uint64_t Addr,
  517. const MCDisassembler *Decoder) {
  518. if (RegNo > 31)
  519. return Fail;
  520. unsigned Register =
  521. AArch64MCRegisterClasses[AArch64::GPR32RegClassID].getRegister(RegNo);
  522. Inst.addOperand(MCOperand::createReg(Register));
  523. return Success;
  524. }
  525. static DecodeStatus DecodeGPR32spRegisterClass(MCInst &Inst, unsigned RegNo,
  526. uint64_t Addr,
  527. const MCDisassembler *Decoder) {
  528. if (RegNo > 31)
  529. return Fail;
  530. unsigned Register =
  531. AArch64MCRegisterClasses[AArch64::GPR32spRegClassID].getRegister(RegNo);
  532. Inst.addOperand(MCOperand::createReg(Register));
  533. return Success;
  534. }
  535. static DecodeStatus DecodeZPRRegisterClass(MCInst &Inst, unsigned RegNo,
  536. uint64_t Address,
  537. const MCDisassembler *Decoder) {
  538. if (RegNo > 31)
  539. return Fail;
  540. unsigned Register =
  541. AArch64MCRegisterClasses[AArch64::ZPRRegClassID].getRegister(RegNo);
  542. Inst.addOperand(MCOperand::createReg(Register));
  543. return Success;
  544. }
  545. static DecodeStatus DecodeZPR_4bRegisterClass(MCInst &Inst, unsigned RegNo,
  546. uint64_t Address,
  547. const MCDisassembler *Decoder) {
  548. if (RegNo > 15)
  549. return Fail;
  550. return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
  551. }
  552. static DecodeStatus DecodeZPR_3bRegisterClass(MCInst &Inst, unsigned RegNo,
  553. uint64_t Address,
  554. const MCDisassembler *Decoder) {
  555. if (RegNo > 7)
  556. return Fail;
  557. return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
  558. }
  559. static DecodeStatus DecodeZPR2RegisterClass(MCInst &Inst, unsigned RegNo,
  560. uint64_t Address,
  561. const MCDisassembler *Decoder) {
  562. if (RegNo > 31)
  563. return Fail;
  564. unsigned Register =
  565. AArch64MCRegisterClasses[AArch64::ZPR2RegClassID].getRegister(RegNo);
  566. Inst.addOperand(MCOperand::createReg(Register));
  567. return Success;
  568. }
  569. static DecodeStatus DecodeZPR3RegisterClass(MCInst &Inst, unsigned RegNo,
  570. uint64_t Address,
  571. const MCDisassembler *Decoder) {
  572. if (RegNo > 31)
  573. return Fail;
  574. unsigned Register =
  575. AArch64MCRegisterClasses[AArch64::ZPR3RegClassID].getRegister(RegNo);
  576. Inst.addOperand(MCOperand::createReg(Register));
  577. return Success;
  578. }
  579. static DecodeStatus DecodeZPR4RegisterClass(MCInst &Inst, unsigned RegNo,
  580. uint64_t Address,
  581. const MCDisassembler *Decoder) {
  582. if (RegNo > 31)
  583. return Fail;
  584. unsigned Register =
  585. AArch64MCRegisterClasses[AArch64::ZPR4RegClassID].getRegister(RegNo);
  586. Inst.addOperand(MCOperand::createReg(Register));
  587. return Success;
  588. }
  589. static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst &Inst, unsigned RegNo,
  590. uint64_t Address,
  591. const void *Decoder) {
  592. if (RegNo * 2 > 30)
  593. return Fail;
  594. unsigned Register =
  595. AArch64MCRegisterClasses[AArch64::ZPR2RegClassID].getRegister(RegNo * 2);
  596. Inst.addOperand(MCOperand::createReg(Register));
  597. return Success;
  598. }
  599. static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst &Inst, unsigned RegNo,
  600. uint64_t Address,
  601. const void *Decoder) {
  602. if (RegNo * 4 > 28)
  603. return Fail;
  604. unsigned Register =
  605. AArch64MCRegisterClasses[AArch64::ZPR4RegClassID].getRegister(RegNo * 4);
  606. Inst.addOperand(MCOperand::createReg(Register));
  607. return Success;
  608. }
  609. static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst &Inst, unsigned RegNo,
  610. uint64_t Address,
  611. const void *Decoder) {
  612. if (RegNo > 15)
  613. return Fail;
  614. unsigned Register =
  615. AArch64MCRegisterClasses[AArch64::ZPR2StridedRegClassID].getRegister(
  616. RegNo);
  617. Inst.addOperand(MCOperand::createReg(Register));
  618. return Success;
  619. }
  620. static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst &Inst, unsigned RegNo,
  621. uint64_t Address,
  622. const void *Decoder) {
  623. if (RegNo > 7)
  624. return Fail;
  625. unsigned Register =
  626. AArch64MCRegisterClasses[AArch64::ZPR4StridedRegClassID].getRegister(
  627. RegNo);
  628. Inst.addOperand(MCOperand::createReg(Register));
  629. return Success;
  630. }
  631. static DecodeStatus
  632. DecodeMatrixTileListRegisterClass(MCInst &Inst, unsigned RegMask,
  633. uint64_t Address,
  634. const MCDisassembler *Decoder) {
  635. if (RegMask > 0xFF)
  636. return Fail;
  637. Inst.addOperand(MCOperand::createImm(RegMask));
  638. return Success;
  639. }
  640. static const SmallVector<SmallVector<unsigned, 16>, 5>
  641. MatrixZATileDecoderTable = {
  642. {AArch64::ZAB0},
  643. {AArch64::ZAH0, AArch64::ZAH1},
  644. {AArch64::ZAS0, AArch64::ZAS1, AArch64::ZAS2, AArch64::ZAS3},
  645. {AArch64::ZAD0, AArch64::ZAD1, AArch64::ZAD2, AArch64::ZAD3,
  646. AArch64::ZAD4, AArch64::ZAD5, AArch64::ZAD6, AArch64::ZAD7},
  647. {AArch64::ZAQ0, AArch64::ZAQ1, AArch64::ZAQ2, AArch64::ZAQ3,
  648. AArch64::ZAQ4, AArch64::ZAQ5, AArch64::ZAQ6, AArch64::ZAQ7,
  649. AArch64::ZAQ8, AArch64::ZAQ9, AArch64::ZAQ10, AArch64::ZAQ11,
  650. AArch64::ZAQ12, AArch64::ZAQ13, AArch64::ZAQ14, AArch64::ZAQ15}};
  651. template <unsigned NumBitsForTile>
  652. static DecodeStatus DecodeMatrixTile(MCInst &Inst, unsigned RegNo,
  653. uint64_t Address,
  654. const MCDisassembler *Decoder) {
  655. unsigned LastReg = (1 << NumBitsForTile) - 1;
  656. if (RegNo > LastReg)
  657. return Fail;
  658. Inst.addOperand(
  659. MCOperand::createReg(MatrixZATileDecoderTable[NumBitsForTile][RegNo]));
  660. return Success;
  661. }
  662. static DecodeStatus DecodePPRRegisterClass(MCInst &Inst, unsigned RegNo,
  663. uint64_t Addr,
  664. const MCDisassembler *Decoder) {
  665. if (RegNo > 15)
  666. return Fail;
  667. unsigned Register =
  668. AArch64MCRegisterClasses[AArch64::PPRRegClassID].getRegister(RegNo);
  669. Inst.addOperand(MCOperand::createReg(Register));
  670. return Success;
  671. }
  672. static DecodeStatus DecodePPR_3bRegisterClass(MCInst &Inst, unsigned RegNo,
  673. uint64_t Addr,
  674. const MCDisassembler *Decoder) {
  675. if (RegNo > 7)
  676. return Fail;
  677. // Just reuse the PPR decode table
  678. return DecodePPRRegisterClass(Inst, RegNo, Addr, Decoder);
  679. }
  680. static DecodeStatus
  681. DecodePPR_p8to15RegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  682. const MCDisassembler *Decoder) {
  683. if (RegNo > 7)
  684. return Fail;
  685. // Just reuse the PPR decode table
  686. return DecodePPRRegisterClass(Inst, RegNo + 8, Addr, Decoder);
  687. }
  688. static DecodeStatus DecodePPR2RegisterClass(MCInst &Inst, unsigned RegNo,
  689. uint64_t Address,
  690. const void *Decoder) {
  691. if (RegNo > 15)
  692. return Fail;
  693. unsigned Register =
  694. AArch64MCRegisterClasses[AArch64::PPR2RegClassID].getRegister(RegNo);
  695. Inst.addOperand(MCOperand::createReg(Register));
  696. return Success;
  697. }
  698. static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst &Inst, unsigned RegNo,
  699. uint64_t Address,
  700. const void *Decoder) {
  701. if ((RegNo * 2) > 14)
  702. return Fail;
  703. unsigned Register =
  704. AArch64MCRegisterClasses[AArch64::PPR2RegClassID].getRegister(RegNo * 2);
  705. Inst.addOperand(MCOperand::createReg(Register));
  706. return Success;
  707. }
  708. static DecodeStatus DecodeQQRegisterClass(MCInst &Inst, unsigned RegNo,
  709. uint64_t Addr,
  710. const MCDisassembler *Decoder) {
  711. if (RegNo > 31)
  712. return Fail;
  713. unsigned Register =
  714. AArch64MCRegisterClasses[AArch64::QQRegClassID].getRegister(RegNo);
  715. Inst.addOperand(MCOperand::createReg(Register));
  716. return Success;
  717. }
  718. static DecodeStatus DecodeQQQRegisterClass(MCInst &Inst, unsigned RegNo,
  719. uint64_t Addr,
  720. const MCDisassembler *Decoder) {
  721. if (RegNo > 31)
  722. return Fail;
  723. unsigned Register =
  724. AArch64MCRegisterClasses[AArch64::QQQRegClassID].getRegister(RegNo);
  725. Inst.addOperand(MCOperand::createReg(Register));
  726. return Success;
  727. }
  728. static DecodeStatus DecodeQQQQRegisterClass(MCInst &Inst, unsigned RegNo,
  729. uint64_t Addr,
  730. const MCDisassembler *Decoder) {
  731. if (RegNo > 31)
  732. return Fail;
  733. unsigned Register =
  734. AArch64MCRegisterClasses[AArch64::QQQQRegClassID].getRegister(RegNo);
  735. Inst.addOperand(MCOperand::createReg(Register));
  736. return Success;
  737. }
  738. static DecodeStatus DecodeDDRegisterClass(MCInst &Inst, unsigned RegNo,
  739. uint64_t Addr,
  740. const MCDisassembler *Decoder) {
  741. if (RegNo > 31)
  742. return Fail;
  743. unsigned Register =
  744. AArch64MCRegisterClasses[AArch64::DDRegClassID].getRegister(RegNo);
  745. Inst.addOperand(MCOperand::createReg(Register));
  746. return Success;
  747. }
  748. static DecodeStatus DecodeDDDRegisterClass(MCInst &Inst, unsigned RegNo,
  749. uint64_t Addr,
  750. const MCDisassembler *Decoder) {
  751. if (RegNo > 31)
  752. return Fail;
  753. unsigned Register =
  754. AArch64MCRegisterClasses[AArch64::DDDRegClassID].getRegister(RegNo);
  755. Inst.addOperand(MCOperand::createReg(Register));
  756. return Success;
  757. }
  758. static DecodeStatus DecodeDDDDRegisterClass(MCInst &Inst, unsigned RegNo,
  759. uint64_t Addr,
  760. const MCDisassembler *Decoder) {
  761. if (RegNo > 31)
  762. return Fail;
  763. unsigned Register =
  764. AArch64MCRegisterClasses[AArch64::DDDDRegClassID].getRegister(RegNo);
  765. Inst.addOperand(MCOperand::createReg(Register));
  766. return Success;
  767. }
  768. static DecodeStatus DecodeFixedPointScaleImm32(MCInst &Inst, unsigned Imm,
  769. uint64_t Addr,
  770. const MCDisassembler *Decoder) {
  771. // scale{5} is asserted as 1 in tblgen.
  772. Imm |= 0x20;
  773. Inst.addOperand(MCOperand::createImm(64 - Imm));
  774. return Success;
  775. }
  776. static DecodeStatus DecodeFixedPointScaleImm64(MCInst &Inst, unsigned Imm,
  777. uint64_t Addr,
  778. const MCDisassembler *Decoder) {
  779. Inst.addOperand(MCOperand::createImm(64 - Imm));
  780. return Success;
  781. }
  782. static DecodeStatus DecodePCRelLabel19(MCInst &Inst, unsigned Imm,
  783. uint64_t Addr,
  784. const MCDisassembler *Decoder) {
  785. int64_t ImmVal = Imm;
  786. // Sign-extend 19-bit immediate.
  787. if (ImmVal & (1 << (19 - 1)))
  788. ImmVal |= ~((1LL << 19) - 1);
  789. if (!Decoder->tryAddingSymbolicOperand(
  790. Inst, ImmVal * 4, Addr, Inst.getOpcode() != AArch64::LDRXl, 0, 0, 4))
  791. Inst.addOperand(MCOperand::createImm(ImmVal));
  792. return Success;
  793. }
  794. static DecodeStatus DecodeMemExtend(MCInst &Inst, unsigned Imm,
  795. uint64_t Address,
  796. const MCDisassembler *Decoder) {
  797. Inst.addOperand(MCOperand::createImm((Imm >> 1) & 1));
  798. Inst.addOperand(MCOperand::createImm(Imm & 1));
  799. return Success;
  800. }
  801. static DecodeStatus DecodeMRSSystemRegister(MCInst &Inst, unsigned Imm,
  802. uint64_t Address,
  803. const MCDisassembler *Decoder) {
  804. Inst.addOperand(MCOperand::createImm(Imm));
  805. // Every system register in the encoding space is valid with the syntax
  806. // S<op0>_<op1>_<Cn>_<Cm>_<op2>, so decoding system registers always succeeds.
  807. return Success;
  808. }
  809. static DecodeStatus DecodeMSRSystemRegister(MCInst &Inst, unsigned Imm,
  810. uint64_t Address,
  811. const MCDisassembler *Decoder) {
  812. Inst.addOperand(MCOperand::createImm(Imm));
  813. return Success;
  814. }
  815. static DecodeStatus DecodeFMOVLaneInstruction(MCInst &Inst, unsigned Insn,
  816. uint64_t Address,
  817. const MCDisassembler *Decoder) {
  818. // This decoder exists to add the dummy Lane operand to the MCInst, which must
  819. // be 1 in assembly but has no other real manifestation.
  820. unsigned Rd = fieldFromInstruction(Insn, 0, 5);
  821. unsigned Rn = fieldFromInstruction(Insn, 5, 5);
  822. unsigned IsToVec = fieldFromInstruction(Insn, 16, 1);
  823. if (IsToVec) {
  824. DecodeFPR128RegisterClass(Inst, Rd, Address, Decoder);
  825. DecodeGPR64RegisterClass(Inst, Rn, Address, Decoder);
  826. } else {
  827. DecodeGPR64RegisterClass(Inst, Rd, Address, Decoder);
  828. DecodeFPR128RegisterClass(Inst, Rn, Address, Decoder);
  829. }
  830. // Add the lane
  831. Inst.addOperand(MCOperand::createImm(1));
  832. return Success;
  833. }
  834. static DecodeStatus DecodeVecShiftRImm(MCInst &Inst, unsigned Imm,
  835. unsigned Add) {
  836. Inst.addOperand(MCOperand::createImm(Add - Imm));
  837. return Success;
  838. }
  839. static DecodeStatus DecodeVecShiftLImm(MCInst &Inst, unsigned Imm,
  840. unsigned Add) {
  841. Inst.addOperand(MCOperand::createImm((Imm + Add) & (Add - 1)));
  842. return Success;
  843. }
  844. static DecodeStatus DecodeVecShiftR64Imm(MCInst &Inst, unsigned Imm,
  845. uint64_t Addr,
  846. const MCDisassembler *Decoder) {
  847. return DecodeVecShiftRImm(Inst, Imm, 64);
  848. }
  849. static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst &Inst, unsigned Imm,
  850. uint64_t Addr,
  851. const MCDisassembler *Decoder) {
  852. return DecodeVecShiftRImm(Inst, Imm | 0x20, 64);
  853. }
  854. static DecodeStatus DecodeVecShiftR32Imm(MCInst &Inst, unsigned Imm,
  855. uint64_t Addr,
  856. const MCDisassembler *Decoder) {
  857. return DecodeVecShiftRImm(Inst, Imm, 32);
  858. }
  859. static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst &Inst, unsigned Imm,
  860. uint64_t Addr,
  861. const MCDisassembler *Decoder) {
  862. return DecodeVecShiftRImm(Inst, Imm | 0x10, 32);
  863. }
  864. static DecodeStatus DecodeVecShiftR16Imm(MCInst &Inst, unsigned Imm,
  865. uint64_t Addr,
  866. const MCDisassembler *Decoder) {
  867. return DecodeVecShiftRImm(Inst, Imm, 16);
  868. }
  869. static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst &Inst, unsigned Imm,
  870. uint64_t Addr,
  871. const MCDisassembler *Decoder) {
  872. return DecodeVecShiftRImm(Inst, Imm | 0x8, 16);
  873. }
  874. static DecodeStatus DecodeVecShiftR8Imm(MCInst &Inst, unsigned Imm,
  875. uint64_t Addr,
  876. const MCDisassembler *Decoder) {
  877. return DecodeVecShiftRImm(Inst, Imm, 8);
  878. }
  879. static DecodeStatus DecodeVecShiftL64Imm(MCInst &Inst, unsigned Imm,
  880. uint64_t Addr,
  881. const MCDisassembler *Decoder) {
  882. return DecodeVecShiftLImm(Inst, Imm, 64);
  883. }
  884. static DecodeStatus DecodeVecShiftL32Imm(MCInst &Inst, unsigned Imm,
  885. uint64_t Addr,
  886. const MCDisassembler *Decoder) {
  887. return DecodeVecShiftLImm(Inst, Imm, 32);
  888. }
  889. static DecodeStatus DecodeVecShiftL16Imm(MCInst &Inst, unsigned Imm,
  890. uint64_t Addr,
  891. const MCDisassembler *Decoder) {
  892. return DecodeVecShiftLImm(Inst, Imm, 16);
  893. }
  894. static DecodeStatus DecodeVecShiftL8Imm(MCInst &Inst, unsigned Imm,
  895. uint64_t Addr,
  896. const MCDisassembler *Decoder) {
  897. return DecodeVecShiftLImm(Inst, Imm, 8);
  898. }
  899. static DecodeStatus
  900. DecodeThreeAddrSRegInstruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  901. const MCDisassembler *Decoder) {
  902. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  903. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  904. unsigned Rm = fieldFromInstruction(insn, 16, 5);
  905. unsigned shiftHi = fieldFromInstruction(insn, 22, 2);
  906. unsigned shiftLo = fieldFromInstruction(insn, 10, 6);
  907. unsigned shift = (shiftHi << 6) | shiftLo;
  908. switch (Inst.getOpcode()) {
  909. default:
  910. return Fail;
  911. case AArch64::ADDWrs:
  912. case AArch64::ADDSWrs:
  913. case AArch64::SUBWrs:
  914. case AArch64::SUBSWrs:
  915. // if shift == '11' then ReservedValue()
  916. if (shiftHi == 0x3)
  917. return Fail;
  918. [[fallthrough]];
  919. case AArch64::ANDWrs:
  920. case AArch64::ANDSWrs:
  921. case AArch64::BICWrs:
  922. case AArch64::BICSWrs:
  923. case AArch64::ORRWrs:
  924. case AArch64::ORNWrs:
  925. case AArch64::EORWrs:
  926. case AArch64::EONWrs: {
  927. // if sf == '0' and imm6<5> == '1' then ReservedValue()
  928. if (shiftLo >> 5 == 1)
  929. return Fail;
  930. DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
  931. DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
  932. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  933. break;
  934. }
  935. case AArch64::ADDXrs:
  936. case AArch64::ADDSXrs:
  937. case AArch64::SUBXrs:
  938. case AArch64::SUBSXrs:
  939. // if shift == '11' then ReservedValue()
  940. if (shiftHi == 0x3)
  941. return Fail;
  942. [[fallthrough]];
  943. case AArch64::ANDXrs:
  944. case AArch64::ANDSXrs:
  945. case AArch64::BICXrs:
  946. case AArch64::BICSXrs:
  947. case AArch64::ORRXrs:
  948. case AArch64::ORNXrs:
  949. case AArch64::EORXrs:
  950. case AArch64::EONXrs:
  951. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  952. DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
  953. DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
  954. break;
  955. }
  956. Inst.addOperand(MCOperand::createImm(shift));
  957. return Success;
  958. }
  959. static DecodeStatus DecodeMoveImmInstruction(MCInst &Inst, uint32_t insn,
  960. uint64_t Addr,
  961. const MCDisassembler *Decoder) {
  962. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  963. unsigned imm = fieldFromInstruction(insn, 5, 16);
  964. unsigned shift = fieldFromInstruction(insn, 21, 2);
  965. shift <<= 4;
  966. switch (Inst.getOpcode()) {
  967. default:
  968. return Fail;
  969. case AArch64::MOVZWi:
  970. case AArch64::MOVNWi:
  971. case AArch64::MOVKWi:
  972. if (shift & (1U << 5))
  973. return Fail;
  974. DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
  975. break;
  976. case AArch64::MOVZXi:
  977. case AArch64::MOVNXi:
  978. case AArch64::MOVKXi:
  979. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  980. break;
  981. }
  982. if (Inst.getOpcode() == AArch64::MOVKWi ||
  983. Inst.getOpcode() == AArch64::MOVKXi)
  984. Inst.addOperand(Inst.getOperand(0));
  985. Inst.addOperand(MCOperand::createImm(imm));
  986. Inst.addOperand(MCOperand::createImm(shift));
  987. return Success;
  988. }
  989. static DecodeStatus
  990. DecodeUnsignedLdStInstruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  991. const MCDisassembler *Decoder) {
  992. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  993. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  994. unsigned offset = fieldFromInstruction(insn, 10, 12);
  995. switch (Inst.getOpcode()) {
  996. default:
  997. return Fail;
  998. case AArch64::PRFMui:
  999. // Rt is an immediate in prefetch.
  1000. Inst.addOperand(MCOperand::createImm(Rt));
  1001. break;
  1002. case AArch64::STRBBui:
  1003. case AArch64::LDRBBui:
  1004. case AArch64::LDRSBWui:
  1005. case AArch64::STRHHui:
  1006. case AArch64::LDRHHui:
  1007. case AArch64::LDRSHWui:
  1008. case AArch64::STRWui:
  1009. case AArch64::LDRWui:
  1010. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1011. break;
  1012. case AArch64::LDRSBXui:
  1013. case AArch64::LDRSHXui:
  1014. case AArch64::LDRSWui:
  1015. case AArch64::STRXui:
  1016. case AArch64::LDRXui:
  1017. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1018. break;
  1019. case AArch64::LDRQui:
  1020. case AArch64::STRQui:
  1021. DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
  1022. break;
  1023. case AArch64::LDRDui:
  1024. case AArch64::STRDui:
  1025. DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1026. break;
  1027. case AArch64::LDRSui:
  1028. case AArch64::STRSui:
  1029. DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1030. break;
  1031. case AArch64::LDRHui:
  1032. case AArch64::STRHui:
  1033. DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
  1034. break;
  1035. case AArch64::LDRBui:
  1036. case AArch64::STRBui:
  1037. DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
  1038. break;
  1039. }
  1040. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1041. if (!Decoder->tryAddingSymbolicOperand(Inst, offset, Addr, Fail, 0, 0, 4))
  1042. Inst.addOperand(MCOperand::createImm(offset));
  1043. return Success;
  1044. }
  1045. static DecodeStatus DecodeSignedLdStInstruction(MCInst &Inst, uint32_t insn,
  1046. uint64_t Addr,
  1047. const MCDisassembler *Decoder) {
  1048. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  1049. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1050. int64_t offset = fieldFromInstruction(insn, 12, 9);
  1051. // offset is a 9-bit signed immediate, so sign extend it to
  1052. // fill the unsigned.
  1053. if (offset & (1 << (9 - 1)))
  1054. offset |= ~((1LL << 9) - 1);
  1055. // First operand is always the writeback to the address register, if needed.
  1056. switch (Inst.getOpcode()) {
  1057. default:
  1058. break;
  1059. case AArch64::LDRSBWpre:
  1060. case AArch64::LDRSHWpre:
  1061. case AArch64::STRBBpre:
  1062. case AArch64::LDRBBpre:
  1063. case AArch64::STRHHpre:
  1064. case AArch64::LDRHHpre:
  1065. case AArch64::STRWpre:
  1066. case AArch64::LDRWpre:
  1067. case AArch64::LDRSBWpost:
  1068. case AArch64::LDRSHWpost:
  1069. case AArch64::STRBBpost:
  1070. case AArch64::LDRBBpost:
  1071. case AArch64::STRHHpost:
  1072. case AArch64::LDRHHpost:
  1073. case AArch64::STRWpost:
  1074. case AArch64::LDRWpost:
  1075. case AArch64::LDRSBXpre:
  1076. case AArch64::LDRSHXpre:
  1077. case AArch64::STRXpre:
  1078. case AArch64::LDRSWpre:
  1079. case AArch64::LDRXpre:
  1080. case AArch64::LDRSBXpost:
  1081. case AArch64::LDRSHXpost:
  1082. case AArch64::STRXpost:
  1083. case AArch64::LDRSWpost:
  1084. case AArch64::LDRXpost:
  1085. case AArch64::LDRQpre:
  1086. case AArch64::STRQpre:
  1087. case AArch64::LDRQpost:
  1088. case AArch64::STRQpost:
  1089. case AArch64::LDRDpre:
  1090. case AArch64::STRDpre:
  1091. case AArch64::LDRDpost:
  1092. case AArch64::STRDpost:
  1093. case AArch64::LDRSpre:
  1094. case AArch64::STRSpre:
  1095. case AArch64::LDRSpost:
  1096. case AArch64::STRSpost:
  1097. case AArch64::LDRHpre:
  1098. case AArch64::STRHpre:
  1099. case AArch64::LDRHpost:
  1100. case AArch64::STRHpost:
  1101. case AArch64::LDRBpre:
  1102. case AArch64::STRBpre:
  1103. case AArch64::LDRBpost:
  1104. case AArch64::STRBpost:
  1105. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1106. break;
  1107. }
  1108. switch (Inst.getOpcode()) {
  1109. default:
  1110. return Fail;
  1111. case AArch64::PRFUMi:
  1112. // Rt is an immediate in prefetch.
  1113. Inst.addOperand(MCOperand::createImm(Rt));
  1114. break;
  1115. case AArch64::STURBBi:
  1116. case AArch64::LDURBBi:
  1117. case AArch64::LDURSBWi:
  1118. case AArch64::STURHHi:
  1119. case AArch64::LDURHHi:
  1120. case AArch64::LDURSHWi:
  1121. case AArch64::STURWi:
  1122. case AArch64::LDURWi:
  1123. case AArch64::LDTRSBWi:
  1124. case AArch64::LDTRSHWi:
  1125. case AArch64::STTRWi:
  1126. case AArch64::LDTRWi:
  1127. case AArch64::STTRHi:
  1128. case AArch64::LDTRHi:
  1129. case AArch64::LDTRBi:
  1130. case AArch64::STTRBi:
  1131. case AArch64::LDRSBWpre:
  1132. case AArch64::LDRSHWpre:
  1133. case AArch64::STRBBpre:
  1134. case AArch64::LDRBBpre:
  1135. case AArch64::STRHHpre:
  1136. case AArch64::LDRHHpre:
  1137. case AArch64::STRWpre:
  1138. case AArch64::LDRWpre:
  1139. case AArch64::LDRSBWpost:
  1140. case AArch64::LDRSHWpost:
  1141. case AArch64::STRBBpost:
  1142. case AArch64::LDRBBpost:
  1143. case AArch64::STRHHpost:
  1144. case AArch64::LDRHHpost:
  1145. case AArch64::STRWpost:
  1146. case AArch64::LDRWpost:
  1147. case AArch64::STLURBi:
  1148. case AArch64::STLURHi:
  1149. case AArch64::STLURWi:
  1150. case AArch64::LDAPURBi:
  1151. case AArch64::LDAPURSBWi:
  1152. case AArch64::LDAPURHi:
  1153. case AArch64::LDAPURSHWi:
  1154. case AArch64::LDAPURi:
  1155. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1156. break;
  1157. case AArch64::LDURSBXi:
  1158. case AArch64::LDURSHXi:
  1159. case AArch64::LDURSWi:
  1160. case AArch64::STURXi:
  1161. case AArch64::LDURXi:
  1162. case AArch64::LDTRSBXi:
  1163. case AArch64::LDTRSHXi:
  1164. case AArch64::LDTRSWi:
  1165. case AArch64::STTRXi:
  1166. case AArch64::LDTRXi:
  1167. case AArch64::LDRSBXpre:
  1168. case AArch64::LDRSHXpre:
  1169. case AArch64::STRXpre:
  1170. case AArch64::LDRSWpre:
  1171. case AArch64::LDRXpre:
  1172. case AArch64::LDRSBXpost:
  1173. case AArch64::LDRSHXpost:
  1174. case AArch64::STRXpost:
  1175. case AArch64::LDRSWpost:
  1176. case AArch64::LDRXpost:
  1177. case AArch64::LDAPURSWi:
  1178. case AArch64::LDAPURSHXi:
  1179. case AArch64::LDAPURSBXi:
  1180. case AArch64::STLURXi:
  1181. case AArch64::LDAPURXi:
  1182. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1183. break;
  1184. case AArch64::LDURQi:
  1185. case AArch64::STURQi:
  1186. case AArch64::LDRQpre:
  1187. case AArch64::STRQpre:
  1188. case AArch64::LDRQpost:
  1189. case AArch64::STRQpost:
  1190. DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
  1191. break;
  1192. case AArch64::LDURDi:
  1193. case AArch64::STURDi:
  1194. case AArch64::LDRDpre:
  1195. case AArch64::STRDpre:
  1196. case AArch64::LDRDpost:
  1197. case AArch64::STRDpost:
  1198. DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1199. break;
  1200. case AArch64::LDURSi:
  1201. case AArch64::STURSi:
  1202. case AArch64::LDRSpre:
  1203. case AArch64::STRSpre:
  1204. case AArch64::LDRSpost:
  1205. case AArch64::STRSpost:
  1206. DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1207. break;
  1208. case AArch64::LDURHi:
  1209. case AArch64::STURHi:
  1210. case AArch64::LDRHpre:
  1211. case AArch64::STRHpre:
  1212. case AArch64::LDRHpost:
  1213. case AArch64::STRHpost:
  1214. DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
  1215. break;
  1216. case AArch64::LDURBi:
  1217. case AArch64::STURBi:
  1218. case AArch64::LDRBpre:
  1219. case AArch64::STRBpre:
  1220. case AArch64::LDRBpost:
  1221. case AArch64::STRBpost:
  1222. DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
  1223. break;
  1224. }
  1225. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1226. Inst.addOperand(MCOperand::createImm(offset));
  1227. bool IsLoad = fieldFromInstruction(insn, 22, 1);
  1228. bool IsIndexed = fieldFromInstruction(insn, 10, 2) != 0;
  1229. bool IsFP = fieldFromInstruction(insn, 26, 1);
  1230. // Cannot write back to a transfer register (but xzr != sp).
  1231. if (IsLoad && IsIndexed && !IsFP && Rn != 31 && Rt == Rn)
  1232. return SoftFail;
  1233. return Success;
  1234. }
  1235. static DecodeStatus
  1236. DecodeExclusiveLdStInstruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  1237. const MCDisassembler *Decoder) {
  1238. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  1239. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1240. unsigned Rt2 = fieldFromInstruction(insn, 10, 5);
  1241. unsigned Rs = fieldFromInstruction(insn, 16, 5);
  1242. unsigned Opcode = Inst.getOpcode();
  1243. switch (Opcode) {
  1244. default:
  1245. return Fail;
  1246. case AArch64::STLXRW:
  1247. case AArch64::STLXRB:
  1248. case AArch64::STLXRH:
  1249. case AArch64::STXRW:
  1250. case AArch64::STXRB:
  1251. case AArch64::STXRH:
  1252. DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
  1253. [[fallthrough]];
  1254. case AArch64::LDARW:
  1255. case AArch64::LDARB:
  1256. case AArch64::LDARH:
  1257. case AArch64::LDAXRW:
  1258. case AArch64::LDAXRB:
  1259. case AArch64::LDAXRH:
  1260. case AArch64::LDXRW:
  1261. case AArch64::LDXRB:
  1262. case AArch64::LDXRH:
  1263. case AArch64::STLRW:
  1264. case AArch64::STLRB:
  1265. case AArch64::STLRH:
  1266. case AArch64::STLLRW:
  1267. case AArch64::STLLRB:
  1268. case AArch64::STLLRH:
  1269. case AArch64::LDLARW:
  1270. case AArch64::LDLARB:
  1271. case AArch64::LDLARH:
  1272. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1273. break;
  1274. case AArch64::STLXRX:
  1275. case AArch64::STXRX:
  1276. DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
  1277. [[fallthrough]];
  1278. case AArch64::LDARX:
  1279. case AArch64::LDAXRX:
  1280. case AArch64::LDXRX:
  1281. case AArch64::STLRX:
  1282. case AArch64::LDLARX:
  1283. case AArch64::STLLRX:
  1284. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1285. break;
  1286. case AArch64::STLXPW:
  1287. case AArch64::STXPW:
  1288. DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
  1289. [[fallthrough]];
  1290. case AArch64::LDAXPW:
  1291. case AArch64::LDXPW:
  1292. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1293. DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
  1294. break;
  1295. case AArch64::STLXPX:
  1296. case AArch64::STXPX:
  1297. DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
  1298. [[fallthrough]];
  1299. case AArch64::LDAXPX:
  1300. case AArch64::LDXPX:
  1301. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1302. DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
  1303. break;
  1304. }
  1305. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1306. // You shouldn't load to the same register twice in an instruction...
  1307. if ((Opcode == AArch64::LDAXPW || Opcode == AArch64::LDXPW ||
  1308. Opcode == AArch64::LDAXPX || Opcode == AArch64::LDXPX) &&
  1309. Rt == Rt2)
  1310. return SoftFail;
  1311. return Success;
  1312. }
  1313. static DecodeStatus DecodePairLdStInstruction(MCInst &Inst, uint32_t insn,
  1314. uint64_t Addr,
  1315. const MCDisassembler *Decoder) {
  1316. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  1317. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1318. unsigned Rt2 = fieldFromInstruction(insn, 10, 5);
  1319. int64_t offset = fieldFromInstruction(insn, 15, 7);
  1320. bool IsLoad = fieldFromInstruction(insn, 22, 1);
  1321. // offset is a 7-bit signed immediate, so sign extend it to
  1322. // fill the unsigned.
  1323. if (offset & (1 << (7 - 1)))
  1324. offset |= ~((1LL << 7) - 1);
  1325. unsigned Opcode = Inst.getOpcode();
  1326. bool NeedsDisjointWritebackTransfer = false;
  1327. // First operand is always writeback of base register.
  1328. switch (Opcode) {
  1329. default:
  1330. break;
  1331. case AArch64::LDPXpost:
  1332. case AArch64::STPXpost:
  1333. case AArch64::LDPSWpost:
  1334. case AArch64::LDPXpre:
  1335. case AArch64::STPXpre:
  1336. case AArch64::LDPSWpre:
  1337. case AArch64::LDPWpost:
  1338. case AArch64::STPWpost:
  1339. case AArch64::LDPWpre:
  1340. case AArch64::STPWpre:
  1341. case AArch64::LDPQpost:
  1342. case AArch64::STPQpost:
  1343. case AArch64::LDPQpre:
  1344. case AArch64::STPQpre:
  1345. case AArch64::LDPDpost:
  1346. case AArch64::STPDpost:
  1347. case AArch64::LDPDpre:
  1348. case AArch64::STPDpre:
  1349. case AArch64::LDPSpost:
  1350. case AArch64::STPSpost:
  1351. case AArch64::LDPSpre:
  1352. case AArch64::STPSpre:
  1353. case AArch64::STGPpre:
  1354. case AArch64::STGPpost:
  1355. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1356. break;
  1357. }
  1358. switch (Opcode) {
  1359. default:
  1360. return Fail;
  1361. case AArch64::LDPXpost:
  1362. case AArch64::STPXpost:
  1363. case AArch64::LDPSWpost:
  1364. case AArch64::LDPXpre:
  1365. case AArch64::STPXpre:
  1366. case AArch64::LDPSWpre:
  1367. case AArch64::STGPpre:
  1368. case AArch64::STGPpost:
  1369. NeedsDisjointWritebackTransfer = true;
  1370. [[fallthrough]];
  1371. case AArch64::LDNPXi:
  1372. case AArch64::STNPXi:
  1373. case AArch64::LDPXi:
  1374. case AArch64::STPXi:
  1375. case AArch64::LDPSWi:
  1376. case AArch64::STGPi:
  1377. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1378. DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
  1379. break;
  1380. case AArch64::LDPWpost:
  1381. case AArch64::STPWpost:
  1382. case AArch64::LDPWpre:
  1383. case AArch64::STPWpre:
  1384. NeedsDisjointWritebackTransfer = true;
  1385. [[fallthrough]];
  1386. case AArch64::LDNPWi:
  1387. case AArch64::STNPWi:
  1388. case AArch64::LDPWi:
  1389. case AArch64::STPWi:
  1390. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1391. DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
  1392. break;
  1393. case AArch64::LDNPQi:
  1394. case AArch64::STNPQi:
  1395. case AArch64::LDPQpost:
  1396. case AArch64::STPQpost:
  1397. case AArch64::LDPQi:
  1398. case AArch64::STPQi:
  1399. case AArch64::LDPQpre:
  1400. case AArch64::STPQpre:
  1401. DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
  1402. DecodeFPR128RegisterClass(Inst, Rt2, Addr, Decoder);
  1403. break;
  1404. case AArch64::LDNPDi:
  1405. case AArch64::STNPDi:
  1406. case AArch64::LDPDpost:
  1407. case AArch64::STPDpost:
  1408. case AArch64::LDPDi:
  1409. case AArch64::STPDi:
  1410. case AArch64::LDPDpre:
  1411. case AArch64::STPDpre:
  1412. DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1413. DecodeFPR64RegisterClass(Inst, Rt2, Addr, Decoder);
  1414. break;
  1415. case AArch64::LDNPSi:
  1416. case AArch64::STNPSi:
  1417. case AArch64::LDPSpost:
  1418. case AArch64::STPSpost:
  1419. case AArch64::LDPSi:
  1420. case AArch64::STPSi:
  1421. case AArch64::LDPSpre:
  1422. case AArch64::STPSpre:
  1423. DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1424. DecodeFPR32RegisterClass(Inst, Rt2, Addr, Decoder);
  1425. break;
  1426. }
  1427. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1428. Inst.addOperand(MCOperand::createImm(offset));
  1429. // You shouldn't load to the same register twice in an instruction...
  1430. if (IsLoad && Rt == Rt2)
  1431. return SoftFail;
  1432. // ... or do any operation that writes-back to a transfer register. But note
  1433. // that "stp xzr, xzr, [sp], #4" is fine because xzr and sp are different.
  1434. if (NeedsDisjointWritebackTransfer && Rn != 31 && (Rt == Rn || Rt2 == Rn))
  1435. return SoftFail;
  1436. return Success;
  1437. }
  1438. static DecodeStatus DecodeAuthLoadInstruction(MCInst &Inst, uint32_t insn,
  1439. uint64_t Addr,
  1440. const MCDisassembler *Decoder) {
  1441. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  1442. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1443. uint64_t offset = fieldFromInstruction(insn, 22, 1) << 9 |
  1444. fieldFromInstruction(insn, 12, 9);
  1445. unsigned writeback = fieldFromInstruction(insn, 11, 1);
  1446. switch (Inst.getOpcode()) {
  1447. default:
  1448. return Fail;
  1449. case AArch64::LDRAAwriteback:
  1450. case AArch64::LDRABwriteback:
  1451. DecodeGPR64spRegisterClass(Inst, Rn /* writeback register */, Addr,
  1452. Decoder);
  1453. break;
  1454. case AArch64::LDRAAindexed:
  1455. case AArch64::LDRABindexed:
  1456. break;
  1457. }
  1458. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1459. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1460. DecodeSImm<10>(Inst, offset, Addr, Decoder);
  1461. if (writeback && Rt == Rn && Rn != 31) {
  1462. return SoftFail;
  1463. }
  1464. return Success;
  1465. }
  1466. static DecodeStatus DecodeAddSubERegInstruction(MCInst &Inst, uint32_t insn,
  1467. uint64_t Addr,
  1468. const MCDisassembler *Decoder) {
  1469. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1470. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1471. unsigned Rm = fieldFromInstruction(insn, 16, 5);
  1472. unsigned extend = fieldFromInstruction(insn, 10, 6);
  1473. unsigned shift = extend & 0x7;
  1474. if (shift > 4)
  1475. return Fail;
  1476. switch (Inst.getOpcode()) {
  1477. default:
  1478. return Fail;
  1479. case AArch64::ADDWrx:
  1480. case AArch64::SUBWrx:
  1481. DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
  1482. DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
  1483. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  1484. break;
  1485. case AArch64::ADDSWrx:
  1486. case AArch64::SUBSWrx:
  1487. DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
  1488. DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
  1489. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  1490. break;
  1491. case AArch64::ADDXrx:
  1492. case AArch64::SUBXrx:
  1493. DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
  1494. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1495. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  1496. break;
  1497. case AArch64::ADDSXrx:
  1498. case AArch64::SUBSXrx:
  1499. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1500. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1501. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  1502. break;
  1503. case AArch64::ADDXrx64:
  1504. case AArch64::SUBXrx64:
  1505. DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
  1506. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1507. DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
  1508. break;
  1509. case AArch64::SUBSXrx64:
  1510. case AArch64::ADDSXrx64:
  1511. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1512. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1513. DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
  1514. break;
  1515. }
  1516. Inst.addOperand(MCOperand::createImm(extend));
  1517. return Success;
  1518. }
  1519. static DecodeStatus DecodeLogicalImmInstruction(MCInst &Inst, uint32_t insn,
  1520. uint64_t Addr,
  1521. const MCDisassembler *Decoder) {
  1522. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1523. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1524. unsigned Datasize = fieldFromInstruction(insn, 31, 1);
  1525. unsigned imm;
  1526. if (Datasize) {
  1527. if (Inst.getOpcode() == AArch64::ANDSXri)
  1528. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1529. else
  1530. DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
  1531. DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
  1532. imm = fieldFromInstruction(insn, 10, 13);
  1533. if (!AArch64_AM::isValidDecodeLogicalImmediate(imm, 64))
  1534. return Fail;
  1535. } else {
  1536. if (Inst.getOpcode() == AArch64::ANDSWri)
  1537. DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
  1538. else
  1539. DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
  1540. DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
  1541. imm = fieldFromInstruction(insn, 10, 12);
  1542. if (!AArch64_AM::isValidDecodeLogicalImmediate(imm, 32))
  1543. return Fail;
  1544. }
  1545. Inst.addOperand(MCOperand::createImm(imm));
  1546. return Success;
  1547. }
  1548. static DecodeStatus DecodeModImmInstruction(MCInst &Inst, uint32_t insn,
  1549. uint64_t Addr,
  1550. const MCDisassembler *Decoder) {
  1551. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1552. unsigned cmode = fieldFromInstruction(insn, 12, 4);
  1553. unsigned imm = fieldFromInstruction(insn, 16, 3) << 5;
  1554. imm |= fieldFromInstruction(insn, 5, 5);
  1555. if (Inst.getOpcode() == AArch64::MOVID)
  1556. DecodeFPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1557. else
  1558. DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
  1559. Inst.addOperand(MCOperand::createImm(imm));
  1560. switch (Inst.getOpcode()) {
  1561. default:
  1562. break;
  1563. case AArch64::MOVIv4i16:
  1564. case AArch64::MOVIv8i16:
  1565. case AArch64::MVNIv4i16:
  1566. case AArch64::MVNIv8i16:
  1567. case AArch64::MOVIv2i32:
  1568. case AArch64::MOVIv4i32:
  1569. case AArch64::MVNIv2i32:
  1570. case AArch64::MVNIv4i32:
  1571. Inst.addOperand(MCOperand::createImm((cmode & 6) << 2));
  1572. break;
  1573. case AArch64::MOVIv2s_msl:
  1574. case AArch64::MOVIv4s_msl:
  1575. case AArch64::MVNIv2s_msl:
  1576. case AArch64::MVNIv4s_msl:
  1577. Inst.addOperand(MCOperand::createImm((cmode & 1) ? 0x110 : 0x108));
  1578. break;
  1579. }
  1580. return Success;
  1581. }
  1582. static DecodeStatus DecodeModImmTiedInstruction(MCInst &Inst, uint32_t insn,
  1583. uint64_t Addr,
  1584. const MCDisassembler *Decoder) {
  1585. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1586. unsigned cmode = fieldFromInstruction(insn, 12, 4);
  1587. unsigned imm = fieldFromInstruction(insn, 16, 3) << 5;
  1588. imm |= fieldFromInstruction(insn, 5, 5);
  1589. // Tied operands added twice.
  1590. DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
  1591. DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
  1592. Inst.addOperand(MCOperand::createImm(imm));
  1593. Inst.addOperand(MCOperand::createImm((cmode & 6) << 2));
  1594. return Success;
  1595. }
  1596. static DecodeStatus DecodeAdrInstruction(MCInst &Inst, uint32_t insn,
  1597. uint64_t Addr,
  1598. const MCDisassembler *Decoder) {
  1599. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1600. int64_t imm = fieldFromInstruction(insn, 5, 19) << 2;
  1601. imm |= fieldFromInstruction(insn, 29, 2);
  1602. // Sign-extend the 21-bit immediate.
  1603. if (imm & (1 << (21 - 1)))
  1604. imm |= ~((1LL << 21) - 1);
  1605. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1606. if (!Decoder->tryAddingSymbolicOperand(Inst, imm, Addr, Fail, 0, 0, 4))
  1607. Inst.addOperand(MCOperand::createImm(imm));
  1608. return Success;
  1609. }
  1610. static DecodeStatus DecodeAddSubImmShift(MCInst &Inst, uint32_t insn,
  1611. uint64_t Addr,
  1612. const MCDisassembler *Decoder) {
  1613. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1614. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1615. unsigned Imm = fieldFromInstruction(insn, 10, 14);
  1616. unsigned S = fieldFromInstruction(insn, 29, 1);
  1617. unsigned Datasize = fieldFromInstruction(insn, 31, 1);
  1618. unsigned ShifterVal = (Imm >> 12) & 3;
  1619. unsigned ImmVal = Imm & 0xFFF;
  1620. if (ShifterVal != 0 && ShifterVal != 1)
  1621. return Fail;
  1622. if (Datasize) {
  1623. if (Rd == 31 && !S)
  1624. DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
  1625. else
  1626. DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
  1627. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1628. } else {
  1629. if (Rd == 31 && !S)
  1630. DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
  1631. else
  1632. DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
  1633. DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
  1634. }
  1635. if (!Decoder->tryAddingSymbolicOperand(Inst, Imm, Addr, Fail, 0, 0, 4))
  1636. Inst.addOperand(MCOperand::createImm(ImmVal));
  1637. Inst.addOperand(MCOperand::createImm(12 * ShifterVal));
  1638. return Success;
  1639. }
  1640. static DecodeStatus DecodeUnconditionalBranch(MCInst &Inst, uint32_t insn,
  1641. uint64_t Addr,
  1642. const MCDisassembler *Decoder) {
  1643. int64_t imm = fieldFromInstruction(insn, 0, 26);
  1644. // Sign-extend the 26-bit immediate.
  1645. if (imm & (1 << (26 - 1)))
  1646. imm |= ~((1LL << 26) - 1);
  1647. if (!Decoder->tryAddingSymbolicOperand(Inst, imm * 4, Addr, true, 0, 0, 4))
  1648. Inst.addOperand(MCOperand::createImm(imm));
  1649. return Success;
  1650. }
  1651. static bool isInvalidPState(uint64_t Op1, uint64_t Op2) {
  1652. return Op1 == 0b000 && (Op2 == 0b000 || // CFINV
  1653. Op2 == 0b001 || // XAFlag
  1654. Op2 == 0b010); // AXFlag
  1655. }
  1656. static DecodeStatus
  1657. DecodeSystemPStateImm0_15Instruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  1658. const MCDisassembler *Decoder) {
  1659. uint64_t op1 = fieldFromInstruction(insn, 16, 3);
  1660. uint64_t op2 = fieldFromInstruction(insn, 5, 3);
  1661. uint64_t imm = fieldFromInstruction(insn, 8, 4);
  1662. uint64_t pstate_field = (op1 << 3) | op2;
  1663. if (isInvalidPState(op1, op2))
  1664. return Fail;
  1665. Inst.addOperand(MCOperand::createImm(pstate_field));
  1666. Inst.addOperand(MCOperand::createImm(imm));
  1667. auto PState = AArch64PState::lookupPStateImm0_15ByEncoding(pstate_field);
  1668. if (PState &&
  1669. PState->haveFeatures(Decoder->getSubtargetInfo().getFeatureBits()))
  1670. return Success;
  1671. return Fail;
  1672. }
  1673. static DecodeStatus
  1674. DecodeSystemPStateImm0_1Instruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  1675. const MCDisassembler *Decoder) {
  1676. uint64_t op1 = fieldFromInstruction(insn, 16, 3);
  1677. uint64_t op2 = fieldFromInstruction(insn, 5, 3);
  1678. uint64_t crm_high = fieldFromInstruction(insn, 9, 3);
  1679. uint64_t imm = fieldFromInstruction(insn, 8, 1);
  1680. uint64_t pstate_field = (crm_high << 6) | (op1 << 3) | op2;
  1681. if (isInvalidPState(op1, op2))
  1682. return Fail;
  1683. Inst.addOperand(MCOperand::createImm(pstate_field));
  1684. Inst.addOperand(MCOperand::createImm(imm));
  1685. auto PState = AArch64PState::lookupPStateImm0_1ByEncoding(pstate_field);
  1686. if (PState &&
  1687. PState->haveFeatures(Decoder->getSubtargetInfo().getFeatureBits()))
  1688. return Success;
  1689. return Fail;
  1690. }
  1691. static DecodeStatus DecodeTestAndBranch(MCInst &Inst, uint32_t insn,
  1692. uint64_t Addr,
  1693. const MCDisassembler *Decoder) {
  1694. uint64_t Rt = fieldFromInstruction(insn, 0, 5);
  1695. uint64_t bit = fieldFromInstruction(insn, 31, 1) << 5;
  1696. bit |= fieldFromInstruction(insn, 19, 5);
  1697. int64_t dst = fieldFromInstruction(insn, 5, 14);
  1698. // Sign-extend 14-bit immediate.
  1699. if (dst & (1 << (14 - 1)))
  1700. dst |= ~((1LL << 14) - 1);
  1701. if (fieldFromInstruction(insn, 31, 1) == 0)
  1702. DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
  1703. else
  1704. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1705. Inst.addOperand(MCOperand::createImm(bit));
  1706. if (!Decoder->tryAddingSymbolicOperand(Inst, dst * 4, Addr, true, 0, 0, 4))
  1707. Inst.addOperand(MCOperand::createImm(dst));
  1708. return Success;
  1709. }
  1710. static DecodeStatus
  1711. DecodeGPRSeqPairsClassRegisterClass(MCInst &Inst, unsigned RegClassID,
  1712. unsigned RegNo, uint64_t Addr,
  1713. const MCDisassembler *Decoder) {
  1714. // Register number must be even (see CASP instruction)
  1715. if (RegNo & 0x1)
  1716. return Fail;
  1717. unsigned Reg = AArch64MCRegisterClasses[RegClassID].getRegister(RegNo / 2);
  1718. Inst.addOperand(MCOperand::createReg(Reg));
  1719. return Success;
  1720. }
  1721. static DecodeStatus
  1722. DecodeWSeqPairsClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  1723. const MCDisassembler *Decoder) {
  1724. return DecodeGPRSeqPairsClassRegisterClass(Inst,
  1725. AArch64::WSeqPairsClassRegClassID,
  1726. RegNo, Addr, Decoder);
  1727. }
  1728. static DecodeStatus
  1729. DecodeXSeqPairsClassRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Addr,
  1730. const MCDisassembler *Decoder) {
  1731. return DecodeGPRSeqPairsClassRegisterClass(Inst,
  1732. AArch64::XSeqPairsClassRegClassID,
  1733. RegNo, Addr, Decoder);
  1734. }
  1735. static DecodeStatus DecodeSyspXzrInstruction(MCInst &Inst, uint32_t insn,
  1736. uint64_t Addr,
  1737. const MCDisassembler *Decoder) {
  1738. unsigned op1 = fieldFromInstruction(insn, 16, 3);
  1739. unsigned CRn = fieldFromInstruction(insn, 12, 4);
  1740. unsigned CRm = fieldFromInstruction(insn, 8, 4);
  1741. unsigned op2 = fieldFromInstruction(insn, 5, 3);
  1742. unsigned Rt = fieldFromInstruction(insn, 0, 5);
  1743. if (Rt != 0b11111)
  1744. return Fail;
  1745. Inst.addOperand(MCOperand::createImm(op1));
  1746. Inst.addOperand(MCOperand::createImm(CRn));
  1747. Inst.addOperand(MCOperand::createImm(CRm));
  1748. Inst.addOperand(MCOperand::createImm(op2));
  1749. DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
  1750. return Success;
  1751. }
  1752. static DecodeStatus
  1753. DecodeSVELogicalImmInstruction(MCInst &Inst, uint32_t insn, uint64_t Addr,
  1754. const MCDisassembler *Decoder) {
  1755. unsigned Zdn = fieldFromInstruction(insn, 0, 5);
  1756. unsigned imm = fieldFromInstruction(insn, 5, 13);
  1757. if (!AArch64_AM::isValidDecodeLogicalImmediate(imm, 64))
  1758. return Fail;
  1759. // The same (tied) operand is added twice to the instruction.
  1760. DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
  1761. if (Inst.getOpcode() != AArch64::DUPM_ZI)
  1762. DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
  1763. Inst.addOperand(MCOperand::createImm(imm));
  1764. return Success;
  1765. }
  1766. template <int Bits>
  1767. static DecodeStatus DecodeSImm(MCInst &Inst, uint64_t Imm, uint64_t Address,
  1768. const MCDisassembler *Decoder) {
  1769. if (Imm & ~((1LL << Bits) - 1))
  1770. return Fail;
  1771. // Imm is a signed immediate, so sign extend it.
  1772. if (Imm & (1 << (Bits - 1)))
  1773. Imm |= ~((1LL << Bits) - 1);
  1774. Inst.addOperand(MCOperand::createImm(Imm));
  1775. return Success;
  1776. }
  1777. // Decode 8-bit signed/unsigned immediate for a given element width.
  1778. template <int ElementWidth>
  1779. static DecodeStatus DecodeImm8OptLsl(MCInst &Inst, unsigned Imm, uint64_t Addr,
  1780. const MCDisassembler *Decoder) {
  1781. unsigned Val = (uint8_t)Imm;
  1782. unsigned Shift = (Imm & 0x100) ? 8 : 0;
  1783. if (ElementWidth == 8 && Shift)
  1784. return Fail;
  1785. Inst.addOperand(MCOperand::createImm(Val));
  1786. Inst.addOperand(MCOperand::createImm(Shift));
  1787. return Success;
  1788. }
  1789. // Decode uimm4 ranged from 1-16.
  1790. static DecodeStatus DecodeSVEIncDecImm(MCInst &Inst, unsigned Imm,
  1791. uint64_t Addr,
  1792. const MCDisassembler *Decoder) {
  1793. Inst.addOperand(MCOperand::createImm(Imm + 1));
  1794. return Success;
  1795. }
  1796. static DecodeStatus DecodeSVCROp(MCInst &Inst, unsigned Imm, uint64_t Address,
  1797. const MCDisassembler *Decoder) {
  1798. if (AArch64SVCR::lookupSVCRByEncoding(Imm)) {
  1799. Inst.addOperand(MCOperand::createImm(Imm));
  1800. return Success;
  1801. }
  1802. return Fail;
  1803. }
  1804. static DecodeStatus DecodeCPYMemOpInstruction(MCInst &Inst, uint32_t insn,
  1805. uint64_t Addr,
  1806. const MCDisassembler *Decoder) {
  1807. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1808. unsigned Rs = fieldFromInstruction(insn, 16, 5);
  1809. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1810. // None of the registers may alias: if they do, then the instruction is not
  1811. // merely unpredictable but actually entirely unallocated.
  1812. if (Rd == Rs || Rs == Rn || Rd == Rn)
  1813. return MCDisassembler::Fail;
  1814. // All three register operands are written back, so they all appear
  1815. // twice in the operand list, once as outputs and once as inputs.
  1816. if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
  1817. !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
  1818. !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
  1819. !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
  1820. !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
  1821. !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder))
  1822. return MCDisassembler::Fail;
  1823. return MCDisassembler::Success;
  1824. }
  1825. static DecodeStatus DecodeSETMemOpInstruction(MCInst &Inst, uint32_t insn,
  1826. uint64_t Addr,
  1827. const MCDisassembler *Decoder) {
  1828. unsigned Rd = fieldFromInstruction(insn, 0, 5);
  1829. unsigned Rm = fieldFromInstruction(insn, 16, 5);
  1830. unsigned Rn = fieldFromInstruction(insn, 5, 5);
  1831. // None of the registers may alias: if they do, then the instruction is not
  1832. // merely unpredictable but actually entirely unallocated.
  1833. if (Rd == Rm || Rm == Rn || Rd == Rn)
  1834. return MCDisassembler::Fail;
  1835. // Rd and Rn (not Rm) register operands are written back, so they appear
  1836. // twice in the operand list, once as outputs and once as inputs.
  1837. if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
  1838. !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
  1839. !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
  1840. !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
  1841. !DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder))
  1842. return MCDisassembler::Fail;
  1843. return MCDisassembler::Success;
  1844. }
  1845. static DecodeStatus DecodePRFMRegInstruction(MCInst &Inst, uint32_t insn,
  1846. uint64_t Addr,
  1847. const MCDisassembler *Decoder) {
  1848. // PRFM with Rt = '11xxx' should be decoded as RPRFM.
  1849. // Fail to decode and defer to fallback decoder table to decode RPRFM.
  1850. unsigned Mask = 0x18;
  1851. uint64_t Rt = fieldFromInstruction(insn, 0, 5);
  1852. if ((Rt & Mask) == Mask)
  1853. return Fail;
  1854. uint64_t Rn = fieldFromInstruction(insn, 5, 5);
  1855. uint64_t Shift = fieldFromInstruction(insn, 12, 1);
  1856. uint64_t Extend = fieldFromInstruction(insn, 15, 1);
  1857. uint64_t Rm = fieldFromInstruction(insn, 16, 5);
  1858. Inst.addOperand(MCOperand::createImm(Rt));
  1859. DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
  1860. switch (Inst.getOpcode()) {
  1861. default:
  1862. return Fail;
  1863. case AArch64::PRFMroW:
  1864. DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
  1865. break;
  1866. case AArch64::PRFMroX:
  1867. DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
  1868. break;
  1869. }
  1870. DecodeMemExtend(Inst, (Extend << 1) | Shift, Addr, Decoder);
  1871. return Success;
  1872. }