12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130 |
- //===- AArch64InstrFormats.td - AArch64 Instruction Formats --*- tblgen -*-===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //===----------------------------------------------------------------------===//
- // Describe AArch64 instructions format here
- //
- // Format specifies the encoding used by the instruction. This is part of the
- // ad-hoc solution used to emit machine instruction encodings by our machine
- // code emitter.
- class Format<bits<2> val> {
- bits<2> Value = val;
- }
- def PseudoFrm : Format<0>;
- def NormalFrm : Format<1>; // Do we need any others?
- // Enum describing whether an instruction is
- // destructive in its first source operand.
- class DestructiveInstTypeEnum<bits<4> val> {
- bits<4> Value = val;
- }
- def NotDestructive : DestructiveInstTypeEnum<0>;
- // Destructive in its first operand and can be MOVPRFX'd, but has no other
- // special properties.
- def DestructiveOther : DestructiveInstTypeEnum<1>;
- def DestructiveUnary : DestructiveInstTypeEnum<2>;
- def DestructiveBinaryImm : DestructiveInstTypeEnum<3>;
- def DestructiveBinaryShImmUnpred : DestructiveInstTypeEnum<4>;
- def DestructiveBinary : DestructiveInstTypeEnum<5>;
- def DestructiveBinaryComm : DestructiveInstTypeEnum<6>;
- def DestructiveBinaryCommWithRev : DestructiveInstTypeEnum<7>;
- def DestructiveTernaryCommWithRev : DestructiveInstTypeEnum<8>;
- def DestructiveUnaryPassthru : DestructiveInstTypeEnum<9>;
- class FalseLanesEnum<bits<2> val> {
- bits<2> Value = val;
- }
- def FalseLanesNone : FalseLanesEnum<0>;
- def FalseLanesZero : FalseLanesEnum<1>;
- def FalseLanesUndef : FalseLanesEnum<2>;
- class SMEMatrixTypeEnum<bits<3> val> {
- bits<3> Value = val;
- }
- def SMEMatrixNone : SMEMatrixTypeEnum<0>;
- def SMEMatrixTileB : SMEMatrixTypeEnum<1>;
- def SMEMatrixTileH : SMEMatrixTypeEnum<2>;
- def SMEMatrixTileS : SMEMatrixTypeEnum<3>;
- def SMEMatrixTileD : SMEMatrixTypeEnum<4>;
- def SMEMatrixTileQ : SMEMatrixTypeEnum<5>;
- def SMEMatrixArray : SMEMatrixTypeEnum<6>;
- // AArch64 Instruction Format
- class AArch64Inst<Format f, string cstr> : Instruction {
- field bits<32> Inst; // Instruction encoding.
- // Mask of bits that cause an encoding to be UNPREDICTABLE.
- // If a bit is set, then if the corresponding bit in the
- // target encoding differs from its value in the "Inst" field,
- // the instruction is UNPREDICTABLE (SoftFail in abstract parlance).
- field bits<32> Unpredictable = 0;
- // SoftFail is the generic name for this field, but we alias it so
- // as to make it more obvious what it means in ARM-land.
- field bits<32> SoftFail = Unpredictable;
- let Namespace = "AArch64";
- Format F = f;
- bits<2> Form = F.Value;
- // Defaults
- bit isWhile = 0;
- bit isPTestLike = 0;
- FalseLanesEnum FalseLanes = FalseLanesNone;
- DestructiveInstTypeEnum DestructiveInstType = NotDestructive;
- SMEMatrixTypeEnum SMEMatrixType = SMEMatrixNone;
- ElementSizeEnum ElementSize = ElementSizeNone;
- let TSFlags{13-11} = SMEMatrixType.Value;
- let TSFlags{10} = isPTestLike;
- let TSFlags{9} = isWhile;
- let TSFlags{8-7} = FalseLanes.Value;
- let TSFlags{6-3} = DestructiveInstType.Value;
- let TSFlags{2-0} = ElementSize.Value;
- let Pattern = [];
- let Constraints = cstr;
- }
- class InstSubst<string Asm, dag Result, bit EmitPriority = 0>
- : InstAlias<Asm, Result, EmitPriority>, Requires<[UseNegativeImmediates]>;
- // Pseudo instructions (don't have encoding information)
- class Pseudo<dag oops, dag iops, list<dag> pattern, string cstr = "">
- : AArch64Inst<PseudoFrm, cstr> {
- dag OutOperandList = oops;
- dag InOperandList = iops;
- let Pattern = pattern;
- let isCodeGenOnly = 1;
- let isPseudo = 1;
- }
- // Real instructions (have encoding information)
- class EncodedI<string cstr, list<dag> pattern> : AArch64Inst<NormalFrm, cstr> {
- let Pattern = pattern;
- let Size = 4;
- }
- // Normal instructions
- class I<dag oops, dag iops, string asm, string operands, string cstr,
- list<dag> pattern>
- : EncodedI<cstr, pattern> {
- dag OutOperandList = oops;
- dag InOperandList = iops;
- let AsmString = !strconcat(asm, operands);
- }
- class TriOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$MHS, node:$RHS), res>;
- class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
- class UnOpFrag<dag res> : PatFrag<(ops node:$LHS), res>;
- // Helper fragment for an extract of the high portion of a 128-bit vector. The
- // ComplexPattern match both extract_subvector and bitcast(extract_subvector(..)).
- def extract_high_v16i8 :
- ComplexPattern<v8i8, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
- def extract_high_v8i16 :
- ComplexPattern<v4i16, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
- def extract_high_v4i32 :
- ComplexPattern<v2i32, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
- def extract_high_v2i64 :
- ComplexPattern<v1i64, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
- def extract_high_dup_v8i16 :
- BinOpFrag<(extract_subvector (v8i16 (AArch64duplane16 (v8i16 node:$LHS), node:$RHS)), (i64 4))>;
- def extract_high_dup_v4i32 :
- BinOpFrag<(extract_subvector (v4i32 (AArch64duplane32 (v4i32 node:$LHS), node:$RHS)), (i64 2))>;
- //===----------------------------------------------------------------------===//
- // Asm Operand Classes.
- //
- // Shifter operand for arithmetic shifted encodings.
- def ShifterOperand : AsmOperandClass {
- let Name = "Shifter";
- }
- // Shifter operand for mov immediate encodings.
- def MovImm32ShifterOperand : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "MovImm32Shifter";
- let RenderMethod = "addShifterOperands";
- let DiagnosticType = "InvalidMovImm32Shift";
- }
- def MovImm64ShifterOperand : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "MovImm64Shifter";
- let RenderMethod = "addShifterOperands";
- let DiagnosticType = "InvalidMovImm64Shift";
- }
- // Shifter operand for arithmetic register shifted encodings.
- class ArithmeticShifterOperand<int width> : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "ArithmeticShifter" # width;
- let PredicateMethod = "isArithmeticShifter<" # width # ">";
- let RenderMethod = "addShifterOperands";
- let DiagnosticType = "AddSubRegShift" # width;
- }
- def ArithmeticShifterOperand32 : ArithmeticShifterOperand<32>;
- def ArithmeticShifterOperand64 : ArithmeticShifterOperand<64>;
- // Shifter operand for logical register shifted encodings.
- class LogicalShifterOperand<int width> : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "LogicalShifter" # width;
- let PredicateMethod = "isLogicalShifter<" # width # ">";
- let RenderMethod = "addShifterOperands";
- let DiagnosticType = "AddSubRegShift" # width;
- }
- def LogicalShifterOperand32 : LogicalShifterOperand<32>;
- def LogicalShifterOperand64 : LogicalShifterOperand<64>;
- // Shifter operand for logical vector 128/64-bit shifted encodings.
- def LogicalVecShifterOperand : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "LogicalVecShifter";
- let RenderMethod = "addShifterOperands";
- }
- def LogicalVecHalfWordShifterOperand : AsmOperandClass {
- let SuperClasses = [LogicalVecShifterOperand];
- let Name = "LogicalVecHalfWordShifter";
- let RenderMethod = "addShifterOperands";
- }
- // The "MSL" shifter on the vector MOVI instruction.
- def MoveVecShifterOperand : AsmOperandClass {
- let SuperClasses = [ShifterOperand];
- let Name = "MoveVecShifter";
- let RenderMethod = "addShifterOperands";
- }
- // Extend operand for arithmetic encodings.
- def ExtendOperand : AsmOperandClass {
- let Name = "Extend";
- let DiagnosticType = "AddSubRegExtendLarge";
- }
- def ExtendOperand64 : AsmOperandClass {
- let SuperClasses = [ExtendOperand];
- let Name = "Extend64";
- let DiagnosticType = "AddSubRegExtendSmall";
- }
- // 'extend' that's a lsl of a 64-bit register.
- def ExtendOperandLSL64 : AsmOperandClass {
- let SuperClasses = [ExtendOperand];
- let Name = "ExtendLSL64";
- let RenderMethod = "addExtend64Operands";
- let DiagnosticType = "AddSubRegExtendLarge";
- }
- // 8-bit floating-point immediate encodings.
- def FPImmOperand : AsmOperandClass {
- let Name = "FPImm";
- let ParserMethod = "tryParseFPImm<true>";
- let DiagnosticType = "InvalidFPImm";
- }
- def CondCode : AsmOperandClass {
- let Name = "CondCode";
- let DiagnosticType = "InvalidCondCode";
- }
- // A 32-bit register pasrsed as 64-bit
- def GPR32as64Operand : AsmOperandClass {
- let Name = "GPR32as64";
- let ParserMethod =
- "tryParseGPROperand<false, RegConstraintEqualityTy::EqualsSubReg>";
- }
- def GPR32as64 : RegisterOperand<GPR32> {
- let ParserMatchClass = GPR32as64Operand;
- }
- // A 64-bit register pasrsed as 32-bit
- def GPR64as32Operand : AsmOperandClass {
- let Name = "GPR64as32";
- let ParserMethod =
- "tryParseGPROperand<false, RegConstraintEqualityTy::EqualsSuperReg>";
- }
- def GPR64as32 : RegisterOperand<GPR64, "printGPR64as32"> {
- let ParserMatchClass = GPR64as32Operand;
- }
- // 8-bit immediate for AdvSIMD where 64-bit values of the form:
- // aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
- // are encoded as the eight bit value 'abcdefgh'.
- def SIMDImmType10Operand : AsmOperandClass { let Name = "SIMDImmType10"; }
- class UImmScaledMemoryIndexed<int Width, int Scale> : AsmOperandClass {
- let Name = "UImm" # Width # "s" # Scale;
- let DiagnosticType = "InvalidMemoryIndexed" # Scale # "UImm" # Width;
- let RenderMethod = "addImmScaledOperands<" # Scale # ">";
- let PredicateMethod = "isUImmScaled<" # Width # ", " # Scale # ">";
- }
- class SImmScaledMemoryIndexed<int Width, int Scale> : AsmOperandClass {
- let Name = "SImm" # Width # "s" # Scale;
- let DiagnosticType = "InvalidMemoryIndexed" # Scale # "SImm" # Width;
- let RenderMethod = "addImmScaledOperands<" # Scale # ">";
- let PredicateMethod = "isSImmScaled<" # Width # ", " # Scale # ">";
- }
- //===----------------------------------------------------------------------===//
- // Operand Definitions.
- //
- // ADR[P] instruction labels.
- def AdrpOperand : AsmOperandClass {
- let Name = "AdrpLabel";
- let ParserMethod = "tryParseAdrpLabel";
- let DiagnosticType = "InvalidLabel";
- }
- def adrplabel : Operand<i64> {
- let EncoderMethod = "getAdrLabelOpValue";
- let PrintMethod = "printAdrpLabel";
- let ParserMatchClass = AdrpOperand;
- let OperandType = "OPERAND_PCREL";
- }
- def AdrOperand : AsmOperandClass {
- let Name = "AdrLabel";
- let ParserMethod = "tryParseAdrLabel";
- let DiagnosticType = "InvalidLabel";
- }
- def adrlabel : Operand<i64> {
- let EncoderMethod = "getAdrLabelOpValue";
- let ParserMatchClass = AdrOperand;
- }
- class SImmOperand<int width> : AsmOperandClass {
- let Name = "SImm" # width;
- let DiagnosticType = "InvalidMemoryIndexedSImm" # width;
- let RenderMethod = "addImmOperands";
- let PredicateMethod = "isSImm<" # width # ">";
- }
- class AsmImmRange<int Low, int High> : AsmOperandClass {
- let Name = "Imm" # Low # "_" # High;
- let DiagnosticType = "InvalidImm" # Low # "_" # High;
- let RenderMethod = "addImmOperands";
- let PredicateMethod = "isImmInRange<" # Low # "," # High # ">";
- }
- // Authenticated loads for v8.3 can have scaled 10-bit immediate offsets.
- def SImm10s8Operand : SImmScaledMemoryIndexed<10, 8>;
- def simm10Scaled : Operand<i64> {
- let ParserMatchClass = SImm10s8Operand;
- let DecoderMethod = "DecodeSImm<10>";
- let PrintMethod = "printImmScale<8>";
- }
- def simm9s16 : Operand<i64> {
- let ParserMatchClass = SImmScaledMemoryIndexed<9, 16>;
- let DecoderMethod = "DecodeSImm<9>";
- let PrintMethod = "printImmScale<16>";
- }
- // uimm6 predicate - True if the immediate is in the range [0, 63].
- def UImm6Operand : AsmOperandClass {
- let Name = "UImm6";
- let DiagnosticType = "InvalidImm0_63";
- }
- def uimm6 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 64; }]> {
- let ParserMatchClass = UImm6Operand;
- }
- def uimm16 : Operand<i16>, ImmLeaf<i16, [{return Imm >= 0 && Imm < 65536;}]>{
- let ParserMatchClass = AsmImmRange<0, 65535>;
- }
- def SImm9Operand : SImmOperand<9>;
- def simm9 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -256 && Imm < 256; }]> {
- let ParserMatchClass = SImm9Operand;
- let DecoderMethod = "DecodeSImm<9>";
- }
- // imm0_255 predicate - True if the immediate is in the range [0,255].
- def Imm0_255Operand : AsmImmRange<0,255>;
- def uimm8_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
- let ParserMatchClass = Imm0_255Operand;
- }
- def uimm8_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 256; }]> {
- let ParserMatchClass = Imm0_255Operand;
- }
- def SImm8Operand : SImmOperand<8>;
- def simm8_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -128 && Imm < 128; }]> {
- let ParserMatchClass = SImm8Operand;
- let DecoderMethod = "DecodeSImm<8>";
- }
- def simm8_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -128 && Imm < 128; }]> {
- let ParserMatchClass = SImm8Operand;
- let DecoderMethod = "DecodeSImm<8>";
- }
- def SImm6Operand : SImmOperand<6>;
- def simm6_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -32 && Imm < 32; }]> {
- let ParserMatchClass = SImm6Operand;
- let DecoderMethod = "DecodeSImm<6>";
- }
- def SImm5Operand : SImmOperand<5>;
- def simm5_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -16 && Imm < 16; }]> {
- let ParserMatchClass = SImm5Operand;
- let DecoderMethod = "DecodeSImm<5>";
- }
- def simm5_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -16 && Imm < 16; }]> {
- let ParserMatchClass = SImm5Operand;
- let DecoderMethod = "DecodeSImm<5>";
- }
- def simm5_8b : Operand<i32>, ImmLeaf<i32, [{ return (int8_t)Imm >= -16 && (int8_t)Imm < 16; }]> {
- let ParserMatchClass = SImm5Operand;
- let DecoderMethod = "DecodeSImm<5>";
- let PrintMethod = "printSImm<8>";
- }
- def simm5_16b : Operand<i32>, ImmLeaf<i32, [{ return (int16_t)Imm >= -16 && (int16_t)Imm < 16; }]> {
- let ParserMatchClass = SImm5Operand;
- let DecoderMethod = "DecodeSImm<5>";
- let PrintMethod = "printSImm<16>";
- }
- // simm7sN predicate - True if the immediate is a multiple of N in the range
- // [-64 * N, 63 * N].
- def SImm7s4Operand : SImmScaledMemoryIndexed<7, 4>;
- def SImm7s8Operand : SImmScaledMemoryIndexed<7, 8>;
- def SImm7s16Operand : SImmScaledMemoryIndexed<7, 16>;
- def simm7s4 : Operand<i32> {
- let ParserMatchClass = SImm7s4Operand;
- let PrintMethod = "printImmScale<4>";
- }
- def simm7s8 : Operand<i32> {
- let ParserMatchClass = SImm7s8Operand;
- let PrintMethod = "printImmScale<8>";
- }
- def simm7s16 : Operand<i32> {
- let ParserMatchClass = SImm7s16Operand;
- let PrintMethod = "printImmScale<16>";
- }
- def am_sve_fi : ComplexPattern<iPTR, 2, "SelectAddrModeFrameIndexSVE", []>;
- def am_indexed7s8 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S8", []>;
- def am_indexed7s16 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S16", []>;
- def am_indexed7s32 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S32", []>;
- def am_indexed7s64 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S64", []>;
- def am_indexed7s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S128", []>;
- def am_indexedu6s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedU6S128", []>;
- def am_indexeds9s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedS9S128", []>;
- def UImmS1XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i64);
- }]>;
- def UImmS2XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getZExtValue() / 2, SDLoc(N), MVT::i64);
- }]>;
- def UImmS4XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getZExtValue() / 4, SDLoc(N), MVT::i64);
- }]>;
- def UImmS8XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getZExtValue() / 8, SDLoc(N), MVT::i64);
- }]>;
- // uimm5sN predicate - True if the immediate is a multiple of N in the range
- // [0 * N, 32 * N].
- def UImm5s2Operand : UImmScaledMemoryIndexed<5, 2>;
- def UImm5s4Operand : UImmScaledMemoryIndexed<5, 4>;
- def UImm5s8Operand : UImmScaledMemoryIndexed<5, 8>;
- def uimm5s2 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*2) && ((Imm % 2) == 0); }],
- UImmS2XForm> {
- let ParserMatchClass = UImm5s2Operand;
- let PrintMethod = "printImmScale<2>";
- }
- def uimm5s4 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*4) && ((Imm % 4) == 0); }],
- UImmS4XForm> {
- let ParserMatchClass = UImm5s4Operand;
- let PrintMethod = "printImmScale<4>";
- }
- def uimm5s8 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*8) && ((Imm % 8) == 0); }],
- UImmS8XForm> {
- let ParserMatchClass = UImm5s8Operand;
- let PrintMethod = "printImmScale<8>";
- }
- // tuimm5sN predicate - similiar to uimm5sN, but use TImmLeaf (TargetConstant)
- // instead of ImmLeaf (Constant)
- def tuimm5s2 : Operand<i64>, TImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*2) && ((Imm % 2) == 0); }],
- UImmS2XForm> {
- let ParserMatchClass = UImm5s2Operand;
- let PrintMethod = "printImmScale<2>";
- }
- def tuimm5s4 : Operand<i64>, TImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*4) && ((Imm % 4) == 0); }],
- UImmS4XForm> {
- let ParserMatchClass = UImm5s4Operand;
- let PrintMethod = "printImmScale<4>";
- }
- def tuimm5s8 : Operand<i64>, TImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (32*8) && ((Imm % 8) == 0); }],
- UImmS8XForm> {
- let ParserMatchClass = UImm5s8Operand;
- let PrintMethod = "printImmScale<8>";
- }
- // uimm6sN predicate - True if the immediate is a multiple of N in the range
- // [0 * N, 64 * N].
- def UImm6s1Operand : UImmScaledMemoryIndexed<6, 1>;
- def UImm6s2Operand : UImmScaledMemoryIndexed<6, 2>;
- def UImm6s4Operand : UImmScaledMemoryIndexed<6, 4>;
- def UImm6s8Operand : UImmScaledMemoryIndexed<6, 8>;
- def UImm6s16Operand : UImmScaledMemoryIndexed<6, 16>;
- def uimm6s1 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 64; }]> {
- let ParserMatchClass = UImm6s1Operand;
- }
- def uimm6s2 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (64*2) && ((Imm % 2) == 0); }]> {
- let PrintMethod = "printImmScale<2>";
- let ParserMatchClass = UImm6s2Operand;
- }
- def uimm6s4 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (64*4) && ((Imm % 4) == 0); }]> {
- let PrintMethod = "printImmScale<4>";
- let ParserMatchClass = UImm6s4Operand;
- }
- def uimm6s8 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (64*8) && ((Imm % 8) == 0); }]> {
- let PrintMethod = "printImmScale<8>";
- let ParserMatchClass = UImm6s8Operand;
- }
- def uimm6s16 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm < (64*16) && ((Imm % 16) == 0); }]> {
- let PrintMethod = "printImmScale<16>";
- let ParserMatchClass = UImm6s16Operand;
- }
- def SImmS2XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getSExtValue() / 2, SDLoc(N), MVT::i64);
- }]>;
- def SImmS3XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getSExtValue() / 3, SDLoc(N), MVT::i64);
- }]>;
- def SImmS4XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getSExtValue() / 4, SDLoc(N), MVT::i64);
- }]>;
- def SImmS16XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getSExtValue() / 16, SDLoc(N), MVT::i64);
- }]>;
- def SImmS32XForm : SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(N->getSExtValue() / 32, SDLoc(N), MVT::i64);
- }]>;
- // simm6sN predicate - True if the immediate is a multiple of N in the range
- // [-32 * N, 31 * N].
- def SImm6s1Operand : SImmScaledMemoryIndexed<6, 1>;
- def simm6s1 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -32 && Imm < 32; }]> {
- let ParserMatchClass = SImm6s1Operand;
- let DecoderMethod = "DecodeSImm<6>";
- }
- // simm4sN predicate - True if the immediate is a multiple of N in the range
- // [ -8* N, 7 * N].
- def SImm4s1Operand : SImmScaledMemoryIndexed<4, 1>;
- def SImm4s2Operand : SImmScaledMemoryIndexed<4, 2>;
- def SImm4s3Operand : SImmScaledMemoryIndexed<4, 3>;
- def SImm4s4Operand : SImmScaledMemoryIndexed<4, 4>;
- def SImm4s16Operand : SImmScaledMemoryIndexed<4, 16>;
- def SImm4s32Operand : SImmScaledMemoryIndexed<4, 32>;
- def simm4s1 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-8 && Imm <= 7; }]> {
- let ParserMatchClass = SImm4s1Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def simm4s2 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-16 && Imm <= 14 && (Imm % 2) == 0x0; }], SImmS2XForm> {
- let PrintMethod = "printImmScale<2>";
- let ParserMatchClass = SImm4s2Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def simm4s3 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-24 && Imm <= 21 && (Imm % 3) == 0x0; }], SImmS3XForm> {
- let PrintMethod = "printImmScale<3>";
- let ParserMatchClass = SImm4s3Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def simm4s4 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-32 && Imm <= 28 && (Imm % 4) == 0x0; }], SImmS4XForm> {
- let PrintMethod = "printImmScale<4>";
- let ParserMatchClass = SImm4s4Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def simm4s16 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-128 && Imm <= 112 && (Imm % 16) == 0x0; }], SImmS16XForm> {
- let PrintMethod = "printImmScale<16>";
- let ParserMatchClass = SImm4s16Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def simm4s32 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >=-256 && Imm <= 224 && (Imm % 32) == 0x0; }], SImmS32XForm> {
- let PrintMethod = "printImmScale<32>";
- let ParserMatchClass = SImm4s32Operand;
- let DecoderMethod = "DecodeSImm<4>";
- }
- def Imm1_8Operand : AsmImmRange<1, 8>;
- def Imm1_16Operand : AsmImmRange<1, 16>;
- def Imm1_32Operand : AsmImmRange<1, 32>;
- def Imm1_64Operand : AsmImmRange<1, 64>;
- class BranchTarget<int N> : AsmOperandClass {
- let Name = "BranchTarget" # N;
- let DiagnosticType = "InvalidLabel";
- let PredicateMethod = "isBranchTarget<" # N # ">";
- }
- class PCRelLabel<int N> : BranchTarget<N> {
- let Name = "PCRelLabel" # N;
- }
- def BranchTarget14Operand : BranchTarget<14>;
- def BranchTarget26Operand : BranchTarget<26>;
- def PCRelLabel19Operand : PCRelLabel<19>;
- def MovWSymbolG3AsmOperand : AsmOperandClass {
- let Name = "MovWSymbolG3";
- let RenderMethod = "addImmOperands";
- }
- def movw_symbol_g3 : Operand<i32> {
- let ParserMatchClass = MovWSymbolG3AsmOperand;
- }
- def MovWSymbolG2AsmOperand : AsmOperandClass {
- let Name = "MovWSymbolG2";
- let RenderMethod = "addImmOperands";
- }
- def movw_symbol_g2 : Operand<i32> {
- let ParserMatchClass = MovWSymbolG2AsmOperand;
- }
- def MovWSymbolG1AsmOperand : AsmOperandClass {
- let Name = "MovWSymbolG1";
- let RenderMethod = "addImmOperands";
- }
- def movw_symbol_g1 : Operand<i32> {
- let ParserMatchClass = MovWSymbolG1AsmOperand;
- }
- def MovWSymbolG0AsmOperand : AsmOperandClass {
- let Name = "MovWSymbolG0";
- let RenderMethod = "addImmOperands";
- }
- def movw_symbol_g0 : Operand<i32> {
- let ParserMatchClass = MovWSymbolG0AsmOperand;
- }
- class fixedpoint_i32<ValueType FloatVT>
- : Operand<FloatVT>,
- ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<32>", [fpimm, ld]> {
- let EncoderMethod = "getFixedPointScaleOpValue";
- let DecoderMethod = "DecodeFixedPointScaleImm32";
- let ParserMatchClass = Imm1_32Operand;
- }
- class fixedpoint_i64<ValueType FloatVT>
- : Operand<FloatVT>,
- ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<64>", [fpimm, ld]> {
- let EncoderMethod = "getFixedPointScaleOpValue";
- let DecoderMethod = "DecodeFixedPointScaleImm64";
- let ParserMatchClass = Imm1_64Operand;
- }
- def fixedpoint_f16_i32 : fixedpoint_i32<f16>;
- def fixedpoint_f32_i32 : fixedpoint_i32<f32>;
- def fixedpoint_f64_i32 : fixedpoint_i32<f64>;
- def fixedpoint_f16_i64 : fixedpoint_i64<f16>;
- def fixedpoint_f32_i64 : fixedpoint_i64<f32>;
- def fixedpoint_f64_i64 : fixedpoint_i64<f64>;
- def vecshiftR8 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
- }]> {
- let EncoderMethod = "getVecShiftR8OpValue";
- let DecoderMethod = "DecodeVecShiftR8Imm";
- let ParserMatchClass = Imm1_8Operand;
- }
- def vecshiftR16 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
- }]> {
- let EncoderMethod = "getVecShiftR16OpValue";
- let DecoderMethod = "DecodeVecShiftR16Imm";
- let ParserMatchClass = Imm1_16Operand;
- }
- def vecshiftR16Narrow : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
- }]> {
- let EncoderMethod = "getVecShiftR16OpValue";
- let DecoderMethod = "DecodeVecShiftR16ImmNarrow";
- let ParserMatchClass = Imm1_8Operand;
- }
- def vecshiftR32 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
- }]> {
- let EncoderMethod = "getVecShiftR32OpValue";
- let DecoderMethod = "DecodeVecShiftR32Imm";
- let ParserMatchClass = Imm1_32Operand;
- }
- def vecshiftR32Narrow : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
- }]> {
- let EncoderMethod = "getVecShiftR32OpValue";
- let DecoderMethod = "DecodeVecShiftR32ImmNarrow";
- let ParserMatchClass = Imm1_16Operand;
- }
- def vecshiftR64 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 65);
- }]> {
- let EncoderMethod = "getVecShiftR64OpValue";
- let DecoderMethod = "DecodeVecShiftR64Imm";
- let ParserMatchClass = Imm1_64Operand;
- }
- def vecshiftR64Narrow : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
- }]> {
- let EncoderMethod = "getVecShiftR64OpValue";
- let DecoderMethod = "DecodeVecShiftR64ImmNarrow";
- let ParserMatchClass = Imm1_32Operand;
- }
- // Same as vecshiftR#N, but use TargetConstant (TimmLeaf) instead of Constant
- // (ImmLeaf)
- def tvecshiftR8 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
- }]> {
- let EncoderMethod = "getVecShiftR8OpValue";
- let DecoderMethod = "DecodeVecShiftR8Imm";
- let ParserMatchClass = Imm1_8Operand;
- }
- def tvecshiftR16 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
- }]> {
- let EncoderMethod = "getVecShiftR16OpValue";
- let DecoderMethod = "DecodeVecShiftR16Imm";
- let ParserMatchClass = Imm1_16Operand;
- }
- def tvecshiftR32 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
- }]> {
- let EncoderMethod = "getVecShiftR32OpValue";
- let DecoderMethod = "DecodeVecShiftR32Imm";
- let ParserMatchClass = Imm1_32Operand;
- }
- def tvecshiftR64 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 65);
- }]> {
- let EncoderMethod = "getVecShiftR64OpValue";
- let DecoderMethod = "DecodeVecShiftR64Imm";
- let ParserMatchClass = Imm1_64Operand;
- }
- def Imm0_0Operand : AsmImmRange<0, 0>;
- def Imm0_1Operand : AsmImmRange<0, 1>;
- def Imm0_3Operand : AsmImmRange<0, 3>;
- def Imm0_7Operand : AsmImmRange<0, 7>;
- def Imm0_15Operand : AsmImmRange<0, 15>;
- def Imm0_31Operand : AsmImmRange<0, 31>;
- def Imm0_63Operand : AsmImmRange<0, 63>;
- def vecshiftL8 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) < 8);
- }]> {
- let EncoderMethod = "getVecShiftL8OpValue";
- let DecoderMethod = "DecodeVecShiftL8Imm";
- let ParserMatchClass = Imm0_7Operand;
- }
- def vecshiftL16 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) < 16);
- }]> {
- let EncoderMethod = "getVecShiftL16OpValue";
- let DecoderMethod = "DecodeVecShiftL16Imm";
- let ParserMatchClass = Imm0_15Operand;
- }
- def vecshiftL32 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) < 32);
- }]> {
- let EncoderMethod = "getVecShiftL32OpValue";
- let DecoderMethod = "DecodeVecShiftL32Imm";
- let ParserMatchClass = Imm0_31Operand;
- }
- def vecshiftL64 : Operand<i32>, ImmLeaf<i32, [{
- return (((uint32_t)Imm) < 64);
- }]> {
- let EncoderMethod = "getVecShiftL64OpValue";
- let DecoderMethod = "DecodeVecShiftL64Imm";
- let ParserMatchClass = Imm0_63Operand;
- }
- // Same as vecshiftL#N, but use TargetConstant (TimmLeaf) instead of Constant
- // (ImmLeaf)
- def tvecshiftL8 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) < 8);
- }]> {
- let EncoderMethod = "getVecShiftL8OpValue";
- let DecoderMethod = "DecodeVecShiftL8Imm";
- let ParserMatchClass = Imm0_7Operand;
- }
- def tvecshiftL16 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) < 16);
- }]> {
- let EncoderMethod = "getVecShiftL16OpValue";
- let DecoderMethod = "DecodeVecShiftL16Imm";
- let ParserMatchClass = Imm0_15Operand;
- }
- def tvecshiftL32 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) < 32);
- }]> {
- let EncoderMethod = "getVecShiftL32OpValue";
- let DecoderMethod = "DecodeVecShiftL32Imm";
- let ParserMatchClass = Imm0_31Operand;
- }
- def tvecshiftL64 : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) < 64);
- }]> {
- let EncoderMethod = "getVecShiftL64OpValue";
- let DecoderMethod = "DecodeVecShiftL64Imm";
- let ParserMatchClass = Imm0_63Operand;
- }
- // Crazy immediate formats used by 32-bit and 64-bit logical immediate
- // instructions for splatting repeating bit patterns across the immediate.
- def logical_imm32_XFORM : SDNodeXForm<imm, [{
- uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 32);
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def logical_imm64_XFORM : SDNodeXForm<imm, [{
- uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 64);
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def gi_logical_imm32_XFORM : GICustomOperandRenderer<"renderLogicalImm32">,
- GISDNodeXFormEquiv<logical_imm32_XFORM>;
- def gi_logical_imm64_XFORM : GICustomOperandRenderer<"renderLogicalImm64">,
- GISDNodeXFormEquiv<logical_imm64_XFORM>;
- let DiagnosticType = "LogicalSecondSource" in {
- def LogicalImm32Operand : AsmOperandClass {
- let Name = "LogicalImm32";
- let PredicateMethod = "isLogicalImm<int32_t>";
- let RenderMethod = "addLogicalImmOperands<int32_t>";
- }
- def LogicalImm64Operand : AsmOperandClass {
- let Name = "LogicalImm64";
- let PredicateMethod = "isLogicalImm<int64_t>";
- let RenderMethod = "addLogicalImmOperands<int64_t>";
- }
- def LogicalImm32NotOperand : AsmOperandClass {
- let Name = "LogicalImm32Not";
- let PredicateMethod = "isLogicalImm<int32_t>";
- let RenderMethod = "addLogicalImmNotOperands<int32_t>";
- }
- def LogicalImm64NotOperand : AsmOperandClass {
- let Name = "LogicalImm64Not";
- let PredicateMethod = "isLogicalImm<int64_t>";
- let RenderMethod = "addLogicalImmNotOperands<int64_t>";
- }
- }
- def logical_imm32 : Operand<i32>, IntImmLeaf<i32, [{
- return AArch64_AM::isLogicalImmediate(Imm.getZExtValue(), 32);
- }], logical_imm32_XFORM> {
- let PrintMethod = "printLogicalImm<int32_t>";
- let ParserMatchClass = LogicalImm32Operand;
- }
- def logical_imm64 : Operand<i64>, IntImmLeaf<i64, [{
- return AArch64_AM::isLogicalImmediate(Imm.getZExtValue(), 64);
- }], logical_imm64_XFORM> {
- let PrintMethod = "printLogicalImm<int64_t>";
- let ParserMatchClass = LogicalImm64Operand;
- }
- def logical_imm32_not : Operand<i32> {
- let ParserMatchClass = LogicalImm32NotOperand;
- }
- def logical_imm64_not : Operand<i64> {
- let ParserMatchClass = LogicalImm64NotOperand;
- }
- // immXX_0_65535 predicates - True if the immediate is in the range [0,65535].
- let ParserMatchClass = AsmImmRange<0, 65535>, PrintMethod = "printImmHex" in {
- def timm32_0_65535 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 65536;
- }]>;
- def timm64_0_65535 : Operand<i64>, TImmLeaf<i64, [{
- return ((uint64_t)Imm) < 65536;
- }]>;
- }
- def imm0_255 : Operand<i32>, ImmLeaf<i32, [{
- return ((uint32_t)Imm) < 256;
- }]> {
- let ParserMatchClass = Imm0_255Operand;
- let PrintMethod = "printImm";
- }
- // imm0_127 predicate - True if the immediate is in the range [0,127]
- def Imm0_127Operand : AsmImmRange<0, 127>;
- def imm0_127 : Operand<i32>, ImmLeaf<i32, [{
- return ((uint32_t)Imm) < 128;
- }]> {
- let ParserMatchClass = Imm0_127Operand;
- let PrintMethod = "printImm";
- }
- def imm0_127_64b : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 128;
- }]> {
- let ParserMatchClass = Imm0_127Operand;
- let PrintMethod = "printImm";
- }
- // NOTE: These imm0_N operands have to be of type i64 because i64 is the size
- // for all shift-amounts.
- // imm0_63 predicate - True if the immediate is in the range [0,63]
- def imm0_63 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 64;
- }]> {
- let ParserMatchClass = Imm0_63Operand;
- }
- def timm0_63 : Operand<i64>, TImmLeaf<i64, [{
- return ((uint64_t)Imm) < 64;
- }]> {
- let ParserMatchClass = Imm0_63Operand;
- }
- // imm0_31 predicate - True if the immediate is in the range [0,31]
- def imm0_31 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 32;
- }]> {
- let ParserMatchClass = Imm0_31Operand;
- }
- // timm0_31 predicate - same ass imm0_31, but use TargetConstant (TimmLeaf)
- // instead of Constant (ImmLeaf)
- def timm0_31 : Operand<i64>, TImmLeaf<i64, [{
- return ((uint64_t)Imm) < 32;
- }]> {
- let ParserMatchClass = Imm0_31Operand;
- }
- // True if the 32-bit immediate is in the range [0,31]
- def imm32_0_31 : Operand<i32>, ImmLeaf<i32, [{
- return ((uint64_t)Imm) < 32;
- }]> {
- let ParserMatchClass = Imm0_31Operand;
- }
- // imm0_1 predicate - True if the immediate is in the range [0,1]
- def imm0_1 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 2;
- }]> {
- let ParserMatchClass = Imm0_1Operand;
- }
- // timm0_1 - as above, but use TargetConstant (TImmLeaf)
- def timm0_1 : Operand<i64>, TImmLeaf<i64, [{
- return ((uint64_t)Imm) < 2;
- }]> {
- let ParserMatchClass = Imm0_1Operand;
- }
- // timm32_0_1 predicate - True if the 32-bit immediate is in the range [0,1]
- def timm32_0_1 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 2;
- }]> {
- let ParserMatchClass = Imm0_1Operand;
- }
- // imm0_15 predicate - True if the immediate is in the range [0,15]
- def imm0_15 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 16;
- }]> {
- let ParserMatchClass = Imm0_15Operand;
- }
- // imm0_7 predicate - True if the immediate is in the range [0,7]
- def imm0_7 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 8;
- }]> {
- let ParserMatchClass = Imm0_7Operand;
- }
- // imm0_3 predicate - True if the immediate is in the range [0,3]
- def imm0_3 : Operand<i64>, ImmLeaf<i64, [{
- return ((uint64_t)Imm) < 4;
- }]> {
- let ParserMatchClass = Imm0_3Operand;
- }
- // timm32_0_3 predicate - True if the 32-bit immediate is in the range [0,3]
- def timm32_0_3 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 4;
- }]> {
- let ParserMatchClass = Imm0_3Operand;
- }
- // timm32_0_7 predicate - True if the 32-bit immediate is in the range [0,7]
- def timm32_0_7 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 8;
- }]> {
- let ParserMatchClass = Imm0_7Operand;
- }
- // imm32_0_15 predicate - True if the 32-bit immediate is in the range [0,15]
- def imm32_0_15 : Operand<i32>, ImmLeaf<i32, [{
- return ((uint32_t)Imm) < 16;
- }]> {
- let ParserMatchClass = Imm0_15Operand;
- }
- // timm32_0_15 predicate - True if the 32-bit immediate is in the range [0,15]
- def timm32_0_15 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 16;
- }]> {
- let ParserMatchClass = Imm0_15Operand;
- }
- // timm32_0_31 predicate - True if the 32-bit immediate is in the range [0,31]
- def timm32_0_31 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 32;
- }]> {
- let ParserMatchClass = Imm0_31Operand;
- }
- // timm32_0_255 predicate - True if the 32-bit immediate is in the range [0,255]
- def timm32_0_255 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) < 256;
- }]> {
- let ParserMatchClass = Imm0_255Operand;
- }
- // An arithmetic shifter operand:
- // {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr
- // {5-0} - imm6
- class arith_shift<ValueType Ty, int width> : Operand<Ty> {
- let PrintMethod = "printShifter";
- let ParserMatchClass = !cast<AsmOperandClass>(
- "ArithmeticShifterOperand" # width);
- }
- def arith_shift32 : arith_shift<i32, 32>;
- def arith_shift64 : arith_shift<i64, 64>;
- class arith_shifted_reg<ValueType Ty, RegisterClass regclass, int width>
- : Operand<Ty>,
- ComplexPattern<Ty, 2, "SelectArithShiftedRegister", []> {
- let PrintMethod = "printShiftedRegister";
- let MIOperandInfo = (ops regclass, !cast<Operand>("arith_shift" # width));
- }
- def arith_shifted_reg32 : arith_shifted_reg<i32, GPR32, 32>;
- def arith_shifted_reg64 : arith_shifted_reg<i64, GPR64, 64>;
- def gi_arith_shifted_reg32 :
- GIComplexOperandMatcher<s32, "selectArithShiftedRegister">,
- GIComplexPatternEquiv<arith_shifted_reg32>;
- def gi_arith_shifted_reg64 :
- GIComplexOperandMatcher<s64, "selectArithShiftedRegister">,
- GIComplexPatternEquiv<arith_shifted_reg64>;
- // An arithmetic shifter operand:
- // {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr, 11 = ror
- // {5-0} - imm6
- class logical_shift<int width> : Operand<i32> {
- let PrintMethod = "printShifter";
- let ParserMatchClass = !cast<AsmOperandClass>(
- "LogicalShifterOperand" # width);
- }
- def logical_shift32 : logical_shift<32>;
- def logical_shift64 : logical_shift<64>;
- class logical_shifted_reg<ValueType Ty, RegisterClass regclass, Operand shiftop>
- : Operand<Ty>,
- ComplexPattern<Ty, 2, "SelectLogicalShiftedRegister", []> {
- let PrintMethod = "printShiftedRegister";
- let MIOperandInfo = (ops regclass, shiftop);
- }
- def logical_shifted_reg32 : logical_shifted_reg<i32, GPR32, logical_shift32>;
- def logical_shifted_reg64 : logical_shifted_reg<i64, GPR64, logical_shift64>;
- def gi_logical_shifted_reg32 :
- GIComplexOperandMatcher<s32, "selectLogicalShiftedRegister">,
- GIComplexPatternEquiv<logical_shifted_reg32>;
- def gi_logical_shifted_reg64 :
- GIComplexOperandMatcher<s64, "selectLogicalShiftedRegister">,
- GIComplexPatternEquiv<logical_shifted_reg64>;
- // A logical vector shifter operand:
- // {7-6} - shift type: 00 = lsl
- // {5-0} - imm6: #0, #8, #16, or #24
- def logical_vec_shift : Operand<i32> {
- let PrintMethod = "printShifter";
- let EncoderMethod = "getVecShifterOpValue";
- let ParserMatchClass = LogicalVecShifterOperand;
- }
- // A logical vector half-word shifter operand:
- // {7-6} - shift type: 00 = lsl
- // {5-0} - imm6: #0 or #8
- def logical_vec_hw_shift : Operand<i32> {
- let PrintMethod = "printShifter";
- let EncoderMethod = "getVecShifterOpValue";
- let ParserMatchClass = LogicalVecHalfWordShifterOperand;
- }
- // A vector move shifter operand:
- // {0} - imm1: #8 or #16
- def move_vec_shift : Operand<i32> {
- let PrintMethod = "printShifter";
- let EncoderMethod = "getMoveVecShifterOpValue";
- let ParserMatchClass = MoveVecShifterOperand;
- }
- let DiagnosticType = "AddSubSecondSource" in {
- def AddSubImmOperand : AsmOperandClass {
- let Name = "AddSubImm";
- let ParserMethod = "tryParseImmWithOptionalShift";
- let RenderMethod = "addImmWithOptionalShiftOperands<12>";
- }
- def AddSubImmNegOperand : AsmOperandClass {
- let Name = "AddSubImmNeg";
- let ParserMethod = "tryParseImmWithOptionalShift";
- let RenderMethod = "addImmNegWithOptionalShiftOperands<12>";
- }
- }
- // An ADD/SUB immediate shifter operand:
- // second operand:
- // {7-6} - shift type: 00 = lsl
- // {5-0} - imm6: #0 or #12
- class addsub_shifted_imm<ValueType Ty>
- : Operand<Ty>, ComplexPattern<Ty, 2, "SelectArithImmed", [imm]> {
- let PrintMethod = "printAddSubImm";
- let EncoderMethod = "getAddSubImmOpValue";
- let ParserMatchClass = AddSubImmOperand;
- let MIOperandInfo = (ops i32imm, i32imm);
- }
- class addsub_shifted_imm_neg<ValueType Ty>
- : Operand<Ty> {
- let EncoderMethod = "getAddSubImmOpValue";
- let ParserMatchClass = AddSubImmNegOperand;
- let MIOperandInfo = (ops i32imm, i32imm);
- }
- def addsub_shifted_imm32 : addsub_shifted_imm<i32>;
- def addsub_shifted_imm64 : addsub_shifted_imm<i64>;
- def addsub_shifted_imm32_neg : addsub_shifted_imm_neg<i32>;
- def addsub_shifted_imm64_neg : addsub_shifted_imm_neg<i64>;
- def gi_addsub_shifted_imm32 :
- GIComplexOperandMatcher<s32, "selectArithImmed">,
- GIComplexPatternEquiv<addsub_shifted_imm32>;
- def gi_addsub_shifted_imm64 :
- GIComplexOperandMatcher<s64, "selectArithImmed">,
- GIComplexPatternEquiv<addsub_shifted_imm64>;
- class neg_addsub_shifted_imm<ValueType Ty>
- : Operand<Ty>, ComplexPattern<Ty, 2, "SelectNegArithImmed", [imm]> {
- let PrintMethod = "printAddSubImm";
- let EncoderMethod = "getAddSubImmOpValue";
- let ParserMatchClass = AddSubImmOperand;
- let MIOperandInfo = (ops i32imm, i32imm);
- }
- def neg_addsub_shifted_imm32 : neg_addsub_shifted_imm<i32>;
- def neg_addsub_shifted_imm64 : neg_addsub_shifted_imm<i64>;
- def gi_neg_addsub_shifted_imm32 :
- GIComplexOperandMatcher<s32, "selectNegArithImmed">,
- GIComplexPatternEquiv<neg_addsub_shifted_imm32>;
- def gi_neg_addsub_shifted_imm64 :
- GIComplexOperandMatcher<s64, "selectNegArithImmed">,
- GIComplexPatternEquiv<neg_addsub_shifted_imm64>;
- // An extend operand:
- // {5-3} - extend type
- // {2-0} - imm3
- def arith_extend : Operand<i32> {
- let PrintMethod = "printArithExtend";
- let ParserMatchClass = ExtendOperand;
- }
- def arith_extend64 : Operand<i32> {
- let PrintMethod = "printArithExtend";
- let ParserMatchClass = ExtendOperand64;
- }
- // 'extend' that's a lsl of a 64-bit register.
- def arith_extendlsl64 : Operand<i32> {
- let PrintMethod = "printArithExtend";
- let ParserMatchClass = ExtendOperandLSL64;
- }
- class arith_extended_reg32<ValueType Ty> : Operand<Ty>,
- ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
- let PrintMethod = "printExtendedRegister";
- let MIOperandInfo = (ops GPR32, arith_extend);
- }
- class arith_extended_reg32to64<ValueType Ty> : Operand<Ty>,
- ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
- let PrintMethod = "printExtendedRegister";
- let MIOperandInfo = (ops GPR32, arith_extend64);
- }
- def arith_extended_reg32_i32 : arith_extended_reg32<i32>;
- def gi_arith_extended_reg32_i32 :
- GIComplexOperandMatcher<s32, "selectArithExtendedRegister">,
- GIComplexPatternEquiv<arith_extended_reg32_i32>;
- def arith_extended_reg32_i64 : arith_extended_reg32<i64>;
- def gi_arith_extended_reg32_i64 :
- GIComplexOperandMatcher<s64, "selectArithExtendedRegister">,
- GIComplexPatternEquiv<arith_extended_reg32_i64>;
- def arith_extended_reg32to64_i64 : arith_extended_reg32to64<i64>;
- def gi_arith_extended_reg32to64_i64 :
- GIComplexOperandMatcher<s64, "selectArithExtendedRegister">,
- GIComplexPatternEquiv<arith_extended_reg32to64_i64>;
- def arith_uxtx : ComplexPattern<i64, 2, "SelectArithUXTXRegister", []>;
- // Floating-point immediate.
- def fpimm16XForm : SDNodeXForm<fpimm, [{
- APFloat InVal = N->getValueAPF();
- uint32_t enc = AArch64_AM::getFP16Imm(InVal);
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def fpimm32XForm : SDNodeXForm<fpimm, [{
- APFloat InVal = N->getValueAPF();
- uint32_t enc = AArch64_AM::getFP32Imm(InVal);
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def fpimm32SIMDModImmType4XForm : SDNodeXForm<fpimm, [{
- uint32_t enc = AArch64_AM::encodeAdvSIMDModImmType4(N->getValueAPF()
- .bitcastToAPInt()
- .getZExtValue());
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def fpimm64XForm : SDNodeXForm<fpimm, [{
- APFloat InVal = N->getValueAPF();
- uint32_t enc = AArch64_AM::getFP64Imm(InVal);
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>;
- def fpimm16 : Operand<f16>,
- FPImmLeaf<f16, [{
- return AArch64_AM::getFP16Imm(Imm) != -1;
- }], fpimm16XForm> {
- let ParserMatchClass = FPImmOperand;
- let PrintMethod = "printFPImmOperand";
- }
- def fpimm32 : Operand<f32>,
- FPImmLeaf<f32, [{
- return AArch64_AM::getFP32Imm(Imm) != -1;
- }], fpimm32XForm> {
- let ParserMatchClass = FPImmOperand;
- let PrintMethod = "printFPImmOperand";
- }
- def fpimm32SIMDModImmType4 : FPImmLeaf<f32, [{
- uint64_t Enc = Imm.bitcastToAPInt().getZExtValue();
- return Enc != 0 && AArch64_AM::isAdvSIMDModImmType4(Enc << 32 | Enc);
- }], fpimm32SIMDModImmType4XForm> {
- }
- def fpimm64 : Operand<f64>,
- FPImmLeaf<f64, [{
- return AArch64_AM::getFP64Imm(Imm) != -1;
- }], fpimm64XForm> {
- let ParserMatchClass = FPImmOperand;
- let PrintMethod = "printFPImmOperand";
- }
- def fpimm8 : Operand<i32> {
- let ParserMatchClass = FPImmOperand;
- let PrintMethod = "printFPImmOperand";
- }
- def fpimm0 : FPImmLeaf<fAny, [{
- return Imm.isExactlyValue(+0.0);
- }]>;
- def fpimm_minus0 : FPImmLeaf<fAny, [{
- return Imm.isExactlyValue(-0.0);
- }]>;
- def fpimm_half : FPImmLeaf<fAny, [{
- return Imm.isExactlyValue(+0.5);
- }]>;
- def fpimm_one : FPImmLeaf<fAny, [{
- return Imm.isExactlyValue(+1.0);
- }]>;
- def fpimm_two : FPImmLeaf<fAny, [{
- return Imm.isExactlyValue(+2.0);
- }]>;
- def gi_fpimm16 : GICustomOperandRenderer<"renderFPImm16">,
- GISDNodeXFormEquiv<fpimm16XForm>;
- def gi_fpimm32 : GICustomOperandRenderer<"renderFPImm32">,
- GISDNodeXFormEquiv<fpimm32XForm>;
- def gi_fpimm64 : GICustomOperandRenderer<"renderFPImm64">,
- GISDNodeXFormEquiv<fpimm64XForm>;
- def gi_fpimm32SIMDModImmType4 :
- GICustomOperandRenderer<"renderFPImm32SIMDModImmType4">,
- GISDNodeXFormEquiv<fpimm32SIMDModImmType4XForm>;
- // Vector lane operands
- class AsmVectorIndex<int Min, int Max, string NamePrefix=""> : AsmOperandClass {
- let Name = NamePrefix # "IndexRange" # Min # "_" # Max;
- let DiagnosticType = "Invalid" # Name;
- let PredicateMethod = "isVectorIndex<" # Min # ", " # Max # ">";
- let RenderMethod = "addVectorIndexOperands";
- }
- class AsmVectorIndexOpnd<ValueType ty, AsmOperandClass mc>
- : Operand<ty> {
- let ParserMatchClass = mc;
- let PrintMethod = "printVectorIndex";
- }
- multiclass VectorIndex<ValueType ty, AsmOperandClass mc, code pred> {
- def "" : AsmVectorIndexOpnd<ty, mc>, ImmLeaf<ty, pred>;
- def _timm : AsmVectorIndexOpnd<ty, mc>, TImmLeaf<ty, pred>;
- }
- def VectorIndex0Operand : AsmVectorIndex<0, 0>;
- def VectorIndex1Operand : AsmVectorIndex<1, 1>;
- def VectorIndexBOperand : AsmVectorIndex<0, 15>;
- def VectorIndexHOperand : AsmVectorIndex<0, 7>;
- def VectorIndexSOperand : AsmVectorIndex<0, 3>;
- def VectorIndexDOperand : AsmVectorIndex<0, 1>;
- let OperandNamespace = "AArch64" in {
- let OperandType = "OPERAND_IMPLICIT_IMM_0" in {
- defm VectorIndex0 : VectorIndex<i64, VectorIndex0Operand,
- [{ return ((uint64_t)Imm) == 0; }]>;
- }
- }
- defm VectorIndex1 : VectorIndex<i64, VectorIndex1Operand,
- [{ return ((uint64_t)Imm) == 1; }]>;
- defm VectorIndexB : VectorIndex<i64, VectorIndexBOperand,
- [{ return ((uint64_t)Imm) < 16; }]>;
- defm VectorIndexH : VectorIndex<i64, VectorIndexHOperand,
- [{ return ((uint64_t)Imm) < 8; }]>;
- defm VectorIndexS : VectorIndex<i64, VectorIndexSOperand,
- [{ return ((uint64_t)Imm) < 4; }]>;
- defm VectorIndexD : VectorIndex<i64, VectorIndexDOperand,
- [{ return ((uint64_t)Imm) < 2; }]>;
- defm VectorIndex132b : VectorIndex<i32, VectorIndex1Operand,
- [{ return ((uint64_t)Imm) == 1; }]>;
- defm VectorIndexB32b : VectorIndex<i32, VectorIndexBOperand,
- [{ return ((uint64_t)Imm) < 16; }]>;
- defm VectorIndexH32b : VectorIndex<i32, VectorIndexHOperand,
- [{ return ((uint64_t)Imm) < 8; }]>;
- defm VectorIndexS32b : VectorIndex<i32, VectorIndexSOperand,
- [{ return ((uint64_t)Imm) < 4; }]>;
- defm VectorIndexD32b : VectorIndex<i32, VectorIndexDOperand,
- [{ return ((uint64_t)Imm) < 2; }]>;
- def SVEVectorIndexExtDupBOperand : AsmVectorIndex<0, 63, "SVE">;
- def SVEVectorIndexExtDupHOperand : AsmVectorIndex<0, 31, "SVE">;
- def SVEVectorIndexExtDupSOperand : AsmVectorIndex<0, 15, "SVE">;
- def SVEVectorIndexExtDupDOperand : AsmVectorIndex<0, 7, "SVE">;
- def SVEVectorIndexExtDupQOperand : AsmVectorIndex<0, 3, "SVE">;
- defm sve_elm_idx_extdup_b
- : VectorIndex<i64, SVEVectorIndexExtDupBOperand,
- [{ return ((uint64_t)Imm) < 64; }]>;
- defm sve_elm_idx_extdup_h
- : VectorIndex<i64, SVEVectorIndexExtDupHOperand,
- [{ return ((uint64_t)Imm) < 32; }]>;
- defm sve_elm_idx_extdup_s
- : VectorIndex<i64, SVEVectorIndexExtDupSOperand,
- [{ return ((uint64_t)Imm) < 16; }]>;
- defm sve_elm_idx_extdup_d
- : VectorIndex<i64, SVEVectorIndexExtDupDOperand,
- [{ return ((uint64_t)Imm) < 8; }]>;
- defm sve_elm_idx_extdup_q
- : VectorIndex<i64, SVEVectorIndexExtDupQOperand,
- [{ return ((uint64_t)Imm) < 4; }]>;
- def sme_elm_idx0_0 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) == 0;
- }]> {
- let ParserMatchClass = Imm0_0Operand;
- let PrintMethod = "printMatrixIndex";
- let OperandNamespace = "AArch64";
- let OperandType = "OPERAND_IMPLICIT_IMM_0";
- }
- def sme_elm_idx0_1 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) <= 1;
- }]> {
- let ParserMatchClass = Imm0_1Operand;
- let PrintMethod = "printMatrixIndex";
- }
- def sme_elm_idx0_3 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) <= 3;
- }]> {
- let ParserMatchClass = Imm0_3Operand;
- let PrintMethod = "printMatrixIndex";
- }
- def sme_elm_idx0_7 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) <= 7;
- }]> {
- let ParserMatchClass = Imm0_7Operand;
- let PrintMethod = "printMatrixIndex";
- }
- def sme_elm_idx0_15 : Operand<i32>, TImmLeaf<i32, [{
- return ((uint32_t)Imm) <= 15;
- }]> {
- let ParserMatchClass = Imm0_15Operand;
- let PrintMethod = "printMatrixIndex";
- }
- // SME2 vector select offset operands
- // uimm3s8 predicate
- // True if the immediate is a multiple of 8 in the range [0,56].
- def UImm3s8Operand : UImmScaledMemoryIndexed<3, 8>;
- def uimm3s8 : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 56 && ((Imm % 8) == 0); }], UImmS8XForm> {
- let PrintMethod = "printVectorIndex<8>";
- let ParserMatchClass = UImm3s8Operand;
- }
- class UImmScaledMemoryIndexedRange<int Width, int Scale, int OffsetVal> : AsmOperandClass {
- let Name = "UImm" # Width # "s" # Scale # "Range";
- let DiagnosticType = "InvalidMemoryIndexedRange" # Scale # "UImm" # Width;
- let RenderMethod = "addImmScaledRangeOperands<" # Scale # ">";
- let PredicateMethod = "isUImmScaled<" # Width # ", " # Scale # ", " # OffsetVal # ", /*IsRange=*/true>";
- let ParserMethod = "tryParseImmRange";
- }
- // Implicit immediate ranges 0:1 and 0:3, scale has no meaning
- // since the immediate is zero
- def UImm0s2RangeOperand : UImmScaledMemoryIndexedRange<0, 2, 1>;
- def UImm0s4RangeOperand : UImmScaledMemoryIndexedRange<0, 4, 3>;
- def UImm1s2RangeOperand : UImmScaledMemoryIndexedRange<1, 2, 1>;
- def UImm1s4RangeOperand : UImmScaledMemoryIndexedRange<1, 4, 3>;
- def UImm2s2RangeOperand : UImmScaledMemoryIndexedRange<2, 2, 1>;
- def UImm2s4RangeOperand : UImmScaledMemoryIndexedRange<2, 4, 3>;
- def UImm3s2RangeOperand : UImmScaledMemoryIndexedRange<3, 2, 1>;
- def uimm0s2range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm == 0; }], UImmS1XForm> {
- let PrintMethod = "printImmRangeScale<2, 1>";
- let ParserMatchClass = UImm0s2RangeOperand;
- let OperandNamespace = "AArch64";
- let OperandType = "OPERAND_IMPLICIT_IMM_0";
- }
- def uimm0s4range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm == 0; }], UImmS1XForm> {
- let PrintMethod = "printImmRangeScale<4, 3>";
- let ParserMatchClass = UImm0s4RangeOperand;
- let OperandNamespace = "AArch64";
- let OperandType = "OPERAND_IMPLICIT_IMM_0";
- }
- def uimm1s2range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 2 && ((Imm % 2) == 0); }], UImmS2XForm> {
- let PrintMethod = "printImmRangeScale<2, 1>";
- let ParserMatchClass = UImm1s2RangeOperand;
- }
- def uimm1s4range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 4 && ((Imm % 4) == 0); }], UImmS4XForm> {
- let PrintMethod = "printImmRangeScale<4, 3>";
- let ParserMatchClass = UImm1s4RangeOperand;
- }
- def uimm2s2range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 6 && ((Imm % 2) == 0); }], UImmS2XForm> {
- let PrintMethod = "printImmRangeScale<2, 1>";
- let ParserMatchClass = UImm2s2RangeOperand;
- }
- def uimm2s4range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 12 && ((Imm % 4) == 0); }], UImmS4XForm> {
- let PrintMethod = "printImmRangeScale<4, 3>";
- let ParserMatchClass = UImm2s4RangeOperand;
- }
- def uimm3s2range : Operand<i64>, ImmLeaf<i64,
- [{ return Imm >= 0 && Imm <= 14 && ((Imm % 2) == 0); }], UImmS2XForm> {
- let PrintMethod = "printImmRangeScale<2, 1>";
- let ParserMatchClass = UImm3s2RangeOperand;
- }
- // 8-bit immediate for AdvSIMD where 64-bit values of the form:
- // aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
- // are encoded as the eight bit value 'abcdefgh'.
- def simdimmtype10 : Operand<i32>,
- FPImmLeaf<f64, [{
- return AArch64_AM::isAdvSIMDModImmType10(
- Imm.bitcastToAPInt().getZExtValue());
- }], SDNodeXForm<fpimm, [{
- APFloat InVal = N->getValueAPF();
- uint32_t enc = AArch64_AM::encodeAdvSIMDModImmType10(N->getValueAPF()
- .bitcastToAPInt()
- .getZExtValue());
- return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
- }]>> {
- let ParserMatchClass = SIMDImmType10Operand;
- let PrintMethod = "printSIMDType10Operand";
- }
- //---
- // System management
- //---
- // Base encoding for system instruction operands.
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- class BaseSystemI<bit L, dag oops, dag iops, string asm, string operands,
- list<dag> pattern = []>
- : I<oops, iops, asm, operands, "", pattern> {
- let Inst{31-22} = 0b1101010100;
- let Inst{21} = L;
- }
- // System instructions which do not have an Rt register.
- class SimpleSystemI<bit L, dag iops, string asm, string operands,
- list<dag> pattern = []>
- : BaseSystemI<L, (outs), iops, asm, operands, pattern> {
- let Inst{4-0} = 0b11111;
- }
- // System instructions which have an Rt register.
- class RtSystemI<bit L, dag oops, dag iops, string asm, string operands,
- list<dag> pattern = []>
- : BaseSystemI<L, oops, iops, asm, operands, pattern>,
- Sched<[WriteSys]> {
- bits<5> Rt;
- let Inst{4-0} = Rt;
- }
- // System instructions for transactional memory extension
- class TMBaseSystemI<bit L, bits<4> CRm, bits<3> op2, dag oops, dag iops,
- string asm, string operands, list<dag> pattern>
- : BaseSystemI<L, oops, iops, asm, operands, pattern>,
- Sched<[WriteSys]> {
- let Inst{20-12} = 0b000110011;
- let Inst{11-8} = CRm;
- let Inst{7-5} = op2;
- let DecoderMethod = "";
- let mayLoad = 1;
- let mayStore = 1;
- }
- // System instructions for transactional memory - single input operand
- class TMSystemI<bits<4> CRm, string asm, list<dag> pattern>
- : TMBaseSystemI<0b1, CRm, 0b011,
- (outs GPR64:$Rt), (ins), asm, "\t$Rt", pattern> {
- bits<5> Rt;
- let Inst{4-0} = Rt;
- }
- // System instructions that pass a register argument
- // This class assumes the register is for input rather than output.
- class RegInputSystemI<bits<4> CRm, bits<3> Op2, string asm,
- list<dag> pattern = []>
- : RtSystemI<0, (outs), (ins GPR64:$Rt), asm, "\t$Rt", pattern> {
- let Inst{20-12} = 0b000110001;
- let Inst{11-8} = CRm;
- let Inst{7-5} = Op2;
- }
- // System instructions for transactional memory - no operand
- class TMSystemINoOperand<bits<4> CRm, string asm, list<dag> pattern>
- : TMBaseSystemI<0b0, CRm, 0b011, (outs), (ins), asm, "", pattern> {
- let Inst{4-0} = 0b11111;
- }
- // System instructions for exit from transactions
- class TMSystemException<bits<3> op1, string asm, list<dag> pattern>
- : I<(outs), (ins timm64_0_65535:$imm), asm, "\t$imm", "", pattern>,
- Sched<[WriteSys]> {
- bits<16> imm;
- let Inst{31-24} = 0b11010100;
- let Inst{23-21} = op1;
- let Inst{20-5} = imm;
- let Inst{4-0} = 0b00000;
- }
- // Hint instructions that take both a CRm and a 3-bit immediate.
- // NOTE: ideally, this would have mayStore = 0, mayLoad = 0, but we cannot
- // model patterns with sufficiently fine granularity
- let mayStore = 1, mayLoad = 1, hasSideEffects = 1 in
- class HintI<string mnemonic>
- : SimpleSystemI<0, (ins imm0_127:$imm), mnemonic#"\t$imm", "",
- [(int_aarch64_hint imm0_127:$imm)]>,
- Sched<[WriteHint]> {
- bits <7> imm;
- let Inst{20-12} = 0b000110010;
- let Inst{11-5} = imm;
- }
- // System instructions taking a single literal operand which encodes into
- // CRm. op2 differentiates the opcodes.
- def BarrierAsmOperand : AsmOperandClass {
- let Name = "Barrier";
- let ParserMethod = "tryParseBarrierOperand";
- }
- def barrier_op : Operand<i32> {
- let PrintMethod = "printBarrierOption";
- let ParserMatchClass = BarrierAsmOperand;
- }
- def BarriernXSAsmOperand : AsmOperandClass {
- let Name = "BarriernXS";
- let ParserMethod = "tryParseBarriernXSOperand";
- }
- def barrier_nxs_op : Operand<i32> {
- let PrintMethod = "printBarriernXSOption";
- let ParserMatchClass = BarriernXSAsmOperand;
- }
- class CRmSystemI<Operand crmtype, bits<3> opc, string asm,
- list<dag> pattern = []>
- : SimpleSystemI<0, (ins crmtype:$CRm), asm, "\t$CRm", pattern>,
- Sched<[WriteBarrier]> {
- bits<4> CRm;
- let Inst{20-12} = 0b000110011;
- let Inst{11-8} = CRm;
- let Inst{7-5} = opc;
- }
- class SystemNoOperands<bits<3> op2, string asm, list<dag> pattern = []>
- : SimpleSystemI<0, (ins), asm, "", pattern>,
- Sched<[WriteHint]> {
- bits<4> CRm;
- let CRm = 0b0011;
- let Inst{31-12} = 0b11010101000000110010;
- let Inst{11-8} = CRm;
- let Inst{7-5} = op2;
- let Inst{4-0} = 0b11111;
- }
- // MRS/MSR system instructions. These have different operand classes because
- // a different subset of registers can be accessed through each instruction.
- def MRSSystemRegisterOperand : AsmOperandClass {
- let Name = "MRSSystemRegister";
- let ParserMethod = "tryParseSysReg";
- let DiagnosticType = "MRS";
- }
- // concatenation of op0, op1, CRn, CRm, op2. 16-bit immediate.
- def mrs_sysreg_op : Operand<i32> {
- let ParserMatchClass = MRSSystemRegisterOperand;
- let DecoderMethod = "DecodeMRSSystemRegister";
- let PrintMethod = "printMRSSystemRegister";
- }
- def MSRSystemRegisterOperand : AsmOperandClass {
- let Name = "MSRSystemRegister";
- let ParserMethod = "tryParseSysReg";
- let DiagnosticType = "MSR";
- }
- def msr_sysreg_op : Operand<i32> {
- let ParserMatchClass = MSRSystemRegisterOperand;
- let DecoderMethod = "DecodeMSRSystemRegister";
- let PrintMethod = "printMSRSystemRegister";
- }
- def PSBHintOperand : AsmOperandClass {
- let Name = "PSBHint";
- let ParserMethod = "tryParsePSBHint";
- }
- def psbhint_op : Operand<i32> {
- let ParserMatchClass = PSBHintOperand;
- let PrintMethod = "printPSBHintOp";
- let MCOperandPredicate = [{
- // Check, if operand is valid, to fix exhaustive aliasing in disassembly.
- // "psb" is an alias to "hint" only for certain values of CRm:Op2 fields.
- if (!MCOp.isImm())
- return false;
- return AArch64PSBHint::lookupPSBByEncoding(MCOp.getImm()) != nullptr;
- }];
- }
- def BTIHintOperand : AsmOperandClass {
- let Name = "BTIHint";
- let ParserMethod = "tryParseBTIHint";
- }
- def btihint_op : Operand<i32> {
- let ParserMatchClass = BTIHintOperand;
- let PrintMethod = "printBTIHintOp";
- let MCOperandPredicate = [{
- // "bti" is an alias to "hint" only for certain values of CRm:Op2 fields.
- if (!MCOp.isImm())
- return false;
- return AArch64BTIHint::lookupBTIByEncoding(MCOp.getImm() ^ 32) != nullptr;
- }];
- }
- class MRSI : RtSystemI<1, (outs GPR64:$Rt), (ins mrs_sysreg_op:$systemreg),
- "mrs", "\t$Rt, $systemreg"> {
- bits<16> systemreg;
- let Inst{20-5} = systemreg;
- let DecoderNamespace = "Fallback";
- // The MRS is set as a NZCV setting instruction. Not all MRS instructions
- // require doing this. The alternative was to explicitly model each one, but
- // it feels like it is unnecessary because it seems there are no negative
- // consequences setting these flags for all.
- let Defs = [NZCV];
- }
- // FIXME: Some of these def NZCV, others don't. Best way to model that?
- // Explicitly modeling each of the system register as a register class
- // would do it, but feels like overkill at this point.
- class MSRI : RtSystemI<0, (outs), (ins msr_sysreg_op:$systemreg, GPR64:$Rt),
- "msr", "\t$systemreg, $Rt"> {
- bits<16> systemreg;
- let Inst{20-5} = systemreg;
- let DecoderNamespace = "Fallback";
- }
- def SystemPStateFieldWithImm0_15Operand : AsmOperandClass {
- let Name = "SystemPStateFieldWithImm0_15";
- let ParserMethod = "tryParseSysReg";
- }
- def pstatefield4_op : Operand<i32> {
- let ParserMatchClass = SystemPStateFieldWithImm0_15Operand;
- let PrintMethod = "printSystemPStateField";
- let MCOperandPredicate = [{
- if (!MCOp.isImm())
- return false;
- return AArch64SVCR::lookupPStateImm0_15ByEncoding(MCOp.getImm()) != nullptr;
- }];
- }
- // Instructions to modify PSTATE, no input reg
- let Defs = [NZCV] in
- class PstateWriteSimple<dag iops, string asm, string operands>
- : SimpleSystemI<0, iops, asm, operands> {
- let Inst{20-19} = 0b00;
- let Inst{15-12} = 0b0100;
- }
- class MSRpstateImm0_15
- : PstateWriteSimple<(ins pstatefield4_op:$pstatefield, imm0_15:$imm), "msr",
- "\t$pstatefield, $imm">,
- Sched<[WriteSys]> {
- bits<6> pstatefield;
- bits<4> imm;
- let Inst{18-16} = pstatefield{5-3};
- let Inst{11-8} = imm;
- let Inst{7-5} = pstatefield{2-0};
- let DecoderMethod = "DecodeSystemPStateImm0_15Instruction";
- // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
- // Fail the decoder should attempt to decode the instruction as MSRI.
- let hasCompleteDecoder = false;
- }
- def SystemPStateFieldWithImm0_1Operand : AsmOperandClass {
- let Name = "SystemPStateFieldWithImm0_1";
- let ParserMethod = "tryParseSysReg";
- }
- def pstatefield1_op : Operand<i32> {
- let ParserMatchClass = SystemPStateFieldWithImm0_1Operand;
- let PrintMethod = "printSystemPStateField";
- let MCOperandPredicate = [{
- if (!MCOp.isImm())
- return false;
- return AArch64SVCR::lookupPStateImm0_1ByEncoding(MCOp.getImm()) != nullptr;
- }];
- }
- class MSRpstateImm0_1
- : PstateWriteSimple<(ins pstatefield1_op:$pstatefield, imm0_1:$imm), "msr",
- "\t$pstatefield, $imm">,
- Sched<[WriteSys]> {
- bits<9> pstatefield;
- bit imm;
- let Inst{18-16} = pstatefield{5-3};
- let Inst{11-9} = pstatefield{8-6};
- let Inst{8} = imm;
- let Inst{7-5} = pstatefield{2-0};
- let DecoderMethod = "DecodeSystemPStateImm0_1Instruction";
- // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
- // Fail the decoder should attempt to decode the instruction as MSRI.
- let hasCompleteDecoder = false;
- let DecoderNamespace = "Fallback";
- }
- // SYS and SYSL generic system instructions.
- def SysCRAsmOperand : AsmOperandClass {
- let Name = "SysCR";
- let ParserMethod = "tryParseSysCROperand";
- }
- def sys_cr_op : Operand<i32> {
- let PrintMethod = "printSysCROperand";
- let ParserMatchClass = SysCRAsmOperand;
- }
- class SystemXtI<bit L, string asm>
- : RtSystemI<L, (outs),
- (ins imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2, GPR64:$Rt),
- asm, "\t$op1, $Cn, $Cm, $op2, $Rt"> {
- bits<3> op1;
- bits<4> Cn;
- bits<4> Cm;
- bits<3> op2;
- let Inst{20-19} = 0b01;
- let Inst{18-16} = op1;
- let Inst{15-12} = Cn;
- let Inst{11-8} = Cm;
- let Inst{7-5} = op2;
- }
- class SystemLXtI<bit L, string asm>
- : RtSystemI<L, (outs),
- (ins GPR64:$Rt, imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2),
- asm, "\t$Rt, $op1, $Cn, $Cm, $op2"> {
- bits<3> op1;
- bits<4> Cn;
- bits<4> Cm;
- bits<3> op2;
- let Inst{20-19} = 0b01;
- let Inst{18-16} = op1;
- let Inst{15-12} = Cn;
- let Inst{11-8} = Cm;
- let Inst{7-5} = op2;
- }
- def RangePrefetchOperand : AsmOperandClass {
- let Name = "RangePrefetch";
- let ParserMethod = "tryParseRPRFMOperand";
- let PredicateMethod = "isPrefetch";
- let RenderMethod = "addPrefetchOperands";
- }
- def rprfop : Operand<i32>, TImmLeaf<i32, [{
- return (((uint32_t)Imm) <= 63);
- }]> {
- let PrintMethod = "printRPRFMOperand";
- let ParserMatchClass = RangePrefetchOperand;
- }
- // Branch (register) instructions:
- //
- // case opc of
- // 0001 blr
- // 0000 br
- // 0101 dret
- // 0100 eret
- // 0010 ret
- // otherwise UNDEFINED
- class BaseBranchReg<bits<4> opc, dag oops, dag iops, string asm,
- string operands, list<dag> pattern>
- : I<oops, iops, asm, operands, "", pattern>, Sched<[WriteBrReg]> {
- let Inst{31-25} = 0b1101011;
- let Inst{24-21} = opc;
- let Inst{20-16} = 0b11111;
- let Inst{15-10} = 0b000000;
- let Inst{4-0} = 0b00000;
- }
- class BranchReg<bits<4> opc, string asm, list<dag> pattern>
- : BaseBranchReg<opc, (outs), (ins GPR64:$Rn), asm, "\t$Rn", pattern> {
- bits<5> Rn;
- let Inst{9-5} = Rn;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1, isReturn = 1 in
- class SpecialReturn<bits<4> opc, string asm>
- : BaseBranchReg<opc, (outs), (ins), asm, "", []> {
- let Inst{9-5} = 0b11111;
- }
- let mayLoad = 1 in
- class RCPCLoad<bits<2> sz, string asm, RegisterClass RC>
- : I<(outs RC:$Rt), (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]", "", []>,
- Sched<[]> {
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31-30} = sz;
- let Inst{29-10} = 0b11100010111111110000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- class AuthBase<bits<1> M, dag oops, dag iops, string asm, string operands,
- list<dag> pattern>
- : I<oops, iops, asm, operands, "", pattern>, Sched<[]> {
- let isAuthenticated = 1;
- let Inst{31-25} = 0b1101011;
- let Inst{20-11} = 0b1111100001;
- let Inst{10} = M;
- let Inst{4-0} = 0b11111;
- }
- class AuthBranchTwoOperands<bits<1> op, bits<1> M, string asm>
- : AuthBase<M, (outs), (ins GPR64:$Rn, GPR64sp:$Rm), asm, "\t$Rn, $Rm", []> {
- bits<5> Rn;
- bits<5> Rm;
- let Inst{24-22} = 0b100;
- let Inst{21} = op;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rm;
- }
- class AuthOneOperand<bits<3> opc, bits<1> M, string asm>
- : AuthBase<M, (outs), (ins GPR64:$Rn), asm, "\t$Rn", []> {
- bits<5> Rn;
- let Inst{24} = 0;
- let Inst{23-21} = opc;
- let Inst{9-5} = Rn;
- }
- let Uses = [LR,SP] in
- class AuthReturn<bits<3> op, bits<1> M, string asm>
- : AuthBase<M, (outs), (ins), asm, "", []> {
- let Inst{24} = 0;
- let Inst{23-21} = op;
- let Inst{9-0} = 0b1111111111;
- }
- let mayLoad = 1 in
- class BaseAuthLoad<bit M, bit W, dag oops, dag iops, string asm,
- string operands, string cstr>
- : I<oops, iops, asm, operands, cstr, []>, Sched<[]> {
- bits<10> offset;
- bits<5> Rn;
- bits<5> Rt;
- let isAuthenticated = 1;
- let Inst{31-24} = 0b11111000;
- let Inst{23} = M;
- let Inst{22} = offset{9};
- let Inst{21} = 1;
- let Inst{20-12} = offset{8-0};
- let Inst{11} = W;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeAuthLoadInstruction";
- }
- multiclass AuthLoad<bit M, string asm, Operand opr> {
- def indexed : BaseAuthLoad<M, 0, (outs GPR64:$Rt),
- (ins GPR64sp:$Rn, opr:$offset),
- asm, "\t$Rt, [$Rn, $offset]", "">;
- def writeback : BaseAuthLoad<M, 1, (outs GPR64sp:$wback, GPR64:$Rt),
- (ins GPR64sp:$Rn, opr:$offset),
- asm, "\t$Rt, [$Rn, $offset]!",
- "$Rn = $wback,@earlyclobber $wback">;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "indexed") GPR64:$Rt, GPR64sp:$Rn, 0)>;
- def : InstAlias<asm # "\t$Rt, [$wback]!",
- (!cast<Instruction>(NAME # "writeback") GPR64sp:$wback, GPR64:$Rt, 0), 0>;
- }
- //---
- // Conditional branch instruction.
- //---
- // Condition code.
- // 4-bit immediate. Pretty-printed as <cc>
- def ccode : Operand<i32> {
- let PrintMethod = "printCondCode";
- let ParserMatchClass = CondCode;
- }
- def inv_ccode : Operand<i32> {
- // AL and NV are invalid in the aliases which use inv_ccode
- let PrintMethod = "printInverseCondCode";
- let ParserMatchClass = CondCode;
- let MCOperandPredicate = [{
- return MCOp.isImm() &&
- MCOp.getImm() != AArch64CC::AL &&
- MCOp.getImm() != AArch64CC::NV;
- }];
- }
- // Conditional branch target. 19-bit immediate. The low two bits of the target
- // offset are implied zero and so are not part of the immediate.
- def am_brcond : Operand<OtherVT> {
- let EncoderMethod = "getCondBranchTargetOpValue";
- let DecoderMethod = "DecodePCRelLabel19";
- let PrintMethod = "printAlignedLabel";
- let ParserMatchClass = PCRelLabel19Operand;
- let OperandType = "OPERAND_PCREL";
- }
- class BranchCond<bit bit4, string mnemonic>
- : I<(outs), (ins ccode:$cond, am_brcond:$target),
- mnemonic, ".$cond\t$target", "",
- [(AArch64brcond bb:$target, imm:$cond, NZCV)]>, Sched<[WriteBr]> {
- let isBranch = 1;
- let isTerminator = 1;
- let Uses = [NZCV];
- bits<4> cond;
- bits<19> target;
- let Inst{31-24} = 0b01010100;
- let Inst{23-5} = target;
- let Inst{4} = bit4;
- let Inst{3-0} = cond;
- }
- //---
- // Compare-and-branch instructions.
- //---
- class BaseCmpBranch<RegisterClass regtype, bit op, string asm, SDNode node>
- : I<(outs), (ins regtype:$Rt, am_brcond:$target),
- asm, "\t$Rt, $target", "",
- [(node regtype:$Rt, bb:$target)]>,
- Sched<[WriteBr]> {
- let isBranch = 1;
- let isTerminator = 1;
- bits<5> Rt;
- bits<19> target;
- let Inst{30-25} = 0b011010;
- let Inst{24} = op;
- let Inst{23-5} = target;
- let Inst{4-0} = Rt;
- }
- multiclass CmpBranch<bit op, string asm, SDNode node> {
- def W : BaseCmpBranch<GPR32, op, asm, node> {
- let Inst{31} = 0;
- }
- def X : BaseCmpBranch<GPR64, op, asm, node> {
- let Inst{31} = 1;
- }
- }
- //---
- // Test-bit-and-branch instructions.
- //---
- // Test-and-branch target. 14-bit sign-extended immediate. The low two bits of
- // the target offset are implied zero and so are not part of the immediate.
- def am_tbrcond : Operand<OtherVT> {
- let EncoderMethod = "getTestBranchTargetOpValue";
- let PrintMethod = "printAlignedLabel";
- let ParserMatchClass = BranchTarget14Operand;
- let OperandType = "OPERAND_PCREL";
- }
- // AsmOperand classes to emit (or not) special diagnostics
- def TBZImm0_31Operand : AsmOperandClass {
- let Name = "TBZImm0_31";
- let PredicateMethod = "isImmInRange<0,31>";
- let RenderMethod = "addImmOperands";
- }
- def TBZImm32_63Operand : AsmOperandClass {
- let Name = "Imm32_63";
- let PredicateMethod = "isImmInRange<32,63>";
- let DiagnosticType = "InvalidImm0_63";
- let RenderMethod = "addImmOperands";
- }
- class tbz_imm0_31<AsmOperandClass matcher> : Operand<i64>, ImmLeaf<i64, [{
- return (((uint32_t)Imm) < 32);
- }]> {
- let ParserMatchClass = matcher;
- }
- def tbz_imm0_31_diag : tbz_imm0_31<Imm0_31Operand>;
- def tbz_imm0_31_nodiag : tbz_imm0_31<TBZImm0_31Operand>;
- def tbz_imm32_63 : Operand<i64>, ImmLeaf<i64, [{
- return (((uint32_t)Imm) > 31) && (((uint32_t)Imm) < 64);
- }]> {
- let ParserMatchClass = TBZImm32_63Operand;
- }
- class BaseTestBranch<RegisterClass regtype, Operand immtype,
- bit op, string asm, SDNode node>
- : I<(outs), (ins regtype:$Rt, immtype:$bit_off, am_tbrcond:$target),
- asm, "\t$Rt, $bit_off, $target", "",
- [(node regtype:$Rt, immtype:$bit_off, bb:$target)]>,
- Sched<[WriteBr]> {
- let isBranch = 1;
- let isTerminator = 1;
- bits<5> Rt;
- bits<6> bit_off;
- bits<14> target;
- let Inst{30-25} = 0b011011;
- let Inst{24} = op;
- let Inst{23-19} = bit_off{4-0};
- let Inst{18-5} = target;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeTestAndBranch";
- }
- multiclass TestBranch<bit op, string asm, SDNode node> {
- def W : BaseTestBranch<GPR32, tbz_imm0_31_diag, op, asm, node> {
- let Inst{31} = 0;
- }
- def X : BaseTestBranch<GPR64, tbz_imm32_63, op, asm, node> {
- let Inst{31} = 1;
- }
- // Alias X-reg with 0-31 imm to W-Reg.
- def : InstAlias<asm # "\t$Rd, $imm, $target",
- (!cast<Instruction>(NAME#"W") GPR32as64:$Rd,
- tbz_imm0_31_nodiag:$imm, am_tbrcond:$target), 0>;
- def : Pat<(node GPR64:$Rn, tbz_imm0_31_diag:$imm, bb:$target),
- (!cast<Instruction>(NAME#"W") (EXTRACT_SUBREG GPR64:$Rn, sub_32),
- tbz_imm0_31_diag:$imm, bb:$target)>;
- }
- //---
- // Unconditional branch (immediate) instructions.
- //---
- def am_b_target : Operand<OtherVT> {
- let EncoderMethod = "getBranchTargetOpValue";
- let PrintMethod = "printAlignedLabel";
- let ParserMatchClass = BranchTarget26Operand;
- let OperandType = "OPERAND_PCREL";
- }
- def am_bl_target : Operand<i64> {
- let EncoderMethod = "getBranchTargetOpValue";
- let PrintMethod = "printAlignedLabel";
- let ParserMatchClass = BranchTarget26Operand;
- let OperandType = "OPERAND_PCREL";
- }
- class BImm<bit op, dag iops, string asm, list<dag> pattern>
- : I<(outs), iops, asm, "\t$addr", "", pattern>, Sched<[WriteBr]> {
- bits<26> addr;
- let Inst{31} = op;
- let Inst{30-26} = 0b00101;
- let Inst{25-0} = addr;
- let DecoderMethod = "DecodeUnconditionalBranch";
- }
- class BranchImm<bit op, string asm, list<dag> pattern>
- : BImm<op, (ins am_b_target:$addr), asm, pattern>;
- class CallImm<bit op, string asm, list<dag> pattern>
- : BImm<op, (ins am_bl_target:$addr), asm, pattern>;
- //---
- // Basic one-operand data processing instructions.
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseOneOperandData<bit sf, bit S, bits<5> opc2, bits<6> opc,
- RegisterClass regtype, string asm,
- SDPatternOperator node>
- : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
- [(set regtype:$Rd, (node regtype:$Rn))]>,
- Sched<[WriteI, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = sf;
- let Inst{30} = 0b1;
- let Inst{29} = S;
- let Inst{28-21} = 0b11010110;
- let Inst{20-16} = opc2;
- let Inst{15-10} = opc;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- multiclass OneOperandData<bits<6> opc, string asm,
- SDPatternOperator node = null_frag> {
- def Wr : BaseOneOperandData<0b0, 0b0, 0b00000, opc, GPR32, asm, node>;
- def Xr : BaseOneOperandData<0b1, 0b0, 0b00000, opc, GPR64, asm, node>;
- }
- class OneWRegData<bits<6> opc, string asm, SDPatternOperator node>
- : BaseOneOperandData<0b0, 0b0, 0b00000, opc, GPR32, asm, node>;
- class OneXRegData<bits<6> opc, string asm, SDPatternOperator node>
- : BaseOneOperandData<0b1, 0b0, 0b00000, opc, GPR64, asm, node>;
- class SignAuthOneData<bits<3> opcode_prefix, bits<2> opcode, string asm,
- SDPatternOperator op>
- : I<(outs GPR64:$dst), (ins GPR64:$Rd, GPR64sp:$Rn), asm, "\t$Rd, $Rn",
- "$dst = $Rd", [(set GPR64:$dst, (op GPR64:$Rd, opcode, GPR64sp:$Rn))]>,
- Sched<[WriteI, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-15} = 0b11011010110000010;
- let Inst{14-12} = opcode_prefix;
- let Inst{11-10} = opcode;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class SignAuthZero<bits<3> opcode_prefix, bits<2> opcode, string asm,
- SDPatternOperator op>
- : I<(outs GPR64:$dst), (ins GPR64:$Rd), asm, "\t$Rd", "$dst = $Rd",
- [(set GPR64:$dst, (op GPR64:$Rd, opcode, (i64 0)))]>,
- Sched<[]> {
- bits<5> Rd;
- let Inst{31-15} = 0b11011010110000010;
- let Inst{14-12} = opcode_prefix;
- let Inst{11-10} = opcode;
- let Inst{9-5} = 0b11111;
- let Inst{4-0} = Rd;
- }
- class SignAuthTwoOperand<bits<4> opc, string asm,
- SDPatternOperator OpNode>
- : I<(outs GPR64:$Rd), (ins GPR64:$Rn, GPR64sp:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "",
- [(set GPR64:$Rd, (OpNode GPR64:$Rn, GPR64sp:$Rm))]>,
- Sched<[WriteI, ReadI, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-21} = 0b10011010110;
- let Inst{20-16} = Rm;
- let Inst{15-14} = 0b00;
- let Inst{13-10} = opc;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class ClearAuth<bits<1> data, string asm>
- : I<(outs GPR64:$Rd), (ins GPR64:$Rn), asm, "\t$Rd", "$Rd = $Rn", []>, Sched<[]> {
- bits<5> Rd;
- let Inst{31-11} = 0b110110101100000101000;
- let Inst{10} = data;
- let Inst{9-5} = 0b11111;
- let Inst{4-0} = Rd;
- }
- // Base class for the Armv8.4-A 8 and 16-bit flag manipulation instructions
- class BaseFlagManipulation<bit sf, bit sz, dag iops, string asm, string ops>
- : I<(outs), iops, asm, ops, "", []>,
- Sched<[WriteI, ReadI, ReadI]> {
- let Uses = [NZCV];
- let Defs = [NZCV];
- bits<5> Rn;
- let Inst{31} = sf;
- let Inst{30-15} = 0b0111010000000000;
- let Inst{14} = sz;
- let Inst{13-10} = 0b0010;
- let Inst{9-5} = Rn;
- let Inst{4-0} = 0b01101;
- }
- class FlagRotate<dag iops, string asm, string ops>
- : BaseFlagManipulation<0b1, 0b0, iops, asm, ops> {
- bits<6> imm;
- bits<4> mask;
- let Inst{20-15} = imm;
- let Inst{13-10} = 0b0001;
- let Inst{4} = 0b0;
- let Inst{3-0} = mask;
- }
- //---
- // Basic two-operand data processing instructions.
- //---
- class BaseBaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
- list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "", pattern>,
- Sched<[WriteI, ReadI, ReadI]> {
- let Uses = [NZCV];
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{30} = isSub;
- let Inst{28-21} = 0b11010000;
- let Inst{20-16} = Rm;
- let Inst{15-10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class BaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
- SDNode OpNode>
- : BaseBaseAddSubCarry<isSub, regtype, asm,
- [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV))]>;
- class BaseAddSubCarrySetFlags<bit isSub, RegisterClass regtype, string asm,
- SDNode OpNode>
- : BaseBaseAddSubCarry<isSub, regtype, asm,
- [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV)),
- (implicit NZCV)]> {
- let Defs = [NZCV];
- }
- multiclass AddSubCarry<bit isSub, string asm, string asm_setflags,
- SDNode OpNode, SDNode OpNode_setflags> {
- def Wr : BaseAddSubCarry<isSub, GPR32, asm, OpNode> {
- let Inst{31} = 0;
- let Inst{29} = 0;
- }
- def Xr : BaseAddSubCarry<isSub, GPR64, asm, OpNode> {
- let Inst{31} = 1;
- let Inst{29} = 0;
- }
- // Sets flags.
- def SWr : BaseAddSubCarrySetFlags<isSub, GPR32, asm_setflags,
- OpNode_setflags> {
- let Inst{31} = 0;
- let Inst{29} = 1;
- }
- def SXr : BaseAddSubCarrySetFlags<isSub, GPR64, asm_setflags,
- OpNode_setflags> {
- let Inst{31} = 1;
- let Inst{29} = 1;
- }
- }
- class BaseTwoOperandRegReg<bit sf, bit S, bits<6> opc, RegisterClass regtype,
- string asm, SDPatternOperator OpNode,
- RegisterClass in1regtype = regtype,
- RegisterClass in2regtype = regtype>
- : I<(outs regtype:$Rd), (ins in1regtype:$Rn, in2regtype:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "",
- [(set regtype:$Rd, (OpNode in1regtype:$Rn, in2regtype:$Rm))]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = sf;
- let Inst{30} = 0b0;
- let Inst{29} = S;
- let Inst{28-21} = 0b11010110;
- let Inst{20-16} = Rm;
- let Inst{15-10} = opc;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class BaseDiv<bit size, bit isSigned, RegisterClass regtype, string asm,
- SDPatternOperator OpNode>
- : BaseTwoOperandRegReg<size, 0b0, {0,0,0,0,1,?}, regtype, asm, OpNode> {
- let Inst{10} = isSigned;
- }
- multiclass Div<bit isSigned, string asm, SDPatternOperator OpNode> {
- def Wr : BaseDiv<0b0, isSigned, GPR32, asm, OpNode>,
- Sched<[WriteID32, ReadID, ReadID]>;
- def Xr : BaseDiv<0b1, isSigned, GPR64, asm, OpNode>,
- Sched<[WriteID64, ReadID, ReadID]>;
- }
- class BaseShift<bit size, bits<2> shift_type, RegisterClass regtype, string asm,
- SDPatternOperator OpNode = null_frag>
- : BaseTwoOperandRegReg<size, 0b0, {0,0,1,0,?,?}, regtype, asm, OpNode>,
- Sched<[WriteIS, ReadI]> {
- let Inst{11-10} = shift_type;
- }
- multiclass Shift<bits<2> shift_type, string asm, SDNode OpNode> {
- def Wr : BaseShift<0b0, shift_type, GPR32, asm>;
- def Xr : BaseShift<0b1, shift_type, GPR64, asm, OpNode>;
- def : Pat<(i32 (OpNode GPR32:$Rn, i64:$Rm)),
- (!cast<Instruction>(NAME # "Wr") GPR32:$Rn,
- (EXTRACT_SUBREG i64:$Rm, sub_32))>;
- def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (zext GPR32:$Rm)))),
- (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
- def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (anyext GPR32:$Rm)))),
- (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
- def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (sext GPR32:$Rm)))),
- (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
- def : Pat<(i64 (OpNode GPR64:$Rn, (i64 (sext GPR32:$Rm)))),
- (!cast<Instruction>(NAME # "Xr") GPR64:$Rn,
- (SUBREG_TO_REG (i32 0), GPR32:$Rm, sub_32))>;
- def : Pat<(i64 (OpNode GPR64:$Rn, (i64 (zext GPR32:$Rm)))),
- (!cast<Instruction>(NAME # "Xr") GPR64:$Rn,
- (SUBREG_TO_REG (i32 0), GPR32:$Rm, sub_32))>;
- }
- class ShiftAlias<string asm, Instruction inst, RegisterClass regtype>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst regtype:$dst, regtype:$src1, regtype:$src2), 0>;
- class BaseMulAccum<bit isSub, bits<3> opc, RegisterClass multype,
- RegisterClass addtype, string asm,
- list<dag> pattern>
- : I<(outs addtype:$Rd), (ins multype:$Rn, multype:$Rm, addtype:$Ra),
- asm, "\t$Rd, $Rn, $Rm, $Ra", "", pattern> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<5> Ra;
- let Inst{30-24} = 0b0011011;
- let Inst{23-21} = opc;
- let Inst{20-16} = Rm;
- let Inst{15} = isSub;
- let Inst{14-10} = Ra;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass MulAccum<bit isSub, string asm> {
- // MADD/MSUB generation is decided by MachineCombiner.cpp
- def Wrrr : BaseMulAccum<isSub, 0b000, GPR32, GPR32, asm, []>,
- Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
- let Inst{31} = 0;
- }
- def Xrrr : BaseMulAccum<isSub, 0b000, GPR64, GPR64, asm, []>,
- Sched<[WriteIM64, ReadIM, ReadIM, ReadIMA]> {
- let Inst{31} = 1;
- }
- }
- class WideMulAccum<bit isSub, bits<3> opc, string asm,
- SDNode AccNode, SDNode ExtNode>
- : BaseMulAccum<isSub, opc, GPR32, GPR64, asm,
- [(set GPR64:$Rd, (AccNode GPR64:$Ra,
- (mul (ExtNode GPR32:$Rn), (ExtNode GPR32:$Rm))))]>,
- Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
- let Inst{31} = 1;
- }
- class MulHi<bits<3> opc, string asm, SDNode OpNode>
- : I<(outs GPR64:$Rd), (ins GPR64:$Rn, GPR64:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "",
- [(set GPR64:$Rd, (OpNode GPR64:$Rn, GPR64:$Rm))]>,
- Sched<[WriteIM64, ReadIM, ReadIM]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-24} = 0b10011011;
- let Inst{23-21} = opc;
- let Inst{20-16} = Rm;
- let Inst{15} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- // The Ra field of SMULH and UMULH is unused: it should be assembled as 31
- // (i.e. all bits 1) but is ignored by the processor.
- let PostEncoderMethod = "fixMulHigh";
- }
- class MulAccumWAlias<string asm, Instruction inst>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst GPR32:$dst, GPR32:$src1, GPR32:$src2, WZR)>;
- class MulAccumXAlias<string asm, Instruction inst>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst GPR64:$dst, GPR64:$src1, GPR64:$src2, XZR)>;
- class WideMulAccumAlias<string asm, Instruction inst>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst GPR64:$dst, GPR32:$src1, GPR32:$src2, XZR)>;
- class BaseCRC32<bit sf, bits<2> sz, bit C, RegisterClass StreamReg,
- SDPatternOperator OpNode, string asm>
- : I<(outs GPR32:$Rd), (ins GPR32:$Rn, StreamReg:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "",
- [(set GPR32:$Rd, (OpNode GPR32:$Rn, StreamReg:$Rm))]>,
- Sched<[WriteISReg, ReadI, ReadISReg]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = sf;
- let Inst{30-21} = 0b0011010110;
- let Inst{20-16} = Rm;
- let Inst{15-13} = 0b010;
- let Inst{12} = C;
- let Inst{11-10} = sz;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let Predicates = [HasCRC];
- }
- //---
- // Address generation.
- //---
- class ADRI<bit page, string asm, Operand adr, list<dag> pattern>
- : I<(outs GPR64:$Xd), (ins adr:$label), asm, "\t$Xd, $label", "",
- pattern>,
- Sched<[WriteI]> {
- bits<5> Xd;
- bits<21> label;
- let Inst{31} = page;
- let Inst{30-29} = label{1-0};
- let Inst{28-24} = 0b10000;
- let Inst{23-5} = label{20-2};
- let Inst{4-0} = Xd;
- let DecoderMethod = "DecodeAdrInstruction";
- }
- //---
- // Move immediate.
- //---
- def movimm32_imm : Operand<i32> {
- let ParserMatchClass = AsmImmRange<0, 65535>;
- let EncoderMethod = "getMoveWideImmOpValue";
- let PrintMethod = "printImm";
- }
- def movimm32_shift : Operand<i32> {
- let PrintMethod = "printShifter";
- let ParserMatchClass = MovImm32ShifterOperand;
- }
- def movimm64_shift : Operand<i32> {
- let PrintMethod = "printShifter";
- let ParserMatchClass = MovImm64ShifterOperand;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseMoveImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
- string asm>
- : I<(outs regtype:$Rd), (ins movimm32_imm:$imm, shifter:$shift),
- asm, "\t$Rd, $imm$shift", "", []>,
- Sched<[WriteImm]> {
- bits<5> Rd;
- bits<16> imm;
- bits<6> shift;
- let Inst{30-29} = opc;
- let Inst{28-23} = 0b100101;
- let Inst{22-21} = shift{5-4};
- let Inst{20-5} = imm;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeMoveImmInstruction";
- }
- multiclass MoveImmediate<bits<2> opc, string asm> {
- def Wi : BaseMoveImmediate<opc, GPR32, movimm32_shift, asm> {
- let Inst{31} = 0;
- }
- def Xi : BaseMoveImmediate<opc, GPR64, movimm64_shift, asm> {
- let Inst{31} = 1;
- }
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseInsertImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
- string asm>
- : I<(outs regtype:$Rd),
- (ins regtype:$src, movimm32_imm:$imm, shifter:$shift),
- asm, "\t$Rd, $imm$shift", "$src = $Rd", []>,
- Sched<[WriteI, ReadI]> {
- bits<5> Rd;
- bits<16> imm;
- bits<6> shift;
- let Inst{30-29} = opc;
- let Inst{28-23} = 0b100101;
- let Inst{22-21} = shift{5-4};
- let Inst{20-5} = imm;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeMoveImmInstruction";
- }
- multiclass InsertImmediate<bits<2> opc, string asm> {
- def Wi : BaseInsertImmediate<opc, GPR32, movimm32_shift, asm> {
- let Inst{31} = 0;
- }
- def Xi : BaseInsertImmediate<opc, GPR64, movimm64_shift, asm> {
- let Inst{31} = 1;
- }
- }
- //---
- // Add/Subtract
- //---
- class BaseAddSubImm<bit isSub, bit setFlags, RegisterClass dstRegtype,
- string asm_inst, string asm_ops,
- dag inputs, dag pattern>
- : I<(outs dstRegtype:$Rd), inputs, asm_inst, asm_ops, "", [pattern]>,
- Sched<[WriteI, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{30} = isSub;
- let Inst{29} = setFlags;
- let Inst{28-24} = 0b10001;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class AddSubImmShift<bit isSub, bit setFlags, RegisterClass dstRegtype,
- RegisterClass srcRegtype, addsub_shifted_imm immtype,
- string asm_inst, SDPatternOperator OpNode>
- : BaseAddSubImm<isSub, setFlags, dstRegtype, asm_inst, "\t$Rd, $Rn, $imm",
- (ins srcRegtype:$Rn, immtype:$imm),
- (set dstRegtype:$Rd, (OpNode srcRegtype:$Rn, immtype:$imm))> {
- bits<14> imm;
- let Inst{23-22} = imm{13-12}; // '00' => lsl #0, '01' => lsl #12
- let Inst{21-10} = imm{11-0};
- let DecoderMethod = "DecodeAddSubImmShift";
- }
- class BaseAddSubRegPseudo<RegisterClass regtype,
- SDPatternOperator OpNode>
- : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
- [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
- Sched<[WriteI, ReadI, ReadI]>;
- class BaseAddSubSReg<bit isSub, bit setFlags, RegisterClass regtype,
- arith_shifted_reg shifted_regtype, string asm,
- SDPatternOperator OpNode>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, (shifted_regtype $Rm, $shift):$Rm_and_shift),
- asm, "\t$Rd, $Rn, $Rm_and_shift", "",
- [(set regtype:$Rd, (OpNode regtype:$Rn, shifted_regtype:$Rm_and_shift))]>,
- Sched<[WriteISReg, ReadI, ReadISReg]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<8> shift;
- let Inst{30} = isSub;
- let Inst{29} = setFlags;
- let Inst{28-24} = 0b01011;
- let Inst{23-22} = shift{7-6};
- let Inst{21} = 0;
- let Inst{20-16} = Rm;
- let Inst{15-10} = shift{5-0};
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeThreeAddrSRegInstruction";
- }
- class BaseAddSubEReg<bit isSub, bit setFlags, RegisterClass dstRegtype,
- RegisterClass src1Regtype, Operand src2Regtype,
- string asm, SDPatternOperator OpNode>
- : I<(outs dstRegtype:$Rd),
- (ins src1Regtype:$Rn, (src2Regtype $Rm, $extend):$Rm_and_extend),
- asm, "\t$Rd, $Rn, $Rm_and_extend", "",
- [(set dstRegtype:$Rd, (OpNode src1Regtype:$Rn, src2Regtype:$Rm_and_extend))]>,
- Sched<[WriteIEReg, ReadI, ReadIEReg]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<6> extend;
- let Inst{30} = isSub;
- let Inst{29} = setFlags;
- let Inst{28-24} = 0b01011;
- let Inst{23-21} = 0b001;
- let Inst{20-16} = Rm;
- let Inst{15-13} = extend{5-3};
- let Inst{12-10} = extend{2-0};
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeAddSubERegInstruction";
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseAddSubEReg64<bit isSub, bit setFlags, RegisterClass dstRegtype,
- RegisterClass src1Regtype, RegisterClass src2Regtype,
- Operand ext_op, string asm>
- : I<(outs dstRegtype:$Rd),
- (ins src1Regtype:$Rn, src2Regtype:$Rm, ext_op:$ext),
- asm, "\t$Rd, $Rn, $Rm$ext", "", []>,
- Sched<[WriteIEReg, ReadI, ReadIEReg]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<6> ext;
- let Inst{30} = isSub;
- let Inst{29} = setFlags;
- let Inst{28-24} = 0b01011;
- let Inst{23-21} = 0b001;
- let Inst{20-16} = Rm;
- let Inst{15} = ext{5};
- let Inst{12-10} = ext{2-0};
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeAddSubERegInstruction";
- }
- // Aliases for register+register add/subtract.
- class AddSubRegAlias<string asm, Instruction inst, RegisterClass dstRegtype,
- RegisterClass src1Regtype, RegisterClass src2Regtype,
- int shiftExt>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst dstRegtype:$dst, src1Regtype:$src1, src2Regtype:$src2,
- shiftExt)>;
- multiclass AddSub<bit isSub, string mnemonic, string alias,
- SDPatternOperator OpNode = null_frag> {
- let hasSideEffects = 0, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
- // Add/Subtract immediate
- // Increase the weight of the immediate variant to try to match it before
- // the extended register variant.
- // We used to match the register variant before the immediate when the
- // register argument could be implicitly zero-extended.
- let AddedComplexity = 6 in
- def Wri : AddSubImmShift<isSub, 0, GPR32sp, GPR32sp, addsub_shifted_imm32,
- mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- let AddedComplexity = 6 in
- def Xri : AddSubImmShift<isSub, 0, GPR64sp, GPR64sp, addsub_shifted_imm64,
- mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- // Add/Subtract register - Only used for CodeGen
- def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
- def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
- // Add/Subtract shifted register
- def Wrs : BaseAddSubSReg<isSub, 0, GPR32, arith_shifted_reg32, mnemonic,
- OpNode> {
- let Inst{31} = 0;
- }
- def Xrs : BaseAddSubSReg<isSub, 0, GPR64, arith_shifted_reg64, mnemonic,
- OpNode> {
- let Inst{31} = 1;
- }
- }
- // Add/Subtract extended register
- let AddedComplexity = 1, hasSideEffects = 0 in {
- def Wrx : BaseAddSubEReg<isSub, 0, GPR32sp, GPR32sp,
- arith_extended_reg32_i32, mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- def Xrx : BaseAddSubEReg<isSub, 0, GPR64sp, GPR64sp,
- arith_extended_reg32to64_i64, mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- }
- def Xrx64 : BaseAddSubEReg64<isSub, 0, GPR64sp, GPR64sp, GPR64,
- arith_extendlsl64, mnemonic> {
- // UXTX and SXTX only.
- let Inst{14-13} = 0b11;
- let Inst{31} = 1;
- }
- // add Rd, Rb, -imm -> sub Rd, Rn, imm
- def : InstSubst<alias#"\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32sp:$Rn,
- addsub_shifted_imm32_neg:$imm), 0>;
- def : InstSubst<alias#"\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64sp:$Rn,
- addsub_shifted_imm64_neg:$imm), 0>;
- // Register/register aliases with no shift when SP is not used.
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
- GPR32, GPR32, GPR32, 0>;
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
- GPR64, GPR64, GPR64, 0>;
- // Register/register aliases with no shift when either the destination or
- // first source register is SP.
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
- GPR32sponly, GPR32sp, GPR32, 16>; // UXTW #0
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
- GPR32sp, GPR32sponly, GPR32, 16>; // UXTW #0
- def : AddSubRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Xrx64"),
- GPR64sponly, GPR64sp, GPR64, 24>; // UXTX #0
- def : AddSubRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Xrx64"),
- GPR64sp, GPR64sponly, GPR64, 24>; // UXTX #0
- }
- multiclass AddSubS<bit isSub, string mnemonic, SDNode OpNode, string cmp,
- string alias, string cmpAlias> {
- let isCompare = 1, Defs = [NZCV] in {
- // Add/Subtract immediate
- def Wri : AddSubImmShift<isSub, 1, GPR32, GPR32sp, addsub_shifted_imm32,
- mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- def Xri : AddSubImmShift<isSub, 1, GPR64, GPR64sp, addsub_shifted_imm64,
- mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- // Add/Subtract register
- def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
- def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
- // Add/Subtract shifted register
- def Wrs : BaseAddSubSReg<isSub, 1, GPR32, arith_shifted_reg32, mnemonic,
- OpNode> {
- let Inst{31} = 0;
- }
- def Xrs : BaseAddSubSReg<isSub, 1, GPR64, arith_shifted_reg64, mnemonic,
- OpNode> {
- let Inst{31} = 1;
- }
- // Add/Subtract extended register
- let AddedComplexity = 1 in {
- def Wrx : BaseAddSubEReg<isSub, 1, GPR32, GPR32sp,
- arith_extended_reg32_i32, mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- def Xrx : BaseAddSubEReg<isSub, 1, GPR64, GPR64sp,
- arith_extended_reg32_i64, mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- }
- def Xrx64 : BaseAddSubEReg64<isSub, 1, GPR64, GPR64sp, GPR64,
- arith_extendlsl64, mnemonic> {
- // UXTX and SXTX only.
- let Inst{14-13} = 0b11;
- let Inst{31} = 1;
- }
- } // Defs = [NZCV]
- // Support negative immediates, e.g. adds Rd, Rn, -imm -> subs Rd, Rn, imm
- def : InstSubst<alias#"\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32sp:$Rn,
- addsub_shifted_imm32_neg:$imm), 0>;
- def : InstSubst<alias#"\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64sp:$Rn,
- addsub_shifted_imm64_neg:$imm), 0>;
- // Compare aliases
- def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
- WZR, GPR32sp:$src, addsub_shifted_imm32:$imm), 5>;
- def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
- XZR, GPR64sp:$src, addsub_shifted_imm64:$imm), 5>;
- def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrx")
- WZR, GPR32sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
- def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx")
- XZR, GPR64sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
- def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx64")
- XZR, GPR64sp:$src1, GPR64:$src2, arith_extendlsl64:$sh), 4>;
- def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrs")
- WZR, GPR32:$src1, GPR32:$src2, arith_shift32:$sh), 4>;
- def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrs")
- XZR, GPR64:$src1, GPR64:$src2, arith_shift64:$sh), 4>;
- // Support negative immediates, e.g. cmp Rn, -imm -> cmn Rn, imm
- def : InstSubst<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
- WZR, GPR32sp:$src, addsub_shifted_imm32_neg:$imm), 0>;
- def : InstSubst<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
- XZR, GPR64sp:$src, addsub_shifted_imm64_neg:$imm), 0>;
- // Compare shorthands
- def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrs")
- WZR, GPR32:$src1, GPR32:$src2, 0), 5>;
- def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrs")
- XZR, GPR64:$src1, GPR64:$src2, 0), 5>;
- def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrx")
- WZR, GPR32sponly:$src1, GPR32:$src2, 16), 5>;
- def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrx64")
- XZR, GPR64sponly:$src1, GPR64:$src2, 24), 5>;
- // Register/register aliases with no shift when SP is not used.
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
- GPR32, GPR32, GPR32, 0>;
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
- GPR64, GPR64, GPR64, 0>;
- // Register/register aliases with no shift when the first source register
- // is SP.
- def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
- GPR32, GPR32sponly, GPR32, 16>; // UXTW #0
- def : AddSubRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Xrx64"),
- GPR64, GPR64sponly, GPR64, 24>; // UXTX #0
- }
- class AddSubG<bit isSub, string asm_inst, SDPatternOperator OpNode>
- : BaseAddSubImm<
- isSub, 0, GPR64sp, asm_inst, "\t$Rd, $Rn, $imm6, $imm4",
- (ins GPR64sp:$Rn, uimm6s16:$imm6, imm0_15:$imm4),
- (set GPR64sp:$Rd, (OpNode GPR64sp:$Rn, imm0_63:$imm6, imm0_15:$imm4))> {
- bits<6> imm6;
- bits<4> imm4;
- let Inst{31} = 1;
- let Inst{23-22} = 0b10;
- let Inst{21-16} = imm6;
- let Inst{15-14} = 0b00;
- let Inst{13-10} = imm4;
- let Unpredictable{15-14} = 0b11;
- }
- class SUBP<bit setsFlags, string asm_instr, SDPatternOperator OpNode>
- : BaseTwoOperandRegReg<0b1, setsFlags, 0b000000, GPR64, asm_instr, OpNode,
- GPR64sp, GPR64sp>;
- //---
- // Extract
- //---
- def SDTA64EXTR : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
- SDTCisPtrTy<3>]>;
- def AArch64Extr : SDNode<"AArch64ISD::EXTR", SDTA64EXTR>;
- class BaseExtractImm<RegisterClass regtype, Operand imm_type, string asm,
- list<dag> patterns>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, imm_type:$imm),
- asm, "\t$Rd, $Rn, $Rm, $imm", "", patterns>,
- Sched<[WriteExtr, ReadExtrHi]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<6> imm;
- let Inst{30-23} = 0b00100111;
- let Inst{21} = 0;
- let Inst{20-16} = Rm;
- let Inst{15-10} = imm;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass ExtractImm<string asm> {
- def Wrri : BaseExtractImm<GPR32, imm0_31, asm,
- [(set GPR32:$Rd,
- (AArch64Extr GPR32:$Rn, GPR32:$Rm, imm0_31:$imm))]> {
- let Inst{31} = 0;
- let Inst{22} = 0;
- // imm<5> must be zero.
- let imm{5} = 0;
- }
- def Xrri : BaseExtractImm<GPR64, imm0_63, asm,
- [(set GPR64:$Rd,
- (AArch64Extr GPR64:$Rn, GPR64:$Rm, imm0_63:$imm))]> {
- let Inst{31} = 1;
- let Inst{22} = 1;
- }
- }
- //---
- // Bitfield
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseBitfieldImm<bits<2> opc,
- RegisterClass regtype, Operand imm_type, string asm>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, imm_type:$immr, imm_type:$imms),
- asm, "\t$Rd, $Rn, $immr, $imms", "", []>,
- Sched<[WriteIS, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<6> immr;
- bits<6> imms;
- let Inst{30-29} = opc;
- let Inst{28-23} = 0b100110;
- let Inst{21-16} = immr;
- let Inst{15-10} = imms;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass BitfieldImm<bits<2> opc, string asm> {
- def Wri : BaseBitfieldImm<opc, GPR32, imm0_31, asm> {
- let Inst{31} = 0;
- let Inst{22} = 0;
- // imms<5> and immr<5> must be zero, else ReservedValue().
- let Inst{21} = 0;
- let Inst{15} = 0;
- }
- def Xri : BaseBitfieldImm<opc, GPR64, imm0_63, asm> {
- let Inst{31} = 1;
- let Inst{22} = 1;
- }
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseBitfieldImmWith2RegArgs<bits<2> opc,
- RegisterClass regtype, Operand imm_type, string asm>
- : I<(outs regtype:$Rd), (ins regtype:$src, regtype:$Rn, imm_type:$immr,
- imm_type:$imms),
- asm, "\t$Rd, $Rn, $immr, $imms", "$src = $Rd", []>,
- Sched<[WriteIS, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<6> immr;
- bits<6> imms;
- let Inst{30-29} = opc;
- let Inst{28-23} = 0b100110;
- let Inst{21-16} = immr;
- let Inst{15-10} = imms;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass BitfieldImmWith2RegArgs<bits<2> opc, string asm> {
- def Wri : BaseBitfieldImmWith2RegArgs<opc, GPR32, imm0_31, asm> {
- let Inst{31} = 0;
- let Inst{22} = 0;
- // imms<5> and immr<5> must be zero, else ReservedValue().
- let Inst{21} = 0;
- let Inst{15} = 0;
- }
- def Xri : BaseBitfieldImmWith2RegArgs<opc, GPR64, imm0_63, asm> {
- let Inst{31} = 1;
- let Inst{22} = 1;
- }
- }
- //---
- // Logical
- //---
- // Logical (immediate)
- class BaseLogicalImm<bits<2> opc, RegisterClass dregtype,
- RegisterClass sregtype, Operand imm_type, string asm,
- list<dag> pattern>
- : I<(outs dregtype:$Rd), (ins sregtype:$Rn, imm_type:$imm),
- asm, "\t$Rd, $Rn, $imm", "", pattern>,
- Sched<[WriteI, ReadI]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<13> imm;
- let Inst{30-29} = opc;
- let Inst{28-23} = 0b100100;
- let Inst{22} = imm{12};
- let Inst{21-16} = imm{11-6};
- let Inst{15-10} = imm{5-0};
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeLogicalImmInstruction";
- }
- // Logical (shifted register)
- class BaseLogicalSReg<bits<2> opc, bit N, RegisterClass regtype,
- logical_shifted_reg shifted_regtype, string asm,
- list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, (shifted_regtype $Rm, $shift):$Rm_and_shift),
- asm, "\t$Rd, $Rn, $Rm_and_shift", "", pattern>,
- Sched<[WriteISReg, ReadI, ReadISReg]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<8> shift;
- let Inst{30-29} = opc;
- let Inst{28-24} = 0b01010;
- let Inst{23-22} = shift{7-6};
- let Inst{21} = N;
- let Inst{20-16} = Rm;
- let Inst{15-10} = shift{5-0};
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeThreeAddrSRegInstruction";
- }
- // Aliases for register+register logical instructions.
- class LogicalRegAlias<string asm, Instruction inst, RegisterClass regtype>
- : InstAlias<asm#"\t$dst, $src1, $src2",
- (inst regtype:$dst, regtype:$src1, regtype:$src2, 0)>;
- multiclass LogicalImm<bits<2> opc, string mnemonic, SDNode OpNode,
- string Alias> {
- let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
- def Wri : BaseLogicalImm<opc, GPR32sp, GPR32, logical_imm32, mnemonic,
- [(set GPR32sp:$Rd, (OpNode GPR32:$Rn,
- logical_imm32:$imm))]> {
- let Inst{31} = 0;
- let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
- }
- let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
- def Xri : BaseLogicalImm<opc, GPR64sp, GPR64, logical_imm64, mnemonic,
- [(set GPR64sp:$Rd, (OpNode GPR64:$Rn,
- logical_imm64:$imm))]> {
- let Inst{31} = 1;
- }
- def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32:$Rn,
- logical_imm32_not:$imm), 0>;
- def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64:$Rn,
- logical_imm64_not:$imm), 0>;
- }
- multiclass LogicalImmS<bits<2> opc, string mnemonic, SDNode OpNode,
- string Alias> {
- let isCompare = 1, Defs = [NZCV] in {
- def Wri : BaseLogicalImm<opc, GPR32, GPR32, logical_imm32, mnemonic,
- [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_imm32:$imm))]> {
- let Inst{31} = 0;
- let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
- }
- def Xri : BaseLogicalImm<opc, GPR64, GPR64, logical_imm64, mnemonic,
- [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_imm64:$imm))]> {
- let Inst{31} = 1;
- }
- } // end Defs = [NZCV]
- def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32:$Rn,
- logical_imm32_not:$imm), 0>;
- def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
- (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64:$Rn,
- logical_imm64_not:$imm), 0>;
- }
- class BaseLogicalRegPseudo<RegisterClass regtype, SDPatternOperator OpNode>
- : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
- [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
- Sched<[WriteI, ReadI, ReadI]>;
- // Split from LogicalImm as not all instructions have both.
- multiclass LogicalReg<bits<2> opc, bit N, string mnemonic,
- SDPatternOperator OpNode, int AddedComplexityVal = 0> {
- let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = AddedComplexityVal in {
- def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
- def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
- }
- def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
- [(set GPR32:$Rd, (OpNode GPR32:$Rn,
- logical_shifted_reg32:$Rm_and_shift))]> {
- let Inst{31} = 0;
- }
- def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
- [(set GPR64:$Rd, (OpNode GPR64:$Rn,
- logical_shifted_reg64:$Rm_and_shift))]> {
- let Inst{31} = 1;
- }
- def : LogicalRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Wrs"), GPR32>;
- def : LogicalRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Xrs"), GPR64>;
- }
- // Split from LogicalReg to allow setting NZCV Defs
- multiclass LogicalRegS<bits<2> opc, bit N, string mnemonic,
- SDPatternOperator OpNode = null_frag> {
- let Defs = [NZCV], mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
- def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
- def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
- def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
- [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_shifted_reg32:$Rm_and_shift))]> {
- let Inst{31} = 0;
- }
- def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
- [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_shifted_reg64:$Rm_and_shift))]> {
- let Inst{31} = 1;
- }
- } // Defs = [NZCV]
- def : LogicalRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Wrs"), GPR32>;
- def : LogicalRegAlias<mnemonic,
- !cast<Instruction>(NAME#"Xrs"), GPR64>;
- }
- //---
- // Conditionally set flags
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseCondComparisonImm<bit op, RegisterClass regtype, ImmLeaf immtype,
- string mnemonic, SDNode OpNode>
- : I<(outs), (ins regtype:$Rn, immtype:$imm, imm32_0_15:$nzcv, ccode:$cond),
- mnemonic, "\t$Rn, $imm, $nzcv, $cond", "",
- [(set NZCV, (OpNode regtype:$Rn, immtype:$imm, (i32 imm:$nzcv),
- (i32 imm:$cond), NZCV))]>,
- Sched<[WriteI, ReadI]> {
- let Uses = [NZCV];
- let Defs = [NZCV];
- bits<5> Rn;
- bits<5> imm;
- bits<4> nzcv;
- bits<4> cond;
- let Inst{30} = op;
- let Inst{29-21} = 0b111010010;
- let Inst{20-16} = imm;
- let Inst{15-12} = cond;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4} = 0b0;
- let Inst{3-0} = nzcv;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseCondComparisonReg<bit op, RegisterClass regtype, string mnemonic,
- SDNode OpNode>
- : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
- mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "",
- [(set NZCV, (OpNode regtype:$Rn, regtype:$Rm, (i32 imm:$nzcv),
- (i32 imm:$cond), NZCV))]>,
- Sched<[WriteI, ReadI, ReadI]> {
- let Uses = [NZCV];
- let Defs = [NZCV];
- bits<5> Rn;
- bits<5> Rm;
- bits<4> nzcv;
- bits<4> cond;
- let Inst{30} = op;
- let Inst{29-21} = 0b111010010;
- let Inst{20-16} = Rm;
- let Inst{15-12} = cond;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4} = 0b0;
- let Inst{3-0} = nzcv;
- }
- multiclass CondComparison<bit op, string mnemonic, SDNode OpNode> {
- // immediate operand variants
- def Wi : BaseCondComparisonImm<op, GPR32, imm32_0_31, mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- def Xi : BaseCondComparisonImm<op, GPR64, imm0_31, mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- // register operand variants
- def Wr : BaseCondComparisonReg<op, GPR32, mnemonic, OpNode> {
- let Inst{31} = 0;
- }
- def Xr : BaseCondComparisonReg<op, GPR64, mnemonic, OpNode> {
- let Inst{31} = 1;
- }
- }
- //---
- // Conditional select
- //---
- class BaseCondSelect<bit op, bits<2> op2, RegisterClass regtype, string asm>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
- asm, "\t$Rd, $Rn, $Rm, $cond", "",
- [(set regtype:$Rd,
- (AArch64csel regtype:$Rn, regtype:$Rm, (i32 imm:$cond), NZCV))]>,
- Sched<[WriteI, ReadI, ReadI]> {
- let Uses = [NZCV];
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<4> cond;
- let Inst{30} = op;
- let Inst{29-21} = 0b011010100;
- let Inst{20-16} = Rm;
- let Inst{15-12} = cond;
- let Inst{11-10} = op2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass CondSelect<bit op, bits<2> op2, string asm> {
- def Wr : BaseCondSelect<op, op2, GPR32, asm> {
- let Inst{31} = 0;
- }
- def Xr : BaseCondSelect<op, op2, GPR64, asm> {
- let Inst{31} = 1;
- }
- }
- class BaseCondSelectOp<bit op, bits<2> op2, RegisterClass regtype, string asm,
- PatFrag frag>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
- asm, "\t$Rd, $Rn, $Rm, $cond", "",
- [(set regtype:$Rd,
- (AArch64csel regtype:$Rn, (frag regtype:$Rm),
- (i32 imm:$cond), NZCV))]>,
- Sched<[WriteI, ReadI, ReadI]> {
- let Uses = [NZCV];
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<4> cond;
- let Inst{30} = op;
- let Inst{29-21} = 0b011010100;
- let Inst{20-16} = Rm;
- let Inst{15-12} = cond;
- let Inst{11-10} = op2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- def inv_cond_XFORM : SDNodeXForm<imm, [{
- AArch64CC::CondCode CC = static_cast<AArch64CC::CondCode>(N->getZExtValue());
- return CurDAG->getTargetConstant(AArch64CC::getInvertedCondCode(CC), SDLoc(N),
- MVT::i32);
- }]>;
- multiclass CondSelectOp<bit op, bits<2> op2, string asm, PatFrag frag> {
- def Wr : BaseCondSelectOp<op, op2, GPR32, asm, frag> {
- let Inst{31} = 0;
- }
- def Xr : BaseCondSelectOp<op, op2, GPR64, asm, frag> {
- let Inst{31} = 1;
- }
- def : Pat<(AArch64csel (frag GPR32:$Rm), GPR32:$Rn, (i32 imm:$cond), NZCV),
- (!cast<Instruction>(NAME # Wr) GPR32:$Rn, GPR32:$Rm,
- (inv_cond_XFORM imm:$cond))>;
- def : Pat<(AArch64csel (frag GPR64:$Rm), GPR64:$Rn, (i32 imm:$cond), NZCV),
- (!cast<Instruction>(NAME # Xr) GPR64:$Rn, GPR64:$Rm,
- (inv_cond_XFORM imm:$cond))>;
- }
- //---
- // Special Mask Value
- //---
- def maski8_or_more : Operand<i32>,
- ImmLeaf<i32, [{ return (Imm & 0xff) == 0xff; }]> {
- }
- def maski16_or_more : Operand<i32>,
- ImmLeaf<i32, [{ return (Imm & 0xffff) == 0xffff; }]> {
- }
- //---
- // Load/store
- //---
- // (unsigned immediate)
- // Indexed for 8-bit registers. offset is in range [0,4095].
- def am_indexed8 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed8", []>;
- def am_indexed16 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed16", []>;
- def am_indexed32 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed32", []>;
- def am_indexed64 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed64", []>;
- def am_indexed128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed128", []>;
- // (unsigned immediate)
- // Indexed for 8-bit registers. offset is in range [0,63].
- def am_indexed8_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<1,63>", []>;
- def am_indexed16_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<2,63>", []>;
- def am_indexed32_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<4,63>", []>;
- def am_indexed64_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<8,63>", []>;
- def gi_am_indexed8 :
- GIComplexOperandMatcher<s64, "selectAddrModeIndexed<8>">,
- GIComplexPatternEquiv<am_indexed8>;
- def gi_am_indexed16 :
- GIComplexOperandMatcher<s64, "selectAddrModeIndexed<16>">,
- GIComplexPatternEquiv<am_indexed16>;
- def gi_am_indexed32 :
- GIComplexOperandMatcher<s64, "selectAddrModeIndexed<32>">,
- GIComplexPatternEquiv<am_indexed32>;
- def gi_am_indexed64 :
- GIComplexOperandMatcher<s64, "selectAddrModeIndexed<64>">,
- GIComplexPatternEquiv<am_indexed64>;
- def gi_am_indexed128 :
- GIComplexOperandMatcher<s64, "selectAddrModeIndexed<128>">,
- GIComplexPatternEquiv<am_indexed128>;
- class UImm12OffsetOperand<int Scale> : AsmOperandClass {
- let Name = "UImm12Offset" # Scale;
- let RenderMethod = "addUImm12OffsetOperands<" # Scale # ">";
- let PredicateMethod = "isUImm12Offset<" # Scale # ">";
- let DiagnosticType = "InvalidMemoryIndexed" # Scale;
- }
- def UImm12OffsetScale1Operand : UImm12OffsetOperand<1>;
- def UImm12OffsetScale2Operand : UImm12OffsetOperand<2>;
- def UImm12OffsetScale4Operand : UImm12OffsetOperand<4>;
- def UImm12OffsetScale8Operand : UImm12OffsetOperand<8>;
- def UImm12OffsetScale16Operand : UImm12OffsetOperand<16>;
- class uimm12_scaled<int Scale> : Operand<i64> {
- let ParserMatchClass
- = !cast<AsmOperandClass>("UImm12OffsetScale" # Scale # "Operand");
- let EncoderMethod
- = "getLdStUImm12OpValue<AArch64::fixup_aarch64_ldst_imm12_scale" # Scale # ">";
- let PrintMethod = "printUImm12Offset<" # Scale # ">";
- }
- def uimm12s1 : uimm12_scaled<1>;
- def uimm12s2 : uimm12_scaled<2>;
- def uimm12s4 : uimm12_scaled<4>;
- def uimm12s8 : uimm12_scaled<8>;
- def uimm12s16 : uimm12_scaled<16>;
- class BaseLoadStoreUI<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
- string asm, list<dag> pattern>
- : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
- bits<5> Rt;
- bits<5> Rn;
- bits<12> offset;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b01;
- let Inst{23-22} = opc;
- let Inst{21-10} = offset;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeUnsignedLdStInstruction";
- }
- multiclass LoadUI<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- Operand indextype, string asm, list<dag> pattern> {
- let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- def ui : BaseLoadStoreUI<sz, V, opc, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, indextype:$offset),
- asm, pattern>,
- Sched<[WriteLD]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass StoreUI<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- Operand indextype, string asm, list<dag> pattern> {
- let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def ui : BaseLoadStoreUI<sz, V, opc, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, indextype:$offset),
- asm, pattern>,
- Sched<[WriteST]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- // Same as StoreUI, but take a RegisterOperand. This is used by GlobalISel to
- // substitute zero-registers automatically.
- //
- // TODO: Roll out zero-register subtitution to GPR32/GPR64 and fold this back
- // into StoreUI.
- multiclass StoreUIz<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
- Operand indextype, string asm, list<dag> pattern> {
- let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def ui : BaseLoadStoreUI<sz, V, opc, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, indextype:$offset),
- asm, pattern>,
- Sched<[WriteST]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- def PrefetchOperand : AsmOperandClass {
- let Name = "Prefetch";
- let ParserMethod = "tryParsePrefetch";
- }
- def prfop : Operand<i32> {
- let PrintMethod = "printPrefetchOp";
- let ParserMatchClass = PrefetchOperand;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- class PrefetchUI<bits<2> sz, bit V, bits<2> opc, string asm, list<dag> pat>
- : BaseLoadStoreUI<sz, V, opc,
- (outs), (ins prfop:$Rt, GPR64sp:$Rn, uimm12s8:$offset),
- asm, pat>,
- Sched<[WriteLD]>;
- //---
- // Load literal
- //---
- // Load literal address: 19-bit immediate. The low two bits of the target
- // offset are implied zero and so are not part of the immediate.
- def am_ldrlit : Operand<iPTR> {
- let EncoderMethod = "getLoadLiteralOpValue";
- let DecoderMethod = "DecodePCRelLabel19";
- let PrintMethod = "printAlignedLabel";
- let ParserMatchClass = PCRelLabel19Operand;
- let OperandType = "OPERAND_PCREL";
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0, AddedComplexity = 20 in
- class LoadLiteral<bits<2> opc, bit V, RegisterOperand regtype, string asm, list<dag> pat>
- : I<(outs regtype:$Rt), (ins am_ldrlit:$label),
- asm, "\t$Rt, $label", "", pat>,
- Sched<[WriteLD]> {
- bits<5> Rt;
- bits<19> label;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b011;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-5} = label;
- let Inst{4-0} = Rt;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- class PrefetchLiteral<bits<2> opc, bit V, string asm, list<dag> pat>
- : I<(outs), (ins prfop:$Rt, am_ldrlit:$label),
- asm, "\t$Rt, $label", "", pat>,
- Sched<[WriteLD]> {
- bits<5> Rt;
- bits<19> label;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b011;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-5} = label;
- let Inst{4-0} = Rt;
- }
- //---
- // Load/store register offset
- //---
- def ro_Xindexed8 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<8>", []>;
- def ro_Xindexed16 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<16>", []>;
- def ro_Xindexed32 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<32>", []>;
- def ro_Xindexed64 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<64>", []>;
- def ro_Xindexed128 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<128>", []>;
- def gi_ro_Xindexed8 :
- GIComplexOperandMatcher<s64, "selectAddrModeXRO<8>">,
- GIComplexPatternEquiv<ro_Xindexed8>;
- def gi_ro_Xindexed16 :
- GIComplexOperandMatcher<s64, "selectAddrModeXRO<16>">,
- GIComplexPatternEquiv<ro_Xindexed16>;
- def gi_ro_Xindexed32 :
- GIComplexOperandMatcher<s64, "selectAddrModeXRO<32>">,
- GIComplexPatternEquiv<ro_Xindexed32>;
- def gi_ro_Xindexed64 :
- GIComplexOperandMatcher<s64, "selectAddrModeXRO<64>">,
- GIComplexPatternEquiv<ro_Xindexed64>;
- def gi_ro_Xindexed128 :
- GIComplexOperandMatcher<s64, "selectAddrModeXRO<128>">,
- GIComplexPatternEquiv<ro_Xindexed128>;
- def ro_Windexed8 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<8>", []>;
- def ro_Windexed16 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<16>", []>;
- def ro_Windexed32 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<32>", []>;
- def ro_Windexed64 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<64>", []>;
- def ro_Windexed128 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<128>", []>;
- def gi_ro_Windexed8 :
- GIComplexOperandMatcher<s64, "selectAddrModeWRO<8>">,
- GIComplexPatternEquiv<ro_Windexed8>;
- def gi_ro_Windexed16 :
- GIComplexOperandMatcher<s64, "selectAddrModeWRO<16>">,
- GIComplexPatternEquiv<ro_Windexed16>;
- def gi_ro_Windexed32 :
- GIComplexOperandMatcher<s64, "selectAddrModeWRO<32>">,
- GIComplexPatternEquiv<ro_Windexed32>;
- def gi_ro_Windexed64 :
- GIComplexOperandMatcher<s64, "selectAddrModeWRO<64>">,
- GIComplexPatternEquiv<ro_Windexed64>;
- def gi_ro_Windexed128 :
- GIComplexOperandMatcher<s64, "selectAddrModeWRO<128>">,
- GIComplexPatternEquiv<ro_Windexed128>;
- class MemExtendOperand<string Reg, int Width> : AsmOperandClass {
- let Name = "Mem" # Reg # "Extend" # Width;
- let PredicateMethod = "isMem" # Reg # "Extend<" # Width # ">";
- let RenderMethod = "addMemExtendOperands";
- let DiagnosticType = "InvalidMemory" # Reg # "Extend" # Width;
- }
- def MemWExtend8Operand : MemExtendOperand<"W", 8> {
- // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
- // the trivial shift.
- let RenderMethod = "addMemExtend8Operands";
- }
- def MemWExtend16Operand : MemExtendOperand<"W", 16>;
- def MemWExtend32Operand : MemExtendOperand<"W", 32>;
- def MemWExtend64Operand : MemExtendOperand<"W", 64>;
- def MemWExtend128Operand : MemExtendOperand<"W", 128>;
- def MemXExtend8Operand : MemExtendOperand<"X", 8> {
- // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
- // the trivial shift.
- let RenderMethod = "addMemExtend8Operands";
- }
- def MemXExtend16Operand : MemExtendOperand<"X", 16>;
- def MemXExtend32Operand : MemExtendOperand<"X", 32>;
- def MemXExtend64Operand : MemExtendOperand<"X", 64>;
- def MemXExtend128Operand : MemExtendOperand<"X", 128>;
- class ro_extend<AsmOperandClass ParserClass, string Reg, int Width>
- : Operand<i32> {
- let ParserMatchClass = ParserClass;
- let PrintMethod = "printMemExtend<'" # Reg # "', " # Width # ">";
- let DecoderMethod = "DecodeMemExtend";
- let EncoderMethod = "getMemExtendOpValue";
- let MIOperandInfo = (ops i32imm:$signed, i32imm:$doshift);
- }
- def ro_Wextend8 : ro_extend<MemWExtend8Operand, "w", 8>;
- def ro_Wextend16 : ro_extend<MemWExtend16Operand, "w", 16>;
- def ro_Wextend32 : ro_extend<MemWExtend32Operand, "w", 32>;
- def ro_Wextend64 : ro_extend<MemWExtend64Operand, "w", 64>;
- def ro_Wextend128 : ro_extend<MemWExtend128Operand, "w", 128>;
- def ro_Xextend8 : ro_extend<MemXExtend8Operand, "x", 8>;
- def ro_Xextend16 : ro_extend<MemXExtend16Operand, "x", 16>;
- def ro_Xextend32 : ro_extend<MemXExtend32Operand, "x", 32>;
- def ro_Xextend64 : ro_extend<MemXExtend64Operand, "x", 64>;
- def ro_Xextend128 : ro_extend<MemXExtend128Operand, "x", 128>;
- class ROAddrMode<ComplexPattern windex, ComplexPattern xindex,
- Operand wextend, Operand xextend> {
- // CodeGen-level pattern covering the entire addressing mode.
- ComplexPattern Wpat = windex;
- ComplexPattern Xpat = xindex;
- // Asm-level Operand covering the valid "uxtw #3" style syntax.
- Operand Wext = wextend;
- Operand Xext = xextend;
- }
- def ro8 : ROAddrMode<ro_Windexed8, ro_Xindexed8, ro_Wextend8, ro_Xextend8>;
- def ro16 : ROAddrMode<ro_Windexed16, ro_Xindexed16, ro_Wextend16, ro_Xextend16>;
- def ro32 : ROAddrMode<ro_Windexed32, ro_Xindexed32, ro_Wextend32, ro_Xextend32>;
- def ro64 : ROAddrMode<ro_Windexed64, ro_Xindexed64, ro_Wextend64, ro_Xextend64>;
- def ro128 : ROAddrMode<ro_Windexed128, ro_Xindexed128, ro_Wextend128,
- ro_Xextend128>;
- class LoadStore8RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
- dag outs, list<dag> pat>
- : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- class ROInstAlias<string asm, DAGOperand regtype, Instruction INST>
- : InstAlias<asm # "\t$Rt, [$Rn, $Rm]",
- (INST regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
- multiclass Load8RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator loadop> {
- let AddedComplexity = 10 in
- def roW : LoadStore8RO<sz, V, opc, asm,
- (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend8:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore8RO<sz, V, opc, asm,
- (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend8:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- multiclass Store8RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator storeop> {
- let AddedComplexity = 10 in
- def roW : LoadStore8RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend8:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore8RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend8:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- class LoadStore16RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
- dag outs, list<dag> pat>
- : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- multiclass Load16RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator loadop> {
- let AddedComplexity = 10 in
- def roW : LoadStore16RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend16:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore16RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend16:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- multiclass Store16RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator storeop> {
- let AddedComplexity = 10 in
- def roW : LoadStore16RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend16:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore16RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend16:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- class LoadStore32RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
- dag outs, list<dag> pat>
- : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- multiclass Load32RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator loadop> {
- let AddedComplexity = 10 in
- def roW : LoadStore32RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend32:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore32RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend32:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- multiclass Store32RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator storeop> {
- let AddedComplexity = 10 in
- def roW : LoadStore32RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend32:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10 in
- def roX : LoadStore32RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend32:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- class LoadStore64RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
- dag outs, list<dag> pat>
- : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- multiclass Load64RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator loadop> {
- let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- def roW : LoadStore64RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend64:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- def roX : LoadStore64RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend64:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- multiclass Store64RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator storeop> {
- let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def roW : LoadStore64RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend64:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def roX : LoadStore64RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
- [(storeop (Ty regtype:$Rt),
- (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend64:$extend))]>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- class LoadStore128RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
- dag outs, list<dag> pat>
- : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- multiclass Load128RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, ValueType Ty, SDPatternOperator loadop> {
- let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- def roW : LoadStore128RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Windexed128 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend128:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- def roX : LoadStore128RO<sz, V, opc, asm, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
- [(set (Ty regtype:$Rt),
- (loadop (ro_Xindexed128 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend128:$extend)))]>,
- Sched<[WriteLDIdx, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- multiclass Store128RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm> {
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def roW : LoadStore128RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
- []>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b0;
- }
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- def roX : LoadStore128RO<sz, V, opc, asm, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
- []>,
- Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
- let Inst{13} = 0b1;
- }
- def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- class BasePrefetchRO<bits<2> sz, bit V, bits<2> opc, dag outs, dag ins,
- string asm, list<dag> pat>
- : I<outs, ins, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat>,
- Sched<[WriteLD]> {
- bits<5> Rt;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> extend;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15} = extend{1}; // sign extend Rm?
- let Inst{14} = 1;
- let Inst{12} = extend{0}; // do shift?
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodePRFMRegInstruction";
- // PRFM (reg) aliases with RPRFM added to the base A64 instruction set. When
- // the decoder method returns Fail, the decoder should attempt to decode the
- // instruction as RPRFM.
- let hasCompleteDecoder = 0;
- }
- multiclass PrefetchRO<bits<2> sz, bit V, bits<2> opc, string asm> {
- def roW : BasePrefetchRO<sz, V, opc, (outs),
- (ins prfop:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
- asm, [(AArch64Prefetch timm:$Rt,
- (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
- ro_Wextend64:$extend))]> {
- let Inst{13} = 0b0;
- }
- def roX : BasePrefetchRO<sz, V, opc, (outs),
- (ins prfop:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
- asm, [(AArch64Prefetch timm:$Rt,
- (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
- ro_Xextend64:$extend))]> {
- let Inst{13} = 0b1;
- }
- def : InstAlias<"prfm $Rt, [$Rn, $Rm]",
- (!cast<Instruction>(NAME # "roX") prfop:$Rt,
- GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
- }
- //---
- // Load/store unscaled immediate
- //---
- def am_unscaled8 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled8", []>;
- def am_unscaled16 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled16", []>;
- def am_unscaled32 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled32", []>;
- def am_unscaled64 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled64", []>;
- def am_unscaled128 :ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled128", []>;
- def gi_am_unscaled8 :
- GIComplexOperandMatcher<s64, "selectAddrModeUnscaled8">,
- GIComplexPatternEquiv<am_unscaled8>;
- def gi_am_unscaled16 :
- GIComplexOperandMatcher<s64, "selectAddrModeUnscaled16">,
- GIComplexPatternEquiv<am_unscaled16>;
- def gi_am_unscaled32 :
- GIComplexOperandMatcher<s64, "selectAddrModeUnscaled32">,
- GIComplexPatternEquiv<am_unscaled32>;
- def gi_am_unscaled64 :
- GIComplexOperandMatcher<s64, "selectAddrModeUnscaled64">,
- GIComplexPatternEquiv<am_unscaled64>;
- def gi_am_unscaled128 :
- GIComplexOperandMatcher<s64, "selectAddrModeUnscaled128">,
- GIComplexPatternEquiv<am_unscaled128>;
- class BaseLoadStoreUnscale<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
- string asm, list<dag> pattern>
- : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
- bits<5> Rt;
- bits<5> Rn;
- bits<9> offset;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 0;
- let Inst{20-12} = offset;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeSignedLdStInstruction";
- }
- // Armv8.4 LDAPR & STLR with Immediate Offset instruction
- multiclass BaseLoadUnscaleV84<string asm, bits<2> sz, bits<2> opc,
- DAGOperand regtype > {
- def i : BaseLoadStoreUnscale<sz, 0, opc, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, simm9:$offset), asm, []>,
- Sched<[WriteST]> {
- let Inst{29} = 0;
- let Inst{24} = 1;
- }
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass BaseStoreUnscaleV84<string asm, bits<2> sz, bits<2> opc,
- DAGOperand regtype > {
- def i : BaseLoadStoreUnscale<sz, 0, opc, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm, []>,
- Sched<[WriteST]> {
- let Inst{29} = 0;
- let Inst{24} = 1;
- }
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass LoadUnscaled<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, list<dag> pattern> {
- let AddedComplexity = 1 in // try this before LoadUI
- def i : BaseLoadStoreUnscale<sz, V, opc, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, simm9:$offset), asm, pattern>,
- Sched<[WriteLD]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass StoreUnscaled<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
- string asm, list<dag> pattern> {
- let AddedComplexity = 1 in // try this before StoreUI
- def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm, pattern>,
- Sched<[WriteST]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass PrefetchUnscaled<bits<2> sz, bit V, bits<2> opc, string asm,
- list<dag> pat> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
- (ins prfop:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm, pat>,
- Sched<[WriteLD]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") prfop:$Rt, GPR64sp:$Rn, 0)>;
- }
- //---
- // Load/store unscaled immediate, unprivileged
- //---
- class BaseLoadStoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
- dag oops, dag iops, string asm>
- : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", []> {
- bits<5> Rt;
- bits<5> Rn;
- bits<9> offset;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 0;
- let Inst{20-12} = offset;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeSignedLdStInstruction";
- }
- multiclass LoadUnprivileged<bits<2> sz, bit V, bits<2> opc,
- RegisterClass regtype, string asm> {
- let mayStore = 0, mayLoad = 1, hasSideEffects = 0 in
- def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs regtype:$Rt),
- (ins GPR64sp:$Rn, simm9:$offset), asm>,
- Sched<[WriteLD]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- multiclass StoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
- RegisterClass regtype, string asm> {
- let mayStore = 1, mayLoad = 0, hasSideEffects = 0 in
- def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm>,
- Sched<[WriteST]>;
- def : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- //---
- // Load/store pre-indexed
- //---
- class BaseLoadStorePreIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
- string asm, string cstr, list<dag> pat>
- : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]!", cstr, pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<9> offset;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0;
- let Inst{23-22} = opc;
- let Inst{21} = 0;
- let Inst{20-12} = offset;
- let Inst{11-10} = 0b11;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeSignedLdStInstruction";
- }
- let hasSideEffects = 0 in {
- let mayStore = 0, mayLoad = 1 in
- class LoadPreIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
- string asm>
- : BaseLoadStorePreIdx<sz, V, opc,
- (outs GPR64sp:$wback, regtype:$Rt),
- (ins GPR64sp:$Rn, simm9:$offset), asm,
- "$Rn = $wback,@earlyclobber $wback", []>,
- Sched<[WriteAdr, WriteLD]>;
- let mayStore = 1, mayLoad = 0 in
- class StorePreIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
- string asm, SDPatternOperator storeop, ValueType Ty>
- : BaseLoadStorePreIdx<sz, V, opc,
- (outs GPR64sp:$wback),
- (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm, "$Rn = $wback,@earlyclobber $wback",
- [(set GPR64sp:$wback,
- (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
- Sched<[WriteAdr, WriteST]>;
- } // hasSideEffects = 0
- //---
- // Load/store post-indexed
- //---
- class BaseLoadStorePostIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
- string asm, string cstr, list<dag> pat>
- : I<oops, iops, asm, "\t$Rt, [$Rn], $offset", cstr, pat> {
- bits<5> Rt;
- bits<5> Rn;
- bits<9> offset;
- let Inst{31-30} = sz;
- let Inst{29-27} = 0b111;
- let Inst{26} = V;
- let Inst{25-24} = 0b00;
- let Inst{23-22} = opc;
- let Inst{21} = 0b0;
- let Inst{20-12} = offset;
- let Inst{11-10} = 0b01;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodeSignedLdStInstruction";
- }
- let hasSideEffects = 0 in {
- let mayStore = 0, mayLoad = 1 in
- class LoadPostIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
- string asm>
- : BaseLoadStorePostIdx<sz, V, opc,
- (outs GPR64sp:$wback, regtype:$Rt),
- (ins GPR64sp:$Rn, simm9:$offset),
- asm, "$Rn = $wback,@earlyclobber $wback", []>,
- Sched<[WriteAdr, WriteLD]>;
- let mayStore = 1, mayLoad = 0 in
- class StorePostIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
- string asm, SDPatternOperator storeop, ValueType Ty>
- : BaseLoadStorePostIdx<sz, V, opc,
- (outs GPR64sp:$wback),
- (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
- asm, "$Rn = $wback,@earlyclobber $wback",
- [(set GPR64sp:$wback,
- (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
- Sched<[WriteAdr, WriteST]>;
- } // hasSideEffects = 0
- //---
- // Load/store pair
- //---
- // (indexed, offset)
- class BaseLoadStorePairOffset<bits<2> opc, bit V, bit L, dag oops, dag iops,
- string asm>
- : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- bits<7> offset;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b101;
- let Inst{26} = V;
- let Inst{25-23} = 0b010;
- let Inst{22} = L;
- let Inst{21-15} = offset;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodePairLdStInstruction";
- }
- multiclass LoadPairOffset<bits<2> opc, bit V, RegisterOperand regtype,
- Operand indextype, string asm> {
- let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
- def i : BaseLoadStorePairOffset<opc, V, 1,
- (outs regtype:$Rt, regtype:$Rt2),
- (ins GPR64sp:$Rn, indextype:$offset), asm>,
- Sched<[WriteLD, WriteLDHi]>;
- def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, 0)>;
- }
- multiclass StorePairOffset<bits<2> opc, bit V, RegisterOperand regtype,
- Operand indextype, string asm> {
- let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in
- def i : BaseLoadStorePairOffset<opc, V, 0, (outs),
- (ins regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, indextype:$offset),
- asm>,
- Sched<[WriteSTP]>;
- def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, 0)>;
- }
- // (pre-indexed)
- class BaseLoadStorePairPreIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
- string asm>
- : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]!", "$Rn = $wback,@earlyclobber $wback", []> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- bits<7> offset;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b101;
- let Inst{26} = V;
- let Inst{25-23} = 0b011;
- let Inst{22} = L;
- let Inst{21-15} = offset;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodePairLdStInstruction";
- }
- let hasSideEffects = 0 in {
- let mayStore = 0, mayLoad = 1 in
- class LoadPairPreIdx<bits<2> opc, bit V, RegisterOperand regtype,
- Operand indextype, string asm>
- : BaseLoadStorePairPreIdx<opc, V, 1,
- (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
- (ins GPR64sp:$Rn, indextype:$offset), asm>,
- Sched<[WriteAdr, WriteLD, WriteLDHi]>;
- let mayStore = 1, mayLoad = 0 in
- class StorePairPreIdx<bits<2> opc, bit V, RegisterOperand regtype,
- Operand indextype, string asm>
- : BaseLoadStorePairPreIdx<opc, V, 0, (outs GPR64sp:$wback),
- (ins regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, indextype:$offset),
- asm>,
- Sched<[WriteAdr, WriteSTP]>;
- } // hasSideEffects = 0
- // (post-indexed)
- class BaseLoadStorePairPostIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
- string asm>
- : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn], $offset", "$Rn = $wback,@earlyclobber $wback", []> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- bits<7> offset;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b101;
- let Inst{26} = V;
- let Inst{25-23} = 0b001;
- let Inst{22} = L;
- let Inst{21-15} = offset;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodePairLdStInstruction";
- }
- let hasSideEffects = 0 in {
- let mayStore = 0, mayLoad = 1 in
- class LoadPairPostIdx<bits<2> opc, bit V, RegisterOperand regtype,
- Operand idxtype, string asm>
- : BaseLoadStorePairPostIdx<opc, V, 1,
- (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
- (ins GPR64sp:$Rn, idxtype:$offset), asm>,
- Sched<[WriteAdr, WriteLD, WriteLDHi]>;
- let mayStore = 1, mayLoad = 0 in
- class StorePairPostIdx<bits<2> opc, bit V, RegisterOperand regtype,
- Operand idxtype, string asm>
- : BaseLoadStorePairPostIdx<opc, V, 0, (outs GPR64sp:$wback),
- (ins regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, idxtype:$offset),
- asm>,
- Sched<[WriteAdr, WriteSTP]>;
- } // hasSideEffects = 0
- // (no-allocate)
- class BaseLoadStorePairNoAlloc<bits<2> opc, bit V, bit L, dag oops, dag iops,
- string asm>
- : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- bits<7> offset;
- let Inst{31-30} = opc;
- let Inst{29-27} = 0b101;
- let Inst{26} = V;
- let Inst{25-23} = 0b000;
- let Inst{22} = L;
- let Inst{21-15} = offset;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let DecoderMethod = "DecodePairLdStInstruction";
- }
- multiclass LoadPairNoAlloc<bits<2> opc, bit V, DAGOperand regtype,
- Operand indextype, string asm> {
- let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
- def i : BaseLoadStorePairNoAlloc<opc, V, 1,
- (outs regtype:$Rt, regtype:$Rt2),
- (ins GPR64sp:$Rn, indextype:$offset), asm>,
- Sched<[WriteLD, WriteLDHi]>;
- def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, 0)>;
- }
- multiclass StorePairNoAlloc<bits<2> opc, bit V, DAGOperand regtype,
- Operand indextype, string asm> {
- let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in
- def i : BaseLoadStorePairNoAlloc<opc, V, 0, (outs),
- (ins regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, indextype:$offset),
- asm>,
- Sched<[WriteSTP]>;
- def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
- GPR64sp:$Rn, 0)>;
- }
- //---
- // Load/store exclusive
- //---
- // True exclusive operations write to and/or read from the system's exclusive
- // monitors, which as far as a compiler is concerned can be modelled as a
- // random shared memory address. Hence LoadExclusive mayStore.
- //
- // Since these instructions have the undefined register bits set to 1 in
- // their canonical form, we need a post encoder method to set those bits
- // to 1 when encoding these instructions. We do this using the
- // fixLoadStoreExclusive function. This function has template parameters:
- //
- // fixLoadStoreExclusive<int hasRs, int hasRt2>
- //
- // hasRs indicates that the instruction uses the Rs field, so we won't set
- // it to 1 (and the same for Rt2). We don't need template parameters for
- // the other register fields since Rt and Rn are always used.
- //
- let hasSideEffects = 1, mayLoad = 1, mayStore = 1 in
- class BaseLoadStoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- dag oops, dag iops, string asm, string operands>
- : I<oops, iops, asm, operands, "", []> {
- let Inst{31-30} = sz;
- let Inst{29-24} = 0b001000;
- let Inst{23} = o2;
- let Inst{22} = L;
- let Inst{21} = o1;
- let Inst{15} = o0;
- let DecoderMethod = "DecodeExclusiveLdStInstruction";
- }
- // Neither Rs nor Rt2 operands.
- class LoadStoreExclusiveSimple<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- dag oops, dag iops, string asm, string operands>
- : BaseLoadStoreExclusive<sz, o2, L, o1, o0, oops, iops, asm, operands> {
- bits<5> Rt;
- bits<5> Rn;
- let Inst{20-16} = 0b11111;
- let Unpredictable{20-16} = 0b11111;
- let Inst{14-10} = 0b11111;
- let Unpredictable{14-10} = 0b11111;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let PostEncoderMethod = "fixLoadStoreExclusive<0,0>";
- }
- // Simple load acquires don't set the exclusive monitor
- let mayLoad = 1, mayStore = 0 in
- class LoadAcquire<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
- (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
- Sched<[WriteLD]>;
- class LoadExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
- (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
- Sched<[WriteLD]>;
- class LoadExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
- (outs regtype:$Rt, regtype:$Rt2),
- (ins GPR64sp0:$Rn), asm,
- "\t$Rt, $Rt2, [$Rn]">,
- Sched<[WriteLD, WriteLDHi]> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let PostEncoderMethod = "fixLoadStoreExclusive<0,1>";
- }
- // Simple store release operations do not check the exclusive monitor.
- let mayLoad = 0, mayStore = 1 in
- class StoreRelease<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs),
- (ins regtype:$Rt, GPR64sp:$Rn),
- asm, "\t$Rt, [$Rn]">,
- Sched<[WriteST]>;
- let mayLoad = 1, mayStore = 1 in
- class StoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : BaseLoadStoreExclusive<sz, o2, L, o1, o0, (outs GPR32:$Ws),
- (ins regtype:$Rt, GPR64sp0:$Rn),
- asm, "\t$Ws, $Rt, [$Rn]">,
- Sched<[WriteSTX]> {
- bits<5> Ws;
- bits<5> Rt;
- bits<5> Rn;
- let Inst{20-16} = Ws;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Constraints = "@earlyclobber $Ws";
- let PostEncoderMethod = "fixLoadStoreExclusive<1,0>";
- }
- class StoreExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
- RegisterClass regtype, string asm>
- : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
- (outs GPR32:$Ws),
- (ins regtype:$Rt, regtype:$Rt2, GPR64sp0:$Rn),
- asm, "\t$Ws, $Rt, $Rt2, [$Rn]">,
- Sched<[WriteSTX]> {
- bits<5> Ws;
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- let Inst{20-16} = Ws;
- let Inst{14-10} = Rt2;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Constraints = "@earlyclobber $Ws";
- }
- // Armv8.5-A Memory Tagging Extension
- class BaseMemTag<bits<2> opc1, bits<2> opc2, string asm_insn,
- string asm_opnds, string cstr, dag oops, dag iops>
- : I<oops, iops, asm_insn, asm_opnds, cstr, []>,
- Sched<[]> {
- bits<5> Rn;
- let Inst{31-24} = 0b11011001;
- let Inst{23-22} = opc1;
- let Inst{21} = 1;
- // Inst{20-12} defined by subclass
- let Inst{11-10} = opc2;
- let Inst{9-5} = Rn;
- // Inst{4-0} defined by subclass
- }
- class MemTagVector<bit Load, string asm_insn, string asm_opnds,
- dag oops, dag iops>
- : BaseMemTag<{0b1, Load}, 0b00, asm_insn, asm_opnds,
- "", oops, iops> {
- bits<5> Rt;
- let Inst{20-12} = 0b000000000;
- let Inst{4-0} = Rt;
- let mayLoad = Load;
- }
- class MemTagLoad<string asm_insn, string asm_opnds>
- : BaseMemTag<0b01, 0b00, asm_insn, asm_opnds, "$Rt = $wback",
- (outs GPR64:$wback),
- (ins GPR64:$Rt, GPR64sp:$Rn, simm9s16:$offset)> {
- bits<5> Rt;
- bits<9> offset;
- let Inst{20-12} = offset;
- let Inst{4-0} = Rt;
- let mayLoad = 1;
- }
- class BaseMemTagStore<bits<2> opc1, bits<2> opc2, string asm_insn,
- string asm_opnds, string cstr, dag oops, dag iops>
- : BaseMemTag<opc1, opc2, asm_insn, asm_opnds, cstr, oops, iops> {
- bits<5> Rt;
- bits<9> offset;
- let Inst{20-12} = offset;
- let Inst{4-0} = Rt;
- let mayStore = 1;
- }
- multiclass MemTagStore<bits<2> opc1, string insn> {
- def Offset :
- BaseMemTagStore<opc1, 0b10, insn, "\t$Rt, [$Rn, $offset]", "",
- (outs), (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
- def PreIndex :
- BaseMemTagStore<opc1, 0b11, insn, "\t$Rt, [$Rn, $offset]!",
- "$Rn = $wback",
- (outs GPR64sp:$wback),
- (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
- def PostIndex :
- BaseMemTagStore<opc1, 0b01, insn, "\t$Rt, [$Rn], $offset",
- "$Rn = $wback",
- (outs GPR64sp:$wback),
- (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
- def : InstAlias<insn # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "Offset") GPR64sp:$Rt, GPR64sp:$Rn, 0)>;
- }
- //---
- // Exception generation
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
- class ExceptionGeneration<bits<3> op1, bits<2> ll, string asm,
- list<dag> pattern = []>
- : I<(outs), (ins timm32_0_65535:$imm), asm, "\t$imm", "", pattern>,
- Sched<[WriteSys]> {
- bits<16> imm;
- let Inst{31-24} = 0b11010100;
- let Inst{23-21} = op1;
- let Inst{20-5} = imm;
- let Inst{4-2} = 0b000;
- let Inst{1-0} = ll;
- }
- //---
- // UDF : Permanently UNDEFINED instructions. Format: Opc = 0x0000, 16 bit imm.
- //--
- let hasSideEffects = 1, isTrap = 1, mayLoad = 0, mayStore = 0 in {
- class UDFType<bits<16> opc, string asm>
- : I<(outs), (ins uimm16:$imm),
- asm, "\t$imm", "", []>,
- Sched<[]> {
- bits<16> imm;
- let Inst{31-16} = opc;
- let Inst{15-0} = imm;
- }
- }
- let Predicates = [HasFPARMv8] in {
- //---
- // Floating point to integer conversion
- //---
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseFPToIntegerUnscaled<bits<2> type, bits<2> rmode, bits<3> opcode,
- RegisterClass srcType, RegisterClass dstType,
- string asm, list<dag> pattern>
- : I<(outs dstType:$Rd), (ins srcType:$Rn),
- asm, "\t$Rd, $Rn", "", pattern>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{30-29} = 0b00;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = type;
- let Inst{21} = 1;
- let Inst{20-19} = rmode;
- let Inst{18-16} = opcode;
- let Inst{15-10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseFPToInteger<bits<2> type, bits<2> rmode, bits<3> opcode,
- RegisterClass srcType, RegisterClass dstType,
- Operand immType, string asm, list<dag> pattern>
- : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
- asm, "\t$Rd, $Rn, $scale", "", pattern>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<6> scale;
- let Inst{30-29} = 0b00;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = type;
- let Inst{21} = 0;
- let Inst{20-19} = rmode;
- let Inst{18-16} = opcode;
- let Inst{15-10} = scale;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass FPToIntegerUnscaled<bits<2> rmode, bits<3> opcode, string asm,
- SDPatternOperator OpN> {
- // Unscaled half-precision to 32-bit
- def UWHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR32, asm,
- [(set GPR32:$Rd, (OpN (f16 FPR16:$Rn)))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Predicates = [HasFullFP16];
- }
- // Unscaled half-precision to 64-bit
- def UXHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR64, asm,
- [(set GPR64:$Rd, (OpN (f16 FPR16:$Rn)))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Predicates = [HasFullFP16];
- }
- // Unscaled single-precision to 32-bit
- def UWSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR32, asm,
- [(set GPR32:$Rd, (OpN FPR32:$Rn))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- }
- // Unscaled single-precision to 64-bit
- def UXSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR64, asm,
- [(set GPR64:$Rd, (OpN FPR32:$Rn))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- }
- // Unscaled double-precision to 32-bit
- def UWDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR32, asm,
- [(set GPR32:$Rd, (OpN (f64 FPR64:$Rn)))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- }
- // Unscaled double-precision to 64-bit
- def UXDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR64, asm,
- [(set GPR64:$Rd, (OpN (f64 FPR64:$Rn)))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- }
- }
- multiclass FPToIntegerScaled<bits<2> rmode, bits<3> opcode, string asm,
- SDPatternOperator OpN> {
- // Scaled half-precision to 32-bit
- def SWHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR32,
- fixedpoint_f16_i32, asm,
- [(set GPR32:$Rd, (OpN (fmul (f16 FPR16:$Rn),
- fixedpoint_f16_i32:$scale)))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let scale{5} = 1;
- let Predicates = [HasFullFP16];
- }
- // Scaled half-precision to 64-bit
- def SXHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR64,
- fixedpoint_f16_i64, asm,
- [(set GPR64:$Rd, (OpN (fmul (f16 FPR16:$Rn),
- fixedpoint_f16_i64:$scale)))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Predicates = [HasFullFP16];
- }
- // Scaled single-precision to 32-bit
- def SWSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR32,
- fixedpoint_f32_i32, asm,
- [(set GPR32:$Rd, (OpN (fmul FPR32:$Rn,
- fixedpoint_f32_i32:$scale)))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let scale{5} = 1;
- }
- // Scaled single-precision to 64-bit
- def SXSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR64,
- fixedpoint_f32_i64, asm,
- [(set GPR64:$Rd, (OpN (fmul FPR32:$Rn,
- fixedpoint_f32_i64:$scale)))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- }
- // Scaled double-precision to 32-bit
- def SWDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR32,
- fixedpoint_f64_i32, asm,
- [(set GPR32:$Rd, (OpN (fmul FPR64:$Rn,
- fixedpoint_f64_i32:$scale)))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let scale{5} = 1;
- }
- // Scaled double-precision to 64-bit
- def SXDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR64,
- fixedpoint_f64_i64, asm,
- [(set GPR64:$Rd, (OpN (fmul FPR64:$Rn,
- fixedpoint_f64_i64:$scale)))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- }
- }
- //---
- // Integer to floating point conversion
- //---
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseIntegerToFP<bit isUnsigned,
- RegisterClass srcType, RegisterClass dstType,
- Operand immType, string asm, list<dag> pattern>
- : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
- asm, "\t$Rd, $Rn, $scale", "", pattern>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<6> scale;
- let Inst{30-24} = 0b0011110;
- let Inst{21-17} = 0b00001;
- let Inst{16} = isUnsigned;
- let Inst{15-10} = scale;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseIntegerToFPUnscaled<bit isUnsigned,
- RegisterClass srcType, RegisterClass dstType,
- ValueType dvt, string asm, SDPatternOperator node>
- : I<(outs dstType:$Rd), (ins srcType:$Rn),
- asm, "\t$Rd, $Rn", "", [(set (dvt dstType:$Rd), (node srcType:$Rn))]>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<6> scale;
- let Inst{30-24} = 0b0011110;
- let Inst{21-17} = 0b10001;
- let Inst{16} = isUnsigned;
- let Inst{15-10} = 0b000000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass IntegerToFP<bit isUnsigned, string asm, SDPatternOperator node> {
- // Unscaled
- def UWHri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR16, f16, asm, node> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def UWSri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR32, f32, asm, node> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- }
- def UWDri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR64, f64, asm, node> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- }
- def UXHri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR16, f16, asm, node> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def UXSri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR32, f32, asm, node> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- }
- def UXDri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR64, f64, asm, node> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- }
- // Scaled
- def SWHri: BaseIntegerToFP<isUnsigned, GPR32, FPR16, fixedpoint_f16_i32, asm,
- [(set (f16 FPR16:$Rd),
- (fdiv (node GPR32:$Rn),
- fixedpoint_f16_i32:$scale))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let scale{5} = 1;
- let Predicates = [HasFullFP16];
- }
- def SWSri: BaseIntegerToFP<isUnsigned, GPR32, FPR32, fixedpoint_f32_i32, asm,
- [(set FPR32:$Rd,
- (fdiv (node GPR32:$Rn),
- fixedpoint_f32_i32:$scale))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- let scale{5} = 1;
- }
- def SWDri: BaseIntegerToFP<isUnsigned, GPR32, FPR64, fixedpoint_f64_i32, asm,
- [(set FPR64:$Rd,
- (fdiv (node GPR32:$Rn),
- fixedpoint_f64_i32:$scale))]> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- let scale{5} = 1;
- }
- def SXHri: BaseIntegerToFP<isUnsigned, GPR64, FPR16, fixedpoint_f16_i64, asm,
- [(set (f16 FPR16:$Rd),
- (fdiv (node GPR64:$Rn),
- fixedpoint_f16_i64:$scale))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def SXSri: BaseIntegerToFP<isUnsigned, GPR64, FPR32, fixedpoint_f32_i64, asm,
- [(set FPR32:$Rd,
- (fdiv (node GPR64:$Rn),
- fixedpoint_f32_i64:$scale))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- }
- def SXDri: BaseIntegerToFP<isUnsigned, GPR64, FPR64, fixedpoint_f64_i64, asm,
- [(set FPR64:$Rd,
- (fdiv (node GPR64:$Rn),
- fixedpoint_f64_i64:$scale))]> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- }
- }
- //---
- // Unscaled integer <-> floating point conversion (i.e. FMOV)
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseUnscaledConversion<bits<2> rmode, bits<3> opcode,
- RegisterClass srcType, RegisterClass dstType,
- string asm>
- : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "",
- // We use COPY_TO_REGCLASS for these bitconvert operations.
- // copyPhysReg() expands the resultant COPY instructions after
- // regalloc is done. This gives greater freedom for the allocator
- // and related passes (coalescing, copy propagation, et. al.) to
- // be more effective.
- [/*(set (dvt dstType:$Rd), (bitconvert (svt srcType:$Rn)))*/]>,
- Sched<[WriteFCopy]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{30-24} = 0b0011110;
- let Inst{21} = 1;
- let Inst{20-19} = rmode;
- let Inst{18-16} = opcode;
- let Inst{15-10} = 0b000000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseUnscaledConversionToHigh<bits<2> rmode, bits<3> opcode,
- RegisterClass srcType, RegisterOperand dstType, string asm,
- string kind>
- : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
- "{\t$Rd"#kind#"$idx, $Rn|"#kind#"\t$Rd$idx, $Rn}", "", []>,
- Sched<[WriteFCopy]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{30-23} = 0b00111101;
- let Inst{21} = 1;
- let Inst{20-19} = rmode;
- let Inst{18-16} = opcode;
- let Inst{15-10} = 0b000000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeFMOVLaneInstruction";
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseUnscaledConversionFromHigh<bits<2> rmode, bits<3> opcode,
- RegisterOperand srcType, RegisterClass dstType, string asm,
- string kind>
- : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
- "{\t$Rd, $Rn"#kind#"$idx|"#kind#"\t$Rd, $Rn$idx}", "", []>,
- Sched<[WriteFCopy]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{30-23} = 0b00111101;
- let Inst{21} = 1;
- let Inst{20-19} = rmode;
- let Inst{18-16} = opcode;
- let Inst{15-10} = 0b000000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeFMOVLaneInstruction";
- }
- multiclass UnscaledConversion<string asm> {
- def WHr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR16, asm> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def XHr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR16, asm> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def WSr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR32, asm> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- }
- def XDr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR64, asm> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- }
- def HWr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR32, asm> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def HXr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR64, asm> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b11; // 16-bit FPR flag
- let Predicates = [HasFullFP16];
- }
- def SWr : BaseUnscaledConversion<0b00, 0b110, FPR32, GPR32, asm> {
- let Inst{31} = 0; // 32-bit GPR flag
- let Inst{23-22} = 0b00; // 32-bit FPR flag
- }
- def DXr : BaseUnscaledConversion<0b00, 0b110, FPR64, GPR64, asm> {
- let Inst{31} = 1; // 64-bit GPR flag
- let Inst{23-22} = 0b01; // 64-bit FPR flag
- }
- def XDHighr : BaseUnscaledConversionToHigh<0b01, 0b111, GPR64, V128,
- asm, ".d"> {
- let Inst{31} = 1;
- let Inst{22} = 0;
- }
- def DXHighr : BaseUnscaledConversionFromHigh<0b01, 0b110, V128, GPR64,
- asm, ".d"> {
- let Inst{31} = 1;
- let Inst{22} = 0;
- }
- }
- //---
- // Floating point conversion
- //---
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseFPConversion<bits<2> type, bits<2> opcode, RegisterClass dstType,
- RegisterClass srcType, string asm, list<dag> pattern>
- : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "", pattern>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-24} = 0b00011110;
- let Inst{23-22} = type;
- let Inst{21-17} = 0b10001;
- let Inst{16-15} = opcode;
- let Inst{14-10} = 0b10000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass FPConversion<string asm> {
- // Double-precision to Half-precision
- def HDr : BaseFPConversion<0b01, 0b11, FPR16, FPR64, asm,
- [(set (f16 FPR16:$Rd), (any_fpround FPR64:$Rn))]>;
- // Double-precision to Single-precision
- def SDr : BaseFPConversion<0b01, 0b00, FPR32, FPR64, asm,
- [(set FPR32:$Rd, (any_fpround FPR64:$Rn))]>;
- // Half-precision to Double-precision
- def DHr : BaseFPConversion<0b11, 0b01, FPR64, FPR16, asm,
- [(set FPR64:$Rd, (any_fpextend (f16 FPR16:$Rn)))]>;
- // Half-precision to Single-precision
- def SHr : BaseFPConversion<0b11, 0b00, FPR32, FPR16, asm,
- [(set FPR32:$Rd, (any_fpextend (f16 FPR16:$Rn)))]>;
- // Single-precision to Double-precision
- def DSr : BaseFPConversion<0b00, 0b01, FPR64, FPR32, asm,
- [(set FPR64:$Rd, (any_fpextend FPR32:$Rn))]>;
- // Single-precision to Half-precision
- def HSr : BaseFPConversion<0b00, 0b11, FPR16, FPR32, asm,
- [(set (f16 FPR16:$Rd), (any_fpround FPR32:$Rn))]>;
- }
- //---
- // Single operand floating point data processing
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSingleOperandFPData<bits<6> opcode, RegisterClass regtype,
- ValueType vt, string asm, SDPatternOperator node>
- : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
- [(set (vt regtype:$Rd), (node (vt regtype:$Rn)))]>,
- Sched<[WriteF]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 0b1;
- let Inst{20-15} = opcode;
- let Inst{14-10} = 0b10000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SingleOperandFPData<bits<4> opcode, string asm,
- SDPatternOperator node = null_frag,
- int fpexceptions = 1> {
- let mayRaiseFPException = fpexceptions, Uses = !if(fpexceptions,[FPCR],[]<Register>) in {
- def Hr : BaseSingleOperandFPData<{0b00,opcode}, FPR16, f16, asm, node> {
- let Inst{23-22} = 0b11; // 16-bit size flag
- let Predicates = [HasFullFP16];
- }
- def Sr : BaseSingleOperandFPData<{0b00,opcode}, FPR32, f32, asm, node> {
- let Inst{23-22} = 0b00; // 32-bit size flag
- }
- def Dr : BaseSingleOperandFPData<{0b00,opcode}, FPR64, f64, asm, node> {
- let Inst{23-22} = 0b01; // 64-bit size flag
- }
- }
- }
- multiclass SingleOperandFPDataNoException<bits<4> opcode, string asm,
- SDPatternOperator node = null_frag>
- : SingleOperandFPData<opcode, asm, node, 0>;
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SingleOperandFPNo16<bits<6> opcode, string asm,
- SDPatternOperator node = null_frag>{
- def Sr : BaseSingleOperandFPData<opcode, FPR32, f32, asm, node> {
- let Inst{23-22} = 0b00; // 32-bit registers
- }
- def Dr : BaseSingleOperandFPData<opcode, FPR64, f64, asm, node> {
- let Inst{23-22} = 0b01; // 64-bit registers
- }
- }
- // FRInt[32|64][Z|N] instructions
- multiclass FRIntNNT<bits<2> opcode, string asm, SDPatternOperator node = null_frag> :
- SingleOperandFPNo16<{0b0100,opcode}, asm, node>;
- //---
- // Two operand floating point data processing
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseTwoOperandFPData<bits<4> opcode, RegisterClass regtype,
- string asm, list<dag> pat>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
- asm, "\t$Rd, $Rn, $Rm", "", pat>,
- Sched<[WriteF]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass TwoOperandFPData<bits<4> opcode, string asm,
- SDPatternOperator node = null_frag> {
- def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
- [(set (f16 FPR16:$Rd),
- (node (f16 FPR16:$Rn), (f16 FPR16:$Rm)))]> {
- let Inst{23-22} = 0b11; // 16-bit size flag
- let Predicates = [HasFullFP16];
- }
- def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
- [(set (f32 FPR32:$Rd),
- (node (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]> {
- let Inst{23-22} = 0b00; // 32-bit size flag
- }
- def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
- [(set (f64 FPR64:$Rd),
- (node (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]> {
- let Inst{23-22} = 0b01; // 64-bit size flag
- }
- }
- multiclass TwoOperandFPDataNeg<bits<4> opcode, string asm,
- SDPatternOperator node> {
- def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
- [(set (f16 FPR16:$Rd), (fneg (node (f16 FPR16:$Rn), (f16 FPR16:$Rm))))]> {
- let Inst{23-22} = 0b11; // 16-bit size flag
- let Predicates = [HasFullFP16];
- }
- def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
- [(set FPR32:$Rd, (fneg (node FPR32:$Rn, (f32 FPR32:$Rm))))]> {
- let Inst{23-22} = 0b00; // 32-bit size flag
- }
- def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
- [(set FPR64:$Rd, (fneg (node FPR64:$Rn, (f64 FPR64:$Rm))))]> {
- let Inst{23-22} = 0b01; // 64-bit size flag
- }
- }
- //---
- // Three operand floating point data processing
- //---
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseThreeOperandFPData<bit isNegated, bit isSub,
- RegisterClass regtype, string asm, list<dag> pat>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, regtype: $Ra),
- asm, "\t$Rd, $Rn, $Rm, $Ra", "", pat>,
- Sched<[WriteFMul]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<5> Ra;
- let Inst{31-24} = 0b00011111;
- let Inst{21} = isNegated;
- let Inst{20-16} = Rm;
- let Inst{15} = isSub;
- let Inst{14-10} = Ra;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass ThreeOperandFPData<bit isNegated, bit isSub,string asm,
- SDPatternOperator node> {
- def Hrrr : BaseThreeOperandFPData<isNegated, isSub, FPR16, asm,
- [(set (f16 FPR16:$Rd),
- (node (f16 FPR16:$Rn), (f16 FPR16:$Rm), (f16 FPR16:$Ra)))]> {
- let Inst{23-22} = 0b11; // 16-bit size flag
- let Predicates = [HasFullFP16];
- }
- def Srrr : BaseThreeOperandFPData<isNegated, isSub, FPR32, asm,
- [(set FPR32:$Rd,
- (node (f32 FPR32:$Rn), (f32 FPR32:$Rm), (f32 FPR32:$Ra)))]> {
- let Inst{23-22} = 0b00; // 32-bit size flag
- }
- def Drrr : BaseThreeOperandFPData<isNegated, isSub, FPR64, asm,
- [(set FPR64:$Rd,
- (node (f64 FPR64:$Rn), (f64 FPR64:$Rm), (f64 FPR64:$Ra)))]> {
- let Inst{23-22} = 0b01; // 64-bit size flag
- }
- }
- //---
- // Floating point data comparisons
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseOneOperandFPComparison<bit signalAllNans,
- RegisterClass regtype, string asm,
- list<dag> pat>
- : I<(outs), (ins regtype:$Rn), asm, "\t$Rn, #0.0", "", pat>,
- Sched<[WriteFCmp]> {
- bits<5> Rn;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{15-10} = 0b001000;
- let Inst{9-5} = Rn;
- let Inst{4} = signalAllNans;
- let Inst{3-0} = 0b1000;
- // Rm should be 0b00000 canonically, but we need to accept any value.
- let PostEncoderMethod = "fixOneOperandFPComparison";
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseTwoOperandFPComparison<bit signalAllNans, RegisterClass regtype,
- string asm, list<dag> pat>
- : I<(outs), (ins regtype:$Rn, regtype:$Rm), asm, "\t$Rn, $Rm", "", pat>,
- Sched<[WriteFCmp]> {
- bits<5> Rm;
- bits<5> Rn;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-10} = 0b001000;
- let Inst{9-5} = Rn;
- let Inst{4} = signalAllNans;
- let Inst{3-0} = 0b0000;
- }
- multiclass FPComparison<bit signalAllNans, string asm,
- SDPatternOperator OpNode = null_frag> {
- let Defs = [NZCV] in {
- def Hrr : BaseTwoOperandFPComparison<signalAllNans, FPR16, asm,
- [(OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm)), (implicit NZCV)]> {
- let Inst{23-22} = 0b11;
- let Predicates = [HasFullFP16];
- }
- def Hri : BaseOneOperandFPComparison<signalAllNans, FPR16, asm,
- [(OpNode (f16 FPR16:$Rn), fpimm0), (implicit NZCV)]> {
- let Inst{23-22} = 0b11;
- let Predicates = [HasFullFP16];
- }
- def Srr : BaseTwoOperandFPComparison<signalAllNans, FPR32, asm,
- [(OpNode FPR32:$Rn, (f32 FPR32:$Rm)), (implicit NZCV)]> {
- let Inst{23-22} = 0b00;
- }
- def Sri : BaseOneOperandFPComparison<signalAllNans, FPR32, asm,
- [(OpNode (f32 FPR32:$Rn), fpimm0), (implicit NZCV)]> {
- let Inst{23-22} = 0b00;
- }
- def Drr : BaseTwoOperandFPComparison<signalAllNans, FPR64, asm,
- [(OpNode FPR64:$Rn, (f64 FPR64:$Rm)), (implicit NZCV)]> {
- let Inst{23-22} = 0b01;
- }
- def Dri : BaseOneOperandFPComparison<signalAllNans, FPR64, asm,
- [(OpNode (f64 FPR64:$Rn), fpimm0), (implicit NZCV)]> {
- let Inst{23-22} = 0b01;
- }
- } // Defs = [NZCV]
- }
- //---
- // Floating point conditional comparisons
- //---
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseFPCondComparison<bit signalAllNans, RegisterClass regtype,
- string mnemonic, list<dag> pat>
- : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
- mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "", pat>,
- Sched<[WriteFCmp]> {
- let Uses = [NZCV];
- let Defs = [NZCV];
- bits<5> Rn;
- bits<5> Rm;
- bits<4> nzcv;
- bits<4> cond;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-12} = cond;
- let Inst{11-10} = 0b01;
- let Inst{9-5} = Rn;
- let Inst{4} = signalAllNans;
- let Inst{3-0} = nzcv;
- }
- multiclass FPCondComparison<bit signalAllNans, string mnemonic,
- SDPatternOperator OpNode = null_frag> {
- def Hrr : BaseFPCondComparison<signalAllNans, FPR16, mnemonic,
- [(set NZCV, (OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm), (i32 imm:$nzcv),
- (i32 imm:$cond), NZCV))]> {
- let Inst{23-22} = 0b11;
- let Predicates = [HasFullFP16];
- }
- def Srr : BaseFPCondComparison<signalAllNans, FPR32, mnemonic,
- [(set NZCV, (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm), (i32 imm:$nzcv),
- (i32 imm:$cond), NZCV))]> {
- let Inst{23-22} = 0b00;
- }
- def Drr : BaseFPCondComparison<signalAllNans, FPR64, mnemonic,
- [(set NZCV, (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm), (i32 imm:$nzcv),
- (i32 imm:$cond), NZCV))]> {
- let Inst{23-22} = 0b01;
- }
- }
- //---
- // Floating point conditional select
- //---
- class BaseFPCondSelect<RegisterClass regtype, ValueType vt, string asm>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
- asm, "\t$Rd, $Rn, $Rm, $cond", "",
- [(set regtype:$Rd,
- (AArch64csel (vt regtype:$Rn), regtype:$Rm,
- (i32 imm:$cond), NZCV))]>,
- Sched<[WriteF]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<4> cond;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-12} = cond;
- let Inst{11-10} = 0b11;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass FPCondSelect<string asm> {
- let Uses = [NZCV] in {
- def Hrrr : BaseFPCondSelect<FPR16, f16, asm> {
- let Inst{23-22} = 0b11;
- let Predicates = [HasFullFP16];
- }
- def Srrr : BaseFPCondSelect<FPR32, f32, asm> {
- let Inst{23-22} = 0b00;
- }
- def Drrr : BaseFPCondSelect<FPR64, f64, asm> {
- let Inst{23-22} = 0b01;
- }
- } // Uses = [NZCV]
- }
- //---
- // Floating move immediate
- //---
- class BaseFPMoveImmediate<RegisterClass regtype, Operand fpimmtype, string asm>
- : I<(outs regtype:$Rd), (ins fpimmtype:$imm), asm, "\t$Rd, $imm", "",
- [(set regtype:$Rd, fpimmtype:$imm)]>,
- Sched<[WriteFImm]> {
- bits<5> Rd;
- bits<8> imm;
- let Inst{31-24} = 0b00011110;
- let Inst{21} = 1;
- let Inst{20-13} = imm;
- let Inst{12-5} = 0b10000000;
- let Inst{4-0} = Rd;
- }
- multiclass FPMoveImmediate<string asm> {
- def Hi : BaseFPMoveImmediate<FPR16, fpimm16, asm> {
- let Inst{23-22} = 0b11;
- let Predicates = [HasFullFP16];
- }
- def Si : BaseFPMoveImmediate<FPR32, fpimm32, asm> {
- let Inst{23-22} = 0b00;
- }
- def Di : BaseFPMoveImmediate<FPR64, fpimm64, asm> {
- let Inst{23-22} = 0b01;
- }
- }
- } // end of 'let Predicates = [HasFPARMv8]'
- //----------------------------------------------------------------------------
- // AdvSIMD
- //----------------------------------------------------------------------------
- let Predicates = [HasNEON] in {
- //----------------------------------------------------------------------------
- // AdvSIMD three register vector instructions
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDThreeSameVector<bit Q, bit U, bits<3> size, bits<5> opcode,
- RegisterOperand regtype, string asm, string kind,
- list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
- "|" # kind # "\t$Rd, $Rn, $Rm|}", "", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-21} = size;
- let Inst{20-16} = Rm;
- let Inst{15-11} = opcode;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDThreeSameVectorTied<bit Q, bit U, bits<3> size, bits<5> opcode,
- RegisterOperand regtype, string asm, string kind,
- list<dag> pattern>
- : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn, regtype:$Rm), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
- "|" # kind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-21} = size;
- let Inst{20-16} = Rm;
- let Inst{15-11} = opcode;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDThreeSameVectorPseudo<RegisterOperand regtype, list<dag> pattern>
- : Pseudo<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn, regtype:$Rm), pattern>,
- Sched<[!if(!eq(regtype, V128), WriteVq, WriteVd)]>;
- multiclass SIMDLogicalThreeVectorPseudo<SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVectorPseudo<V64,
- [(set (v8i8 V64:$dst),
- (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDThreeSameVectorPseudo<V128,
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
- (v16i8 V128:$Rm)))]>;
- def : Pat<(v4i16 (OpNode (v4i16 V64:$LHS), (v4i16 V64:$MHS),
- (v4i16 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v2i32 (OpNode (v2i32 V64:$LHS), (v2i32 V64:$MHS),
- (v2i32 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v1i64 (OpNode (v1i64 V64:$LHS), (v1i64 V64:$MHS),
- (v1i64 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v8i16 (OpNode (v8i16 V128:$LHS), (v8i16 V128:$MHS),
- (v8i16 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- def : Pat<(v4i32 (OpNode (v4i32 V128:$LHS), (v4i32 V128:$MHS),
- (v4i32 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- def : Pat<(v2i64 (OpNode (v2i64 V128:$LHS), (v2i64 V128:$MHS),
- (v2i64 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- }
- // All operand sizes distinguished in the encoding.
- multiclass SIMDThreeSameVector<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
- asm, ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
- asm, ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
- def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
- asm, ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
- asm, ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
- def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
- asm, ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
- asm, ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
- def v2i64 : BaseSIMDThreeSameVector<1, U, 0b111, opc, V128,
- asm, ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
- }
- multiclass SIMDThreeSameVectorExtraPatterns<string inst, SDPatternOperator OpNode> {
- def : Pat<(v8i8 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(inst#"v8i8") V64:$LHS, V64:$RHS)>;
- def : Pat<(v4i16 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(inst#"v4i16") V64:$LHS, V64:$RHS)>;
- def : Pat<(v2i32 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(inst#"v2i32") V64:$LHS, V64:$RHS)>;
- def : Pat<(v16i8 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(inst#"v16i8") V128:$LHS, V128:$RHS)>;
- def : Pat<(v8i16 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(inst#"v8i16") V128:$LHS, V128:$RHS)>;
- def : Pat<(v4i32 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(inst#"v4i32") V128:$LHS, V128:$RHS)>;
- def : Pat<(v2i64 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(inst#"v2i64") V128:$LHS, V128:$RHS)>;
- }
- // As above, but D sized elements unsupported.
- multiclass SIMDThreeSameVectorBHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
- asm, ".8b",
- [(set V64:$Rd, (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))]>;
- def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
- asm, ".16b",
- [(set V128:$Rd, (v16i8 (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm))))]>;
- def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
- asm, ".4h",
- [(set V64:$Rd, (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))]>;
- def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
- asm, ".8h",
- [(set V128:$Rd, (v8i16 (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm))))]>;
- def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
- asm, ".2s",
- [(set V64:$Rd, (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))]>;
- def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
- asm, ".4s",
- [(set V128:$Rd, (v4i32 (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm))))]>;
- }
- multiclass SIMDThreeSameVectorBHSTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVectorTied<0, U, 0b001, opc, V64,
- asm, ".8b",
- [(set (v8i8 V64:$dst),
- (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDThreeSameVectorTied<1, U, 0b001, opc, V128,
- asm, ".16b",
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
- def v4i16 : BaseSIMDThreeSameVectorTied<0, U, 0b011, opc, V64,
- asm, ".4h",
- [(set (v4i16 V64:$dst),
- (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16 : BaseSIMDThreeSameVectorTied<1, U, 0b011, opc, V128,
- asm, ".8h",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
- def v2i32 : BaseSIMDThreeSameVectorTied<0, U, 0b101, opc, V64,
- asm, ".2s",
- [(set (v2i32 V64:$dst),
- (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32 : BaseSIMDThreeSameVectorTied<1, U, 0b101, opc, V128,
- asm, ".4s",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
- }
- // As above, but only B sized elements supported.
- multiclass SIMDThreeSameVectorB<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
- asm, ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
- asm, ".16b",
- [(set (v16i8 V128:$Rd),
- (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
- }
- // As above, but only floating point elements supported.
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDThreeSameVectorFP<bit U, bit S, bits<3> opc,
- string asm, SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDThreeSameVector<0, U, {S,0b10}, {0b00,opc}, V64,
- asm, ".4h",
- [(set (v4f16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
- def v8f16 : BaseSIMDThreeSameVector<1, U, {S,0b10}, {0b00,opc}, V128,
- asm, ".8h",
- [(set (v8f16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0b01}, {0b11,opc}, V64,
- asm, ".2s",
- [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
- def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0b01}, {0b11,opc}, V128,
- asm, ".4s",
- [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
- def v2f64 : BaseSIMDThreeSameVector<1, U, {S,0b11}, {0b11,opc}, V128,
- asm, ".2d",
- [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDThreeSameVectorFPCmp<bit U, bit S, bits<3> opc,
- string asm,
- SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDThreeSameVector<0, U, {S,0b10}, {0b00,opc}, V64,
- asm, ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
- def v8f16 : BaseSIMDThreeSameVector<1, U, {S,0b10}, {0b00,opc}, V128,
- asm, ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0b01}, {0b11,opc}, V64,
- asm, ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
- def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0b01}, {0b11,opc}, V128,
- asm, ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
- def v2f64 : BaseSIMDThreeSameVector<1, U, {S,0b11}, {0b11,opc}, V128,
- asm, ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDThreeSameVectorFPTied<bit U, bit S, bits<3> opc,
- string asm, SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDThreeSameVectorTied<0, U, {S,0b10}, {0b00,opc}, V64,
- asm, ".4h",
- [(set (v4f16 V64:$dst),
- (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
- def v8f16 : BaseSIMDThreeSameVectorTied<1, U, {S,0b10}, {0b00,opc}, V128,
- asm, ".8h",
- [(set (v8f16 V128:$dst),
- (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDThreeSameVectorTied<0, U, {S,0b01}, {0b11,opc}, V64,
- asm, ".2s",
- [(set (v2f32 V64:$dst),
- (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
- def v4f32 : BaseSIMDThreeSameVectorTied<1, U, {S,0b01}, {0b11,opc}, V128,
- asm, ".4s",
- [(set (v4f32 V128:$dst),
- (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
- def v2f64 : BaseSIMDThreeSameVectorTied<1, U, {S,0b11}, {0b11,opc}, V128,
- asm, ".2d",
- [(set (v2f64 V128:$dst),
- (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
- }
- // As above, but D and B sized elements unsupported.
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDThreeSameVectorHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
- asm, ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
- asm, ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
- def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
- asm, ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
- asm, ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
- }
- // Logical three vector ops share opcode bits, and only use B sized elements.
- multiclass SIMDLogicalThreeVector<bit U, bits<2> size, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8 : BaseSIMDThreeSameVector<0, U, {size,1}, 0b00011, V64,
- asm, ".8b",
- [(set (v8i8 V64:$Rd), (OpNode V64:$Rn, V64:$Rm))]>;
- def v16i8 : BaseSIMDThreeSameVector<1, U, {size,1}, 0b00011, V128,
- asm, ".16b",
- [(set (v16i8 V128:$Rd), (OpNode V128:$Rn, V128:$Rm))]>;
- def : Pat<(v4i16 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
- def : Pat<(v2i32 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
- def : Pat<(v1i64 (OpNode V64:$LHS, V64:$RHS)),
- (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
- def : Pat<(v8i16 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
- def : Pat<(v4i32 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
- def : Pat<(v2i64 (OpNode V128:$LHS, V128:$RHS)),
- (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
- }
- multiclass SIMDLogicalThreeVectorTied<bit U, bits<2> size,
- string asm, SDPatternOperator OpNode = null_frag> {
- def v8i8 : BaseSIMDThreeSameVectorTied<0, U, {size,1}, 0b00011, V64,
- asm, ".8b",
- [(set (v8i8 V64:$dst),
- (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDThreeSameVectorTied<1, U, {size,1}, 0b00011, V128,
- asm, ".16b",
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
- (v16i8 V128:$Rm)))]>;
- def : Pat<(v4i16 (OpNode (v4i16 V64:$LHS), (v4i16 V64:$MHS),
- (v4i16 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v2i32 (OpNode (v2i32 V64:$LHS), (v2i32 V64:$MHS),
- (v2i32 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v1i64 (OpNode (v1i64 V64:$LHS), (v1i64 V64:$MHS),
- (v1i64 V64:$RHS))),
- (!cast<Instruction>(NAME#"v8i8")
- V64:$LHS, V64:$MHS, V64:$RHS)>;
- def : Pat<(v8i16 (OpNode (v8i16 V128:$LHS), (v8i16 V128:$MHS),
- (v8i16 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- def : Pat<(v4i32 (OpNode (v4i32 V128:$LHS), (v4i32 V128:$MHS),
- (v4i32 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- def : Pat<(v2i64 (OpNode (v2i64 V128:$LHS), (v2i64 V128:$MHS),
- (v2i64 V128:$RHS))),
- (!cast<Instruction>(NAME#"v16i8")
- V128:$LHS, V128:$MHS, V128:$RHS)>;
- }
- // ARMv8.2-A Dot Product Instructions (Vector): These instructions extract
- // bytes from S-sized elements.
- class BaseSIMDThreeSameVectorDot<bit Q, bit U, bit Mixed, string asm, string kind1,
- string kind2, RegisterOperand RegType,
- ValueType AccumType, ValueType InputType,
- SDPatternOperator OpNode> :
- BaseSIMDThreeSameVectorTied<Q, U, 0b100, {0b1001, Mixed}, RegType, asm, kind1,
- [(set (AccumType RegType:$dst),
- (OpNode (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType RegType:$Rm)))]> {
- let AsmString = !strconcat(asm, "{\t$Rd" # kind1 # ", $Rn" # kind2 # ", $Rm" # kind2 # "}");
- }
- multiclass SIMDThreeSameVectorDot<bit U, bit Mixed, string asm, SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVectorDot<0, U, Mixed, asm, ".2s", ".8b", V64,
- v2i32, v8i8, OpNode>;
- def v16i8 : BaseSIMDThreeSameVectorDot<1, U, Mixed, asm, ".4s", ".16b", V128,
- v4i32, v16i8, OpNode>;
- }
- // ARMv8.2-A Fused Multiply Add-Long Instructions (Vector): These instructions
- // select inputs from 4H vectors and accumulate outputs to a 2S vector (or from
- // 8H to 4S, when Q=1).
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDThreeSameVectorFML<bit Q, bit U, bit b13, bits<3> size, string asm, string kind1,
- string kind2, RegisterOperand RegType,
- ValueType AccumType, ValueType InputType,
- SDPatternOperator OpNode> :
- BaseSIMDThreeSameVectorTied<Q, U, size, 0b11101, RegType, asm, kind1,
- [(set (AccumType RegType:$dst),
- (OpNode (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType RegType:$Rm)))]> {
- let AsmString = !strconcat(asm, "{\t$Rd" # kind1 # ", $Rn" # kind2 # ", $Rm" # kind2 # "}");
- let Inst{13} = b13;
- }
- multiclass SIMDThreeSameVectorFML<bit U, bit b13, bits<3> size, string asm,
- SDPatternOperator OpNode> {
- def v4f16 : BaseSIMDThreeSameVectorFML<0, U, b13, size, asm, ".2s", ".2h", V64,
- v2f32, v4f16, OpNode>;
- def v8f16 : BaseSIMDThreeSameVectorFML<1, U, b13, size, asm, ".4s", ".4h", V128,
- v4f32, v8f16, OpNode>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD two register vector instructions.
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDTwoSameVector<bit Q, bit U, bits<2> size, bits<5> opcode,
- bits<2> size2, RegisterOperand regtype, string asm,
- string dstkind, string srckind, list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
- "{\t$Rd" # dstkind # ", $Rn" # srckind #
- "|" # dstkind # "\t$Rd, $Rn}", "", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21} = 0b1;
- let Inst{20-19} = size2;
- let Inst{18-17} = 0b00;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDTwoSameVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
- bits<2> size2, RegisterOperand regtype,
- string asm, string dstkind, string srckind,
- list<dag> pattern>
- : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn), asm,
- "{\t$Rd" # dstkind # ", $Rn" # srckind #
- "|" # dstkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21} = 0b1;
- let Inst{20-19} = size2;
- let Inst{18-17} = 0b00;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- // Supports B, H, and S element sizes.
- multiclass SIMDTwoVectorBHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
- def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
- def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
- def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
- def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
- def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- }
- class BaseSIMDVectorLShiftLongBySize<bit Q, bits<2> size,
- RegisterOperand regtype, string asm, string dstkind,
- string srckind, string amount>
- : I<(outs V128:$Rd), (ins regtype:$Rn), asm,
- "{\t$Rd" # dstkind # ", $Rn" # srckind # ", #" # amount #
- "|" # dstkind # "\t$Rd, $Rn, #" # amount # "}", "", []>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-24} = 0b101110;
- let Inst{23-22} = size;
- let Inst{21-10} = 0b100001001110;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDVectorLShiftLongBySizeBHS {
- let hasSideEffects = 0 in {
- def v8i8 : BaseSIMDVectorLShiftLongBySize<0, 0b00, V64,
- "shll", ".8h", ".8b", "8">;
- def v16i8 : BaseSIMDVectorLShiftLongBySize<1, 0b00, V128,
- "shll2", ".8h", ".16b", "8">;
- def v4i16 : BaseSIMDVectorLShiftLongBySize<0, 0b01, V64,
- "shll", ".4s", ".4h", "16">;
- def v8i16 : BaseSIMDVectorLShiftLongBySize<1, 0b01, V128,
- "shll2", ".4s", ".8h", "16">;
- def v2i32 : BaseSIMDVectorLShiftLongBySize<0, 0b10, V64,
- "shll", ".2d", ".2s", "32">;
- def v4i32 : BaseSIMDVectorLShiftLongBySize<1, 0b10, V128,
- "shll2", ".2d", ".4s", "32">;
- }
- }
- // Supports all element sizes.
- multiclass SIMDLongTwoVector<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_v4i16 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
- asm, ".4h", ".8b",
- [(set (v4i16 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
- def v16i8_v8i16 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
- asm, ".8h", ".16b",
- [(set (v8i16 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
- def v4i16_v2i32 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
- asm, ".2s", ".4h",
- [(set (v2i32 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
- def v8i16_v4i32 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
- asm, ".4s", ".8h",
- [(set (v4i32 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
- def v2i32_v1i64 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
- asm, ".1d", ".2s",
- [(set (v1i64 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
- def v4i32_v2i64 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
- asm, ".2d", ".4s",
- [(set (v2i64 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- }
- multiclass SIMDLongTwoVectorTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, 0b00, V64,
- asm, ".4h", ".8b",
- [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd),
- (v8i8 V64:$Rn)))]>;
- def v16i8_v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, 0b00, V128,
- asm, ".8h", ".16b",
- [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd),
- (v16i8 V128:$Rn)))]>;
- def v4i16_v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, 0b00, V64,
- asm, ".2s", ".4h",
- [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd),
- (v4i16 V64:$Rn)))]>;
- def v8i16_v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, 0b00, V128,
- asm, ".4s", ".8h",
- [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd),
- (v8i16 V128:$Rn)))]>;
- def v2i32_v1i64 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, 0b00, V64,
- asm, ".1d", ".2s",
- [(set (v1i64 V64:$dst), (OpNode (v1i64 V64:$Rd),
- (v2i32 V64:$Rn)))]>;
- def v4i32_v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, 0b00, V128,
- asm, ".2d", ".4s",
- [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd),
- (v4i32 V128:$Rn)))]>;
- }
- // Supports all element sizes, except 1xD.
- multiclass SIMDTwoVectorBHSDTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, 0b00, V64,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$dst), (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn)))]>;
- def v16i8 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, 0b00, V128,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$dst), (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
- def v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, 0b00, V64,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn)))]>;
- def v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, 0b00, V128,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn)))]>;
- def v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn)))]>;
- def v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
- def v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b11, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn)))]>;
- }
- multiclass SIMDTwoVectorBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
- def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
- def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
- def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
- def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
- def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- def v2i64 : BaseSIMDTwoSameVector<1, U, 0b11, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
- }
- // Supports only B element sizes.
- multiclass SIMDTwoVectorB<bit U, bits<2> size, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDTwoSameVector<0, U, size, opc, 0b00, V64,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
- def v16i8 : BaseSIMDTwoSameVector<1, U, size, opc, 0b00, V128,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
- }
- // Supports only B and H element sizes.
- multiclass SIMDTwoVectorBH<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode V64:$Rn))]>;
- def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode V128:$Rn))]>;
- def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode V64:$Rn))]>;
- def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode V128:$Rn))]>;
- }
- // Supports H, S and D element sizes, uses high bit of the size field
- // as an extra opcode bit.
- multiclass SIMDTwoVectorFP<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode,
- int fpexceptions = 1> {
- let mayRaiseFPException = fpexceptions, Uses = !if(fpexceptions,[FPCR],[]<Register>) in {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
- asm, ".4h", ".4h",
- [(set (v4f16 V64:$Rd), (OpNode (v4f16 V64:$Rn)))]>;
- def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
- asm, ".8h", ".8h",
- [(set (v8f16 V128:$Rd), (OpNode (v8f16 V128:$Rn)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
- def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
- def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
- }
- }
- multiclass SIMDTwoVectorFPNoException<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode>
- : SIMDTwoVectorFP<U, S, opc, asm, OpNode, 0>;
- // Supports only S and D element sizes
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDTwoVectorSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v2f32 : BaseSIMDTwoSameVector<0, U, 00, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
- def v4f32 : BaseSIMDTwoSameVector<1, U, 00, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
- def v2f64 : BaseSIMDTwoSameVector<1, U, 01, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
- }
- multiclass FRIntNNTVector<bit U, bit op, string asm,
- SDPatternOperator OpNode = null_frag> :
- SIMDTwoVectorSD<U, {0b1111,op}, asm, OpNode>;
- // Supports only S element size.
- multiclass SIMDTwoVectorS<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v2i32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
- def v4i32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDTwoVectorFPToInt<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn)))]>;
- def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
- def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
- def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDTwoVectorIntToFP<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
- asm, ".4h", ".4h",
- [(set (v4f16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
- def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
- asm, ".8h", ".8h",
- [(set (v8f16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
- asm, ".2s", ".2s",
- [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
- def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
- asm, ".4s", ".4s",
- [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
- asm, ".2d", ".2d",
- [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDMixedTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterOperand inreg, RegisterOperand outreg,
- string asm, string outkind, string inkind,
- list<dag> pattern>
- : I<(outs outreg:$Rd), (ins inreg:$Rn), asm,
- "{\t$Rd" # outkind # ", $Rn" # inkind #
- "|" # outkind # "\t$Rd, $Rn}", "", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b10000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDMixedTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterOperand inreg, RegisterOperand outreg,
- string asm, string outkind, string inkind,
- list<dag> pattern>
- : I<(outs outreg:$dst), (ins outreg:$Rd, inreg:$Rn), asm,
- "{\t$Rd" # outkind # ", $Rn" # inkind #
- "|" # outkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b10000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDMixedTwoVector<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDMixedTwoVector<0, U, 0b00, opc, V128, V64,
- asm, ".8b", ".8h",
- [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
- def v16i8 : BaseSIMDMixedTwoVectorTied<1, U, 0b00, opc, V128, V128,
- asm#"2", ".16b", ".8h", []>;
- def v4i16 : BaseSIMDMixedTwoVector<0, U, 0b01, opc, V128, V64,
- asm, ".4h", ".4s",
- [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
- def v8i16 : BaseSIMDMixedTwoVectorTied<1, U, 0b01, opc, V128, V128,
- asm#"2", ".8h", ".4s", []>;
- def v2i32 : BaseSIMDMixedTwoVector<0, U, 0b10, opc, V128, V64,
- asm, ".2s", ".2d",
- [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
- def v4i32 : BaseSIMDMixedTwoVectorTied<1, U, 0b10, opc, V128, V128,
- asm#"2", ".4s", ".2d", []>;
- def : Pat<(concat_vectors (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn))),
- (!cast<Instruction>(NAME # "v16i8")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
- def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn))),
- (!cast<Instruction>(NAME # "v8i16")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
- def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn))),
- (!cast<Instruction>(NAME # "v4i32")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
- }
- class BaseSIMDCmpTwoVector<bit Q, bit U, bits<2> size, bits<2> size2,
- bits<5> opcode, RegisterOperand regtype, string asm,
- string kind, string zero, ValueType dty,
- ValueType sty, SDNode OpNode>
- : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", #" # zero #
- "|" # kind # "\t$Rd, $Rn, #" # zero # "}", "",
- [(set (dty regtype:$Rd), (OpNode (sty regtype:$Rn)))]>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21} = 0b1;
- let Inst{20-19} = size2;
- let Inst{18-17} = 0b00;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- // Comparisons support all element sizes, except 1xD.
- multiclass SIMDCmpTwoVector<bit U, bits<5> opc, string asm,
- SDNode OpNode> {
- def v8i8rz : BaseSIMDCmpTwoVector<0, U, 0b00, 0b00, opc, V64,
- asm, ".8b", "0",
- v8i8, v8i8, OpNode>;
- def v16i8rz : BaseSIMDCmpTwoVector<1, U, 0b00, 0b00, opc, V128,
- asm, ".16b", "0",
- v16i8, v16i8, OpNode>;
- def v4i16rz : BaseSIMDCmpTwoVector<0, U, 0b01, 0b00, opc, V64,
- asm, ".4h", "0",
- v4i16, v4i16, OpNode>;
- def v8i16rz : BaseSIMDCmpTwoVector<1, U, 0b01, 0b00, opc, V128,
- asm, ".8h", "0",
- v8i16, v8i16, OpNode>;
- def v2i32rz : BaseSIMDCmpTwoVector<0, U, 0b10, 0b00, opc, V64,
- asm, ".2s", "0",
- v2i32, v2i32, OpNode>;
- def v4i32rz : BaseSIMDCmpTwoVector<1, U, 0b10, 0b00, opc, V128,
- asm, ".4s", "0",
- v4i32, v4i32, OpNode>;
- def v2i64rz : BaseSIMDCmpTwoVector<1, U, 0b11, 0b00, opc, V128,
- asm, ".2d", "0",
- v2i64, v2i64, OpNode>;
- }
- // FP Comparisons support only S and D element sizes (and H for v8.2a).
- multiclass SIMDFPCmpTwoVector<bit U, bit S, bits<5> opc,
- string asm, SDNode OpNode> {
- let mayRaiseFPException = 1, Uses = [FPCR] in {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16rz : BaseSIMDCmpTwoVector<0, U, {S,1}, 0b11, opc, V64,
- asm, ".4h", "0.0",
- v4i16, v4f16, OpNode>;
- def v8i16rz : BaseSIMDCmpTwoVector<1, U, {S,1}, 0b11, opc, V128,
- asm, ".8h", "0.0",
- v8i16, v8f16, OpNode>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v2i32rz : BaseSIMDCmpTwoVector<0, U, {S,0}, 0b00, opc, V64,
- asm, ".2s", "0.0",
- v2i32, v2f32, OpNode>;
- def v4i32rz : BaseSIMDCmpTwoVector<1, U, {S,0}, 0b00, opc, V128,
- asm, ".4s", "0.0",
- v4i32, v4f32, OpNode>;
- def v2i64rz : BaseSIMDCmpTwoVector<1, U, {S,1}, 0b00, opc, V128,
- asm, ".2d", "0.0",
- v2i64, v2f64, OpNode>;
- }
- let Predicates = [HasNEON, HasFullFP16] in {
- def : InstAlias<asm # "\t$Vd.4h, $Vn.4h, #0",
- (!cast<Instruction>(NAME # v4i16rz) V64:$Vd, V64:$Vn), 0>;
- def : InstAlias<asm # "\t$Vd.8h, $Vn.8h, #0",
- (!cast<Instruction>(NAME # v8i16rz) V128:$Vd, V128:$Vn), 0>;
- }
- def : InstAlias<asm # "\t$Vd.2s, $Vn.2s, #0",
- (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
- def : InstAlias<asm # "\t$Vd.4s, $Vn.4s, #0",
- (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
- def : InstAlias<asm # "\t$Vd.2d, $Vn.2d, #0",
- (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
- let Predicates = [HasNEON, HasFullFP16] in {
- def : InstAlias<asm # ".4h\t$Vd, $Vn, #0",
- (!cast<Instruction>(NAME # v4i16rz) V64:$Vd, V64:$Vn), 0>;
- def : InstAlias<asm # ".8h\t$Vd, $Vn, #0",
- (!cast<Instruction>(NAME # v8i16rz) V128:$Vd, V128:$Vn), 0>;
- }
- def : InstAlias<asm # ".2s\t$Vd, $Vn, #0",
- (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
- def : InstAlias<asm # ".4s\t$Vd, $Vn, #0",
- (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
- def : InstAlias<asm # ".2d\t$Vd, $Vn, #0",
- (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDFPCvtTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterOperand outtype, RegisterOperand intype,
- string asm, string VdTy, string VnTy,
- list<dag> pattern>
- : I<(outs outtype:$Rd), (ins intype:$Rn), asm,
- !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b10000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDFPCvtTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterOperand outtype, RegisterOperand intype,
- string asm, string VdTy, string VnTy,
- list<dag> pattern>
- : I<(outs outtype:$dst), (ins outtype:$Rd, intype:$Rn), asm,
- !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "$Rd = $dst", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b10000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDFPWidenTwoVector<bit U, bit S, bits<5> opc, string asm> {
- def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V128, V64,
- asm, ".4s", ".4h", []>;
- def v8i16 : BaseSIMDFPCvtTwoVector<1, U, {S,0}, opc, V128, V128,
- asm#"2", ".4s", ".8h", []>;
- def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V128, V64,
- asm, ".2d", ".2s", []>;
- def v4i32 : BaseSIMDFPCvtTwoVector<1, U, {S,1}, opc, V128, V128,
- asm#"2", ".2d", ".4s", []>;
- }
- multiclass SIMDFPNarrowTwoVector<bit U, bit S, bits<5> opc, string asm> {
- def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V64, V128,
- asm, ".4h", ".4s", []>;
- def v8i16 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,0}, opc, V128, V128,
- asm#"2", ".8h", ".4s", []>;
- def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
- asm, ".2s", ".2d", []>;
- def v4i32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
- asm#"2", ".4s", ".2d", []>;
- }
- multiclass SIMDFPInexactCvtTwoVector<bit U, bit S, bits<5> opc, string asm,
- Intrinsic OpNode> {
- def v2f32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
- asm, ".2s", ".2d",
- [(set (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
- def v4f32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
- asm#"2", ".4s", ".2d", []>;
- def : Pat<(concat_vectors (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn))),
- (!cast<Instruction>(NAME # "v4f32")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD three register different-size vector instructions.
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDDifferentThreeVector<bit U, bits<3> size, bits<4> opcode,
- RegisterOperand outtype, RegisterOperand intype1,
- RegisterOperand intype2, string asm,
- string outkind, string inkind1, string inkind2,
- list<dag> pattern>
- : I<(outs outtype:$Rd), (ins intype1:$Rn, intype2:$Rm), asm,
- "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
- "|" # outkind # "\t$Rd, $Rn, $Rm}", "", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = size{0};
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size{2-1};
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-12} = opcode;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDDifferentThreeVectorTied<bit U, bits<3> size, bits<4> opcode,
- RegisterOperand outtype, RegisterOperand intype1,
- RegisterOperand intype2, string asm,
- string outkind, string inkind1, string inkind2,
- list<dag> pattern>
- : I<(outs outtype:$dst), (ins outtype:$Rd, intype1:$Rn, intype2:$Rm), asm,
- "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
- "|" # outkind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = size{0};
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size{2-1};
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-12} = opcode;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- // FIXME: TableGen doesn't know how to deal with expanded types that also
- // change the element count (in this case, placing the results in
- // the high elements of the result register rather than the low
- // elements). Until that's fixed, we can't code-gen those.
- multiclass SIMDNarrowThreeVectorBHS<bit U, bits<4> opc, string asm,
- Intrinsic IntOp> {
- def v8i16_v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
- V64, V128, V128,
- asm, ".8b", ".8h", ".8h",
- [(set (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
- def v8i16_v16i8 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".16b", ".8h", ".8h",
- []>;
- def v4i32_v4i16 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
- V64, V128, V128,
- asm, ".4h", ".4s", ".4s",
- [(set (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
- def v4i32_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".4s", ".4s",
- []>;
- def v2i64_v2i32 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
- V64, V128, V128,
- asm, ".2s", ".2d", ".2d",
- [(set (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
- def v2i64_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".2d", ".2d",
- []>;
- // Patterns for the '2' variants involve INSERT_SUBREG, which you can't put in
- // a version attached to an instruction.
- def : Pat<(concat_vectors (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn),
- (v8i16 V128:$Rm))),
- (!cast<Instruction>(NAME # "v8i16_v16i8")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, V128:$Rm)>;
- def : Pat<(concat_vectors (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn),
- (v4i32 V128:$Rm))),
- (!cast<Instruction>(NAME # "v4i32_v8i16")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, V128:$Rm)>;
- def : Pat<(concat_vectors (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn),
- (v2i64 V128:$Rm))),
- (!cast<Instruction>(NAME # "v2i64_v4i32")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, V128:$Rm)>;
- }
- multiclass SIMDDifferentThreeVectorBD<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
- V128, V64, V64,
- asm, ".8h", ".8b", ".8b",
- [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".16b", ".16b", []>;
- let Predicates = [HasAES] in {
- def v1i64 : BaseSIMDDifferentThreeVector<U, 0b110, opc,
- V128, V64, V64,
- asm, ".1q", ".1d", ".1d",
- [(set (v16i8 V128:$Rd), (OpNode (v1i64 V64:$Rn), (v1i64 V64:$Rm)))]>;
- def v2i64 : BaseSIMDDifferentThreeVector<U, 0b111, opc,
- V128, V128, V128,
- asm#"2", ".1q", ".2d", ".2d",
- [(set (v16i8 V128:$Rd), (OpNode (extract_high_v2i64 (v2i64 V128:$Rn)),
- (extract_high_v2i64 (v2i64 V128:$Rm))))]>;
- }
- def : Pat<(v8i16 (OpNode (v8i8 (extract_high_v16i8 (v16i8 V128:$Rn))),
- (v8i8 (extract_high_v16i8 (v16i8 V128:$Rm))))),
- (!cast<Instruction>(NAME#"v16i8") V128:$Rn, V128:$Rm)>;
- }
- multiclass SIMDLongThreeVectorHS<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
- }
- multiclass SIMDLongThreeVectorBHSabdl<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
- V128, V64, V64,
- asm, ".8h", ".8b", ".8b",
- [(set (v8i16 V128:$Rd),
- (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))))]>;
- def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".16b", ".16b",
- [(set (v8i16 V128:$Rd),
- (zext (v8i8 (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
- (extract_high_v16i8 (v16i8 V128:$Rm))))))]>;
- def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$Rd),
- (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$Rd),
- (zext (v4i16 (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm))))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$Rd),
- (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$Rd),
- (zext (v2i32 (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm))))))]>;
- }
- multiclass SIMDLongThreeVectorTiedBHSabal<bit U, bits<4> opc,
- string asm,
- SDPatternOperator OpNode> {
- def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
- V128, V64, V64,
- asm, ".8h", ".8b", ".8b",
- [(set (v8i16 V128:$dst),
- (add (v8i16 V128:$Rd),
- (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))))]>;
- def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".16b", ".16b",
- [(set (v8i16 V128:$dst),
- (add (v8i16 V128:$Rd),
- (zext (v8i8 (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
- (extract_high_v16i8 (v16i8 V128:$Rm)))))))]>;
- def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$dst),
- (add (v4i32 V128:$Rd),
- (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$dst),
- (add (v4i32 V128:$Rd),
- (zext (v4i16 (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm)))))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$dst),
- (add (v2i64 V128:$Rd),
- (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$dst),
- (add (v2i64 V128:$Rd),
- (zext (v2i32 (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm)))))))]>;
- }
- multiclass SIMDLongThreeVectorBHS<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
- V128, V64, V64,
- asm, ".8h", ".8b", ".8b",
- [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".16b", ".16b",
- [(set (v8i16 V128:$Rd), (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
- (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
- def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
- }
- multiclass SIMDLongThreeVectorTiedBHS<bit U, bits<4> opc,
- string asm,
- SDPatternOperator OpNode> {
- def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
- V128, V64, V64,
- asm, ".8h", ".8b", ".8b",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".16b", ".16b",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd),
- (extract_high_v16i8 (v16i8 V128:$Rn)),
- (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
- def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd),
- (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd),
- (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
- }
- multiclass SIMDLongThreeVectorSQDMLXTiedHS<bit U, bits<4> opc, string asm,
- SDPatternOperator Accum> {
- def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
- V128, V64, V64,
- asm, ".4s", ".4h", ".4h",
- [(set (v4i32 V128:$dst),
- (Accum (v4i32 V128:$Rd),
- (v4i32 (int_aarch64_neon_sqdmull (v4i16 V64:$Rn),
- (v4i16 V64:$Rm)))))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".8h", ".8h",
- [(set (v4i32 V128:$dst),
- (Accum (v4i32 V128:$Rd),
- (v4i32 (int_aarch64_neon_sqdmull (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_v8i16 (v8i16 V128:$Rm))))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
- V128, V64, V64,
- asm, ".2d", ".2s", ".2s",
- [(set (v2i64 V128:$dst),
- (Accum (v2i64 V128:$Rd),
- (v2i64 (int_aarch64_neon_sqdmull (v2i32 V64:$Rn),
- (v2i32 V64:$Rm)))))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".4s", ".4s",
- [(set (v2i64 V128:$dst),
- (Accum (v2i64 V128:$Rd),
- (v2i64 (int_aarch64_neon_sqdmull (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_v4i32 (v4i32 V128:$Rm))))))]>;
- }
- multiclass SIMDWideThreeVectorBHS<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
- V128, V128, V64,
- asm, ".8h", ".8h", ".8b",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i8 V64:$Rm)))]>;
- def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
- V128, V128, V128,
- asm#"2", ".8h", ".8h", ".16b",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
- (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
- def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
- V128, V128, V64,
- asm, ".4s", ".4s", ".4h",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i16 V64:$Rm)))]>;
- def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
- V128, V128, V128,
- asm#"2", ".4s", ".4s", ".8h",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
- (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
- def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
- V128, V128, V64,
- asm, ".2d", ".2d", ".2s",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i32 V64:$Rm)))]>;
- def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
- V128, V128, V128,
- asm#"2", ".2d", ".2d", ".4s",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
- (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD bitwise extract from vector
- //----------------------------------------------------------------------------
- class BaseSIMDBitwiseExtract<bit size, RegisterOperand regtype, ValueType vty,
- string asm, string kind>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, i32imm:$imm), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $imm" #
- "|" # kind # "\t$Rd, $Rn, $Rm, $imm}", "",
- [(set (vty regtype:$Rd),
- (AArch64ext regtype:$Rn, regtype:$Rm, (i32 imm:$imm)))]>,
- Sched<[!if(size, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<4> imm;
- let Inst{31} = 0;
- let Inst{30} = size;
- let Inst{29-21} = 0b101110000;
- let Inst{20-16} = Rm;
- let Inst{15} = 0;
- let Inst{14-11} = imm;
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDBitwiseExtract<string asm> {
- def v8i8 : BaseSIMDBitwiseExtract<0, V64, v8i8, asm, ".8b"> {
- let imm{3} = 0;
- }
- def v16i8 : BaseSIMDBitwiseExtract<1, V128, v16i8, asm, ".16b">;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD zip vector
- //----------------------------------------------------------------------------
- class BaseSIMDZipVector<bits<3> size, bits<3> opc, RegisterOperand regtype,
- string asm, string kind, SDNode OpNode, ValueType valty>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
- "|" # kind # "\t$Rd, $Rn, $Rm}", "",
- [(set (valty regtype:$Rd), (OpNode regtype:$Rn, regtype:$Rm))]>,
- Sched<[!if(!eq(regtype, V128), WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = size{0};
- let Inst{29-24} = 0b001110;
- let Inst{23-22} = size{2-1};
- let Inst{21} = 0;
- let Inst{20-16} = Rm;
- let Inst{15} = 0;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDZipVector<bits<3>opc, string asm,
- SDNode OpNode> {
- def v8i8 : BaseSIMDZipVector<0b000, opc, V64,
- asm, ".8b", OpNode, v8i8>;
- def v16i8 : BaseSIMDZipVector<0b001, opc, V128,
- asm, ".16b", OpNode, v16i8>;
- def v4i16 : BaseSIMDZipVector<0b010, opc, V64,
- asm, ".4h", OpNode, v4i16>;
- def v8i16 : BaseSIMDZipVector<0b011, opc, V128,
- asm, ".8h", OpNode, v8i16>;
- def v2i32 : BaseSIMDZipVector<0b100, opc, V64,
- asm, ".2s", OpNode, v2i32>;
- def v4i32 : BaseSIMDZipVector<0b101, opc, V128,
- asm, ".4s", OpNode, v4i32>;
- def v2i64 : BaseSIMDZipVector<0b111, opc, V128,
- asm, ".2d", OpNode, v2i64>;
- def : Pat<(v4f16 (OpNode V64:$Rn, V64:$Rm)),
- (!cast<Instruction>(NAME#"v4i16") V64:$Rn, V64:$Rm)>;
- def : Pat<(v4bf16 (OpNode V64:$Rn, V64:$Rm)),
- (!cast<Instruction>(NAME#"v4i16") V64:$Rn, V64:$Rm)>;
- def : Pat<(v8f16 (OpNode V128:$Rn, V128:$Rm)),
- (!cast<Instruction>(NAME#"v8i16") V128:$Rn, V128:$Rm)>;
- def : Pat<(v8bf16 (OpNode V128:$Rn, V128:$Rm)),
- (!cast<Instruction>(NAME#"v8i16") V128:$Rn, V128:$Rm)>;
- def : Pat<(v2f32 (OpNode V64:$Rn, V64:$Rm)),
- (!cast<Instruction>(NAME#"v2i32") V64:$Rn, V64:$Rm)>;
- def : Pat<(v4f32 (OpNode V128:$Rn, V128:$Rm)),
- (!cast<Instruction>(NAME#"v4i32") V128:$Rn, V128:$Rm)>;
- def : Pat<(v2f64 (OpNode V128:$Rn, V128:$Rm)),
- (!cast<Instruction>(NAME#"v2i64") V128:$Rn, V128:$Rm)>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD three register scalar instructions
- //----------------------------------------------------------------------------
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDThreeScalar<bit U, bits<3> size, bits<5> opcode,
- RegisterClass regtype, string asm,
- list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
- "\t$Rd, $Rn, $Rm", "", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-21} = size;
- let Inst{20-16} = Rm;
- let Inst{15-11} = opcode;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDThreeScalarTied<bit U, bits<2> size, bit R, bits<5> opcode,
- dag oops, dag iops, string asm,
- list<dag> pattern>
- : I<oops, iops, asm, "\t$Rd, $Rn, $Rm", "$Rd = $dst", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21} = R;
- let Inst{20-16} = Rm;
- let Inst{15-11} = opcode;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDThreeScalarD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v1i64 : BaseSIMDThreeScalar<U, 0b111, opc, FPR64, asm,
- [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
- }
- multiclass SIMDThreeScalarBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v1i64 : BaseSIMDThreeScalar<U, 0b111, opc, FPR64, asm,
- [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
- def v1i32 : BaseSIMDThreeScalar<U, 0b101, opc, FPR32, asm, []>;
- def v1i16 : BaseSIMDThreeScalar<U, 0b011, opc, FPR16, asm, []>;
- def v1i8 : BaseSIMDThreeScalar<U, 0b001, opc, FPR8 , asm, []>;
- def : Pat<(i64 (OpNode (i64 FPR64:$Rn), (i64 FPR64:$Rm))),
- (!cast<Instruction>(NAME#"v1i64") FPR64:$Rn, FPR64:$Rm)>;
- def : Pat<(i32 (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm))),
- (!cast<Instruction>(NAME#"v1i32") FPR32:$Rn, FPR32:$Rm)>;
- }
- multiclass SIMDThreeScalarHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v1i32 : BaseSIMDThreeScalar<U, 0b101, opc, FPR32, asm,
- [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
- def v1i16 : BaseSIMDThreeScalar<U, 0b011, opc, FPR16, asm, []>;
- }
- multiclass SIMDThreeScalarHSTied<bit U, bit R, bits<5> opc, string asm> {
- def v1i32: BaseSIMDThreeScalarTied<U, 0b10, R, opc, (outs FPR32:$dst),
- (ins FPR32:$Rd, FPR32:$Rn, FPR32:$Rm),
- asm, []>;
- def v1i16: BaseSIMDThreeScalarTied<U, 0b01, R, opc, (outs FPR16:$dst),
- (ins FPR16:$Rd, FPR16:$Rn, FPR16:$Rm),
- asm, []>;
- }
- multiclass SIMDFPThreeScalar<bit U, bit S, bits<3> opc, string asm,
- SDPatternOperator OpNode = null_frag,
- Predicate pred = HasNEON> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in {
- let Predicates = [pred] in {
- def NAME#64 : BaseSIMDThreeScalar<U, {S,0b11}, {0b11,opc}, FPR64, asm,
- [(set (f64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
- def NAME#32 : BaseSIMDThreeScalar<U, {S,0b01}, {0b11,opc}, FPR32, asm,
- [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
- }
- let Predicates = [pred, HasFullFP16] in {
- def NAME#16 : BaseSIMDThreeScalar<U, {S,0b10}, {0b00,opc}, FPR16, asm,
- [(set (f16 FPR16:$Rd), (OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm)))]>;
- }
- }
- def : Pat<(v1f64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
- (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
- }
- multiclass SIMDThreeScalarFPCmp<bit U, bit S, bits<3> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in {
- def NAME#64 : BaseSIMDThreeScalar<U, {S,0b11}, {0b11,opc}, FPR64, asm,
- [(set (i64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
- def NAME#32 : BaseSIMDThreeScalar<U, {S,0b01}, {0b11,opc}, FPR32, asm,
- [(set (i32 FPR32:$Rd), (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]>;
- let Predicates = [HasNEON, HasFullFP16] in {
- def NAME#16 : BaseSIMDThreeScalar<U, {S,0b10}, {0b00,opc}, FPR16, asm,
- []>;
- } // Predicates = [HasNEON, HasFullFP16]
- }
- def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
- (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
- }
- class BaseSIMDThreeScalarMixed<bit U, bits<2> size, bits<5> opcode,
- dag oops, dag iops, string asm, string cstr, list<dag> pat>
- : I<oops, iops, asm,
- "\t$Rd, $Rn, $Rm", cstr, pat>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21} = 1;
- let Inst{20-16} = Rm;
- let Inst{15-11} = opcode;
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDThreeScalarMixedHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
- (outs FPR32:$Rd),
- (ins FPR16:$Rn, FPR16:$Rm), asm, "", []>;
- def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
- (outs FPR64:$Rd),
- (ins FPR32:$Rn, FPR32:$Rm), asm, "",
- [(set (i64 FPR64:$Rd), (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDThreeScalarMixedTiedHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
- (outs FPR32:$dst),
- (ins FPR32:$Rd, FPR16:$Rn, FPR16:$Rm),
- asm, "$Rd = $dst", []>;
- def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
- (outs FPR64:$dst),
- (ins FPR64:$Rd, FPR32:$Rn, FPR32:$Rm),
- asm, "$Rd = $dst",
- [(set (i64 FPR64:$dst),
- (OpNode (i64 FPR64:$Rd), (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD two register scalar instructions
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDTwoScalar<bit U, bits<2> size, bits<2> size2, bits<5> opcode,
- RegisterClass regtype, RegisterClass regtype2,
- string asm, list<dag> pat>
- : I<(outs regtype:$Rd), (ins regtype2:$Rn), asm,
- "\t$Rd, $Rn", "", pat>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21} = 0b1;
- let Inst{20-19} = size2;
- let Inst{18-17} = 0b00;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDTwoScalarTied<bit U, bits<2> size, bits<5> opcode,
- RegisterClass regtype, RegisterClass regtype2,
- string asm, list<dag> pat>
- : I<(outs regtype:$dst), (ins regtype:$Rd, regtype2:$Rn), asm,
- "\t$Rd, $Rn", "$Rd = $dst", pat>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b10000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDCmpTwoScalar<bit U, bits<2> size, bits<2> size2, bits<5> opcode,
- RegisterClass regtype, string asm, string zero>
- : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
- "\t$Rd, $Rn, #" # zero, "", []>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21} = 0b1;
- let Inst{20-19} = size2;
- let Inst{18-17} = 0b00;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class SIMDInexactCvtTwoScalar<bits<5> opcode, string asm>
- : I<(outs FPR32:$Rd), (ins FPR64:$Rn), asm, "\t$Rd, $Rn", "",
- [(set (f32 FPR32:$Rd), (int_aarch64_sisd_fcvtxn (f64 FPR64:$Rn)))]>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-17} = 0b011111100110000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDCmpTwoScalarD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v1i64rz : BaseSIMDCmpTwoScalar<U, 0b11, 0b00, opc, FPR64, asm, "0">;
- def : Pat<(v1i64 (OpNode FPR64:$Rn)),
- (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
- }
- multiclass SIMDFPCmpTwoScalar<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- let mayRaiseFPException = 1, Uses = [FPCR] in {
- def v1i64rz : BaseSIMDCmpTwoScalar<U, {S,1}, 0b00, opc, FPR64, asm, "0.0">;
- def v1i32rz : BaseSIMDCmpTwoScalar<U, {S,0}, 0b00, opc, FPR32, asm, "0.0">;
- let Predicates = [HasNEON, HasFullFP16] in {
- def v1i16rz : BaseSIMDCmpTwoScalar<U, {S,1}, 0b11, opc, FPR16, asm, "0.0">;
- }
- }
- def : InstAlias<asm # "\t$Rd, $Rn, #0",
- (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rd, FPR64:$Rn), 0>;
- def : InstAlias<asm # "\t$Rd, $Rn, #0",
- (!cast<Instruction>(NAME # v1i32rz) FPR32:$Rd, FPR32:$Rn), 0>;
- let Predicates = [HasNEON, HasFullFP16] in {
- def : InstAlias<asm # "\t$Rd, $Rn, #0",
- (!cast<Instruction>(NAME # v1i16rz) FPR16:$Rd, FPR16:$Rn), 0>;
- }
- def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn))),
- (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
- }
- multiclass SIMDTwoScalarD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag,
- list<Predicate> preds = []> {
- def v1i64 : BaseSIMDTwoScalar<U, 0b11, 0b00, opc, FPR64, FPR64, asm,
- [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn)))]>;
- let Predicates = preds in {
- def : Pat<(i64 (OpNode (i64 FPR64:$Rn))),
- (!cast<Instruction>(NAME # "v1i64") FPR64:$Rn)>;
- }
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPTwoScalar<bit U, bit S, bits<5> opc, string asm,
- Predicate pred = HasNEON> {
- let Predicates = [pred] in {
- def v1i64 : BaseSIMDTwoScalar<U, {S,1}, 0b00, opc, FPR64, FPR64, asm,[]>;
- def v1i32 : BaseSIMDTwoScalar<U, {S,0}, 0b00, opc, FPR32, FPR32, asm,[]>;
- }
- let Predicates = [pred, HasFullFP16] in {
- def v1f16 : BaseSIMDTwoScalar<U, {S,1}, 0b11, opc, FPR16, FPR16, asm,[]>;
- }
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPTwoScalarCVT<bit U, bit S, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v1i64 : BaseSIMDTwoScalar<U, {S,1}, 0b00, opc, FPR64, FPR64, asm,
- [(set FPR64:$Rd, (OpNode (f64 FPR64:$Rn)))]>;
- def v1i32 : BaseSIMDTwoScalar<U, {S,0}, 0b00, opc, FPR32, FPR32, asm,
- [(set FPR32:$Rd, (OpNode (f32 FPR32:$Rn)))]>;
- let Predicates = [HasNEON, HasFullFP16] in {
- def v1i16 : BaseSIMDTwoScalar<U, {S,1}, 0b11, opc, FPR16, FPR16, asm,
- [(set (f16 FPR16:$Rd), (OpNode (f16 FPR16:$Rn)))]>;
- }
- }
- multiclass SIMDTwoScalarBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
- def v1i64 : BaseSIMDTwoScalar<U, 0b11, 0b00, opc, FPR64, FPR64, asm,
- [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn)))]>;
- def v1i32 : BaseSIMDTwoScalar<U, 0b10, 0b00, opc, FPR32, FPR32, asm,
- [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
- def v1i16 : BaseSIMDTwoScalar<U, 0b01, 0b00, opc, FPR16, FPR16, asm, []>;
- def v1i8 : BaseSIMDTwoScalar<U, 0b00, 0b00, opc, FPR8 , FPR8 , asm, []>;
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn))),
- (!cast<Instruction>(NAME # v1i64) FPR64:$Rn)>;
- }
- multiclass SIMDTwoScalarBHSDTied<bit U, bits<5> opc, string asm,
- Intrinsic OpNode> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
- def v1i64 : BaseSIMDTwoScalarTied<U, 0b11, opc, FPR64, FPR64, asm,
- [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn)))]>;
- def v1i32 : BaseSIMDTwoScalarTied<U, 0b10, opc, FPR32, FPR32, asm,
- [(set (i32 FPR32:$dst), (OpNode (i32 FPR32:$Rd), (i32 FPR32:$Rn)))]>;
- def v1i16 : BaseSIMDTwoScalarTied<U, 0b01, opc, FPR16, FPR16, asm, []>;
- def v1i8 : BaseSIMDTwoScalarTied<U, 0b00, opc, FPR8 , FPR8 , asm, []>;
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn))),
- (!cast<Instruction>(NAME # v1i64) FPR64:$Rd, FPR64:$Rn)>;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDTwoScalarMixedBHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v1i32 : BaseSIMDTwoScalar<U, 0b10, 0b00, opc, FPR32, FPR64, asm,
- [(set (f32 FPR32:$Rd), (OpNode (f64 FPR64:$Rn)))]>;
- def v1i16 : BaseSIMDTwoScalar<U, 0b01, 0b00, opc, FPR16, FPR32, asm, []>;
- def v1i8 : BaseSIMDTwoScalar<U, 0b00, 0b00, opc, FPR8 , FPR16, asm, []>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD scalar pairwise instructions
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDPairwiseScalar<bit U, bits<2> size, bits<5> opcode,
- RegisterOperand regtype, RegisterOperand vectype,
- string asm, string kind>
- : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
- "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", []>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-24} = 0b11110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b11000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDPairwiseScalarD<bit U, bits<5> opc, string asm> {
- def v2i64p : BaseSIMDPairwiseScalar<U, 0b11, opc, FPR64Op, V128,
- asm, ".2d">;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPPairwiseScalar<bit S, bits<5> opc, string asm> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v2i16p : BaseSIMDPairwiseScalar<0, {S,0}, opc, FPR16Op, V64,
- asm, ".2h">;
- }
- def v2i32p : BaseSIMDPairwiseScalar<1, {S,0}, opc, FPR32Op, V64,
- asm, ".2s">;
- def v2i64p : BaseSIMDPairwiseScalar<1, {S,1}, opc, FPR64Op, V128,
- asm, ".2d">;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD across lanes instructions
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDAcrossLanes<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterClass regtype, RegisterOperand vectype,
- string asm, string kind, list<dag> pattern>
- : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
- "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21-17} = 0b11000;
- let Inst{16-12} = opcode;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDAcrossLanesBHS<bit U, bits<5> opcode,
- string asm> {
- def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR8, V64,
- asm, ".8b", []>;
- def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR8, V128,
- asm, ".16b", []>;
- def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR16, V64,
- asm, ".4h", []>;
- def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR16, V128,
- asm, ".8h", []>;
- def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR32, V128,
- asm, ".4s", []>;
- }
- multiclass SIMDAcrossLanesHSD<bit U, bits<5> opcode, string asm> {
- def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR16, V64,
- asm, ".8b", []>;
- def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR16, V128,
- asm, ".16b", []>;
- def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR32, V64,
- asm, ".4h", []>;
- def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR32, V128,
- asm, ".8h", []>;
- def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR64, V128,
- asm, ".4s", []>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPAcrossLanes<bits<5> opcode, bit sz1, string asm,
- Intrinsic intOp> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16v : BaseSIMDAcrossLanes<0, 0, {sz1, 0}, opcode, FPR16, V64,
- asm, ".4h",
- [(set (f16 FPR16:$Rd), (intOp (v4f16 V64:$Rn)))]>;
- def v8i16v : BaseSIMDAcrossLanes<1, 0, {sz1, 0}, opcode, FPR16, V128,
- asm, ".8h",
- [(set (f16 FPR16:$Rd), (intOp (v8f16 V128:$Rn)))]>;
- } // Predicates = [HasNEON, HasFullFP16]
- def v4i32v : BaseSIMDAcrossLanes<1, 1, {sz1, 0}, opcode, FPR32, V128,
- asm, ".4s",
- [(set FPR32:$Rd, (intOp (v4f32 V128:$Rn)))]>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD INS/DUP instructions
- //----------------------------------------------------------------------------
- // FIXME: There has got to be a better way to factor these. ugh.
- class BaseSIMDInsDup<bit Q, bit op, dag outs, dag ins, string asm,
- string operands, string constraints, list<dag> pattern>
- : I<outs, ins, asm, operands, constraints, pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = op;
- let Inst{28-21} = 0b01110000;
- let Inst{15} = 0;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class SIMDDupFromMain<bit Q, bits<5> imm5, string size, ValueType vectype,
- RegisterOperand vecreg, RegisterClass regtype>
- : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins regtype:$Rn), "dup",
- "{\t$Rd" # size # ", $Rn" #
- "|" # size # "\t$Rd, $Rn}", "",
- [(set (vectype vecreg:$Rd), (AArch64dup regtype:$Rn))]> {
- let Inst{20-16} = imm5;
- let Inst{14-11} = 0b0001;
- }
- class SIMDDupFromElement<bit Q, string dstkind, string srckind,
- ValueType vectype, ValueType insreg,
- RegisterOperand vecreg, Operand idxtype,
- SDNode OpNode>
- : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins V128:$Rn, idxtype:$idx), "dup",
- "{\t$Rd" # dstkind # ", $Rn" # srckind # "$idx" #
- "|" # dstkind # "\t$Rd, $Rn$idx}", "",
- [(set (vectype vecreg:$Rd),
- (OpNode (insreg V128:$Rn), idxtype:$idx))]> {
- let Inst{14-11} = 0b0000;
- }
- class SIMDDup64FromElement
- : SIMDDupFromElement<1, ".2d", ".d", v2i64, v2i64, V128,
- VectorIndexD, AArch64duplane64> {
- bits<1> idx;
- let Inst{20} = idx;
- let Inst{19-16} = 0b1000;
- }
- class SIMDDup32FromElement<bit Q, string size, ValueType vectype,
- RegisterOperand vecreg>
- : SIMDDupFromElement<Q, size, ".s", vectype, v4i32, vecreg,
- VectorIndexS, AArch64duplane32> {
- bits<2> idx;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- }
- class SIMDDup16FromElement<bit Q, string size, ValueType vectype,
- RegisterOperand vecreg>
- : SIMDDupFromElement<Q, size, ".h", vectype, v8i16, vecreg,
- VectorIndexH, AArch64duplane16> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- class SIMDDup8FromElement<bit Q, string size, ValueType vectype,
- RegisterOperand vecreg>
- : SIMDDupFromElement<Q, size, ".b", vectype, v16i8, vecreg,
- VectorIndexB, AArch64duplane8> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- class BaseSIMDMov<bit Q, string size, bits<4> imm4, RegisterClass regtype,
- Operand idxtype, string asm, list<dag> pattern>
- : BaseSIMDInsDup<Q, 0, (outs regtype:$Rd), (ins V128:$Rn, idxtype:$idx), asm,
- "{\t$Rd, $Rn" # size # "$idx" #
- "|" # size # "\t$Rd, $Rn$idx}", "", pattern> {
- let Inst{14-11} = imm4;
- }
- class SIMDSMov<bit Q, string size, RegisterClass regtype,
- Operand idxtype>
- : BaseSIMDMov<Q, size, 0b0101, regtype, idxtype, "smov", []>;
- class SIMDUMov<bit Q, string size, ValueType vectype, RegisterClass regtype,
- Operand idxtype>
- : BaseSIMDMov<Q, size, 0b0111, regtype, idxtype, "umov",
- [(set regtype:$Rd, (vector_extract (vectype V128:$Rn), idxtype:$idx))]>;
- class SIMDMovAlias<string asm, string size, Instruction inst,
- RegisterClass regtype, Operand idxtype>
- : InstAlias<asm#"{\t$dst, $src"#size#"$idx" #
- "|" # size # "\t$dst, $src$idx}",
- (inst regtype:$dst, V128:$src, idxtype:$idx)>;
- multiclass SMov {
- // SMOV with vector index of 0 are legal in Scalable Matrix Extension (SME)
- // streaming mode.
- let Predicates = [HasNEONorSME] in {
- def vi8to32_idx0 : SIMDSMov<0, ".b", GPR32, VectorIndex0> {
- let Inst{20-16} = 0b00001;
- }
- def vi8to64_idx0 : SIMDSMov<1, ".b", GPR64, VectorIndex0> {
- let Inst{20-16} = 0b00001;
- }
- def vi16to32_idx0 : SIMDSMov<0, ".h", GPR32, VectorIndex0> {
- let Inst{20-16} = 0b00010;
- }
- def vi16to64_idx0 : SIMDSMov<1, ".h", GPR64, VectorIndex0> {
- let Inst{20-16} = 0b00010;
- }
- def vi32to64_idx0 : SIMDSMov<1, ".s", GPR64, VectorIndex0> {
- let Inst{20-16} = 0b00100;
- }
- }
- def vi8to32 : SIMDSMov<0, ".b", GPR32, VectorIndexB> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- def vi8to64 : SIMDSMov<1, ".b", GPR64, VectorIndexB> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- def vi16to32 : SIMDSMov<0, ".h", GPR32, VectorIndexH> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- def vi16to64 : SIMDSMov<1, ".h", GPR64, VectorIndexH> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- def vi32to64 : SIMDSMov<1, ".s", GPR64, VectorIndexS> {
- bits<2> idx;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- }
- }
- multiclass UMov {
- // UMOV with vector index of 0 are legal in Scalable Matrix Extension (SME)
- // streaming mode.
- let Predicates = [HasNEONorSME] in {
- def vi8_idx0 : SIMDUMov<0, ".b", v16i8, GPR32, VectorIndex0> {
- let Inst{20-16} = 0b00001;
- }
- def vi16_idx0 : SIMDUMov<0, ".h", v8i16, GPR32, VectorIndex0> {
- let Inst{20-16} = 0b00010;
- }
- def vi32_idx0 : SIMDUMov<0, ".s", v4i32, GPR32, VectorIndex0> {
- let Inst{20-16} = 0b00100;
- }
- def vi64_idx0 : SIMDUMov<1, ".d", v2i64, GPR64, VectorIndex0> {
- let Inst{20-16} = 0b01000;
- }
- def : SIMDMovAlias<"mov", ".s",
- !cast<Instruction>(NAME # vi32_idx0),
- GPR32, VectorIndex0>;
- def : SIMDMovAlias<"mov", ".d",
- !cast<Instruction>(NAME # vi64_idx0),
- GPR64, VectorIndex0>;
- }
- def vi8 : SIMDUMov<0, ".b", v16i8, GPR32, VectorIndexB> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- def vi16 : SIMDUMov<0, ".h", v8i16, GPR32, VectorIndexH> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- def vi32 : SIMDUMov<0, ".s", v4i32, GPR32, VectorIndexS> {
- bits<2> idx;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- }
- def vi64 : SIMDUMov<1, ".d", v2i64, GPR64, VectorIndexD> {
- bits<1> idx;
- let Inst{20} = idx;
- let Inst{19-16} = 0b1000;
- }
- def : SIMDMovAlias<"mov", ".s",
- !cast<Instruction>(NAME#"vi32"),
- GPR32, VectorIndexS>;
- def : SIMDMovAlias<"mov", ".d",
- !cast<Instruction>(NAME#"vi64"),
- GPR64, VectorIndexD>;
- }
- class SIMDInsFromMain<string size, ValueType vectype,
- RegisterClass regtype, Operand idxtype>
- : BaseSIMDInsDup<1, 0, (outs V128:$dst),
- (ins V128:$Rd, idxtype:$idx, regtype:$Rn), "ins",
- "{\t$Rd" # size # "$idx, $Rn" #
- "|" # size # "\t$Rd$idx, $Rn}",
- "$Rd = $dst",
- [(set V128:$dst,
- (vector_insert (vectype V128:$Rd), regtype:$Rn, idxtype:$idx))]> {
- let Inst{14-11} = 0b0011;
- }
- class SIMDInsFromElement<string size, ValueType vectype,
- ValueType elttype, Operand idxtype>
- : BaseSIMDInsDup<1, 1, (outs V128:$dst),
- (ins V128:$Rd, idxtype:$idx, V128:$Rn, idxtype:$idx2), "ins",
- "{\t$Rd" # size # "$idx, $Rn" # size # "$idx2" #
- "|" # size # "\t$Rd$idx, $Rn$idx2}",
- "$Rd = $dst",
- [(set V128:$dst,
- (vector_insert
- (vectype V128:$Rd),
- (elttype (vector_extract (vectype V128:$Rn), idxtype:$idx2)),
- idxtype:$idx))]>;
- class SIMDInsMainMovAlias<string size, Instruction inst,
- RegisterClass regtype, Operand idxtype>
- : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" #
- "|" # size #"\t$dst$idx, $src}",
- (inst V128:$dst, idxtype:$idx, regtype:$src)>;
- class SIMDInsElementMovAlias<string size, Instruction inst,
- Operand idxtype>
- : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" # size # "$idx2"
- # "|" # size #"\t$dst$idx, $src$idx2}",
- (inst V128:$dst, idxtype:$idx, V128:$src, idxtype:$idx2)>;
- multiclass SIMDIns {
- def vi8gpr : SIMDInsFromMain<".b", v16i8, GPR32, VectorIndexB> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- def vi16gpr : SIMDInsFromMain<".h", v8i16, GPR32, VectorIndexH> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- def vi32gpr : SIMDInsFromMain<".s", v4i32, GPR32, VectorIndexS> {
- bits<2> idx;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- }
- def vi64gpr : SIMDInsFromMain<".d", v2i64, GPR64, VectorIndexD> {
- bits<1> idx;
- let Inst{20} = idx;
- let Inst{19-16} = 0b1000;
- }
- def vi8lane : SIMDInsFromElement<".b", v16i8, i32, VectorIndexB> {
- bits<4> idx;
- bits<4> idx2;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- let Inst{14-11} = idx2;
- }
- def vi16lane : SIMDInsFromElement<".h", v8i16, i32, VectorIndexH> {
- bits<3> idx;
- bits<3> idx2;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- let Inst{14-12} = idx2;
- let Inst{11} = {?};
- }
- def vi32lane : SIMDInsFromElement<".s", v4i32, i32, VectorIndexS> {
- bits<2> idx;
- bits<2> idx2;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- let Inst{14-13} = idx2;
- let Inst{12-11} = {?,?};
- }
- def vi64lane : SIMDInsFromElement<".d", v2i64, i64, VectorIndexD> {
- bits<1> idx;
- bits<1> idx2;
- let Inst{20} = idx;
- let Inst{19-16} = 0b1000;
- let Inst{14} = idx2;
- let Inst{13-11} = {?,?,?};
- }
- // For all forms of the INS instruction, the "mov" mnemonic is the
- // preferred alias. Why they didn't just call the instruction "mov" in
- // the first place is a very good question indeed...
- def : SIMDInsMainMovAlias<".b", !cast<Instruction>(NAME#"vi8gpr"),
- GPR32, VectorIndexB>;
- def : SIMDInsMainMovAlias<".h", !cast<Instruction>(NAME#"vi16gpr"),
- GPR32, VectorIndexH>;
- def : SIMDInsMainMovAlias<".s", !cast<Instruction>(NAME#"vi32gpr"),
- GPR32, VectorIndexS>;
- def : SIMDInsMainMovAlias<".d", !cast<Instruction>(NAME#"vi64gpr"),
- GPR64, VectorIndexD>;
- def : SIMDInsElementMovAlias<".b", !cast<Instruction>(NAME#"vi8lane"),
- VectorIndexB>;
- def : SIMDInsElementMovAlias<".h", !cast<Instruction>(NAME#"vi16lane"),
- VectorIndexH>;
- def : SIMDInsElementMovAlias<".s", !cast<Instruction>(NAME#"vi32lane"),
- VectorIndexS>;
- def : SIMDInsElementMovAlias<".d", !cast<Instruction>(NAME#"vi64lane"),
- VectorIndexD>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD TBL/TBX
- //----------------------------------------------------------------------------
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDTableLookup<bit Q, bits<2> len, bit op, RegisterOperand vectype,
- RegisterOperand listtype, string asm, string kind>
- : I<(outs vectype:$Vd), (ins listtype:$Vn, vectype:$Vm), asm,
- "\t$Vd" # kind # ", $Vn, $Vm" # kind, "", []>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Vd;
- bits<5> Vn;
- bits<5> Vm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-21} = 0b001110000;
- let Inst{20-16} = Vm;
- let Inst{15} = 0;
- let Inst{14-13} = len;
- let Inst{12} = op;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Vn;
- let Inst{4-0} = Vd;
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDTableLookupTied<bit Q, bits<2> len, bit op, RegisterOperand vectype,
- RegisterOperand listtype, string asm, string kind>
- : I<(outs vectype:$dst), (ins vectype:$Vd, listtype:$Vn, vectype:$Vm), asm,
- "\t$Vd" # kind # ", $Vn, $Vm" # kind, "$Vd = $dst", []>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Vd;
- bits<5> Vn;
- bits<5> Vm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-21} = 0b001110000;
- let Inst{20-16} = Vm;
- let Inst{15} = 0;
- let Inst{14-13} = len;
- let Inst{12} = op;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Vn;
- let Inst{4-0} = Vd;
- }
- class SIMDTableLookupAlias<string asm, Instruction inst,
- RegisterOperand vectype, RegisterOperand listtype>
- : InstAlias<!strconcat(asm, "\t$dst, $lst, $index"),
- (inst vectype:$dst, listtype:$lst, vectype:$index), 0>;
- multiclass SIMDTableLookup<bit op, string asm> {
- def v8i8One : BaseSIMDTableLookup<0, 0b00, op, V64, VecListOne16b,
- asm, ".8b">;
- def v8i8Two : BaseSIMDTableLookup<0, 0b01, op, V64, VecListTwo16b,
- asm, ".8b">;
- def v8i8Three : BaseSIMDTableLookup<0, 0b10, op, V64, VecListThree16b,
- asm, ".8b">;
- def v8i8Four : BaseSIMDTableLookup<0, 0b11, op, V64, VecListFour16b,
- asm, ".8b">;
- def v16i8One : BaseSIMDTableLookup<1, 0b00, op, V128, VecListOne16b,
- asm, ".16b">;
- def v16i8Two : BaseSIMDTableLookup<1, 0b01, op, V128, VecListTwo16b,
- asm, ".16b">;
- def v16i8Three: BaseSIMDTableLookup<1, 0b10, op, V128, VecListThree16b,
- asm, ".16b">;
- def v16i8Four : BaseSIMDTableLookup<1, 0b11, op, V128, VecListFour16b,
- asm, ".16b">;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8One"),
- V64, VecListOne128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Two"),
- V64, VecListTwo128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Three"),
- V64, VecListThree128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Four"),
- V64, VecListFour128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8One"),
- V128, VecListOne128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Two"),
- V128, VecListTwo128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Three"),
- V128, VecListThree128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Four"),
- V128, VecListFour128>;
- }
- multiclass SIMDTableLookupTied<bit op, string asm> {
- def v8i8One : BaseSIMDTableLookupTied<0, 0b00, op, V64, VecListOne16b,
- asm, ".8b">;
- def v8i8Two : BaseSIMDTableLookupTied<0, 0b01, op, V64, VecListTwo16b,
- asm, ".8b">;
- def v8i8Three : BaseSIMDTableLookupTied<0, 0b10, op, V64, VecListThree16b,
- asm, ".8b">;
- def v8i8Four : BaseSIMDTableLookupTied<0, 0b11, op, V64, VecListFour16b,
- asm, ".8b">;
- def v16i8One : BaseSIMDTableLookupTied<1, 0b00, op, V128, VecListOne16b,
- asm, ".16b">;
- def v16i8Two : BaseSIMDTableLookupTied<1, 0b01, op, V128, VecListTwo16b,
- asm, ".16b">;
- def v16i8Three: BaseSIMDTableLookupTied<1, 0b10, op, V128, VecListThree16b,
- asm, ".16b">;
- def v16i8Four : BaseSIMDTableLookupTied<1, 0b11, op, V128, VecListFour16b,
- asm, ".16b">;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8One"),
- V64, VecListOne128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Two"),
- V64, VecListTwo128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Three"),
- V64, VecListThree128>;
- def : SIMDTableLookupAlias<asm # ".8b",
- !cast<Instruction>(NAME#"v8i8Four"),
- V64, VecListFour128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8One"),
- V128, VecListOne128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Two"),
- V128, VecListTwo128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Three"),
- V128, VecListThree128>;
- def : SIMDTableLookupAlias<asm # ".16b",
- !cast<Instruction>(NAME#"v16i8Four"),
- V128, VecListFour128>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD scalar DUP
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDScalarDUP<RegisterClass regtype, RegisterOperand vectype,
- string asm, string kind, Operand idxtype>
- : I<(outs regtype:$dst), (ins vectype:$src, idxtype:$idx), asm,
- "{\t$dst, $src" # kind # "$idx" #
- "|\t$dst, $src$idx}", "", []>,
- Sched<[WriteVd]> {
- bits<5> dst;
- bits<5> src;
- let Inst{31-21} = 0b01011110000;
- let Inst{15-10} = 0b000001;
- let Inst{9-5} = src;
- let Inst{4-0} = dst;
- }
- class SIMDScalarDUPAlias<string asm, string size, Instruction inst,
- RegisterClass regtype, RegisterOperand vectype, Operand idxtype>
- : InstAlias<asm # "{\t$dst, $src" # size # "$index"
- # "|\t$dst, $src$index}",
- (inst regtype:$dst, vectype:$src, idxtype:$index), 0>;
- multiclass SIMDScalarDUP<string asm> {
- def i8 : BaseSIMDScalarDUP<FPR8, V128, asm, ".b", VectorIndexB> {
- bits<4> idx;
- let Inst{20-17} = idx;
- let Inst{16} = 1;
- }
- def i16 : BaseSIMDScalarDUP<FPR16, V128, asm, ".h", VectorIndexH> {
- bits<3> idx;
- let Inst{20-18} = idx;
- let Inst{17-16} = 0b10;
- }
- def i32 : BaseSIMDScalarDUP<FPR32, V128, asm, ".s", VectorIndexS> {
- bits<2> idx;
- let Inst{20-19} = idx;
- let Inst{18-16} = 0b100;
- }
- def i64 : BaseSIMDScalarDUP<FPR64, V128, asm, ".d", VectorIndexD> {
- bits<1> idx;
- let Inst{20} = idx;
- let Inst{19-16} = 0b1000;
- }
- def : Pat<(v1i64 (scalar_to_vector (i64 (vector_extract (v2i64 V128:$src),
- VectorIndexD:$idx)))),
- (!cast<Instruction>(NAME # i64) V128:$src, VectorIndexD:$idx)>;
- // 'DUP' mnemonic aliases.
- def : SIMDScalarDUPAlias<"dup", ".b",
- !cast<Instruction>(NAME#"i8"),
- FPR8, V128, VectorIndexB>;
- def : SIMDScalarDUPAlias<"dup", ".h",
- !cast<Instruction>(NAME#"i16"),
- FPR16, V128, VectorIndexH>;
- def : SIMDScalarDUPAlias<"dup", ".s",
- !cast<Instruction>(NAME#"i32"),
- FPR32, V128, VectorIndexS>;
- def : SIMDScalarDUPAlias<"dup", ".d",
- !cast<Instruction>(NAME#"i64"),
- FPR64, V128, VectorIndexD>;
- }
- //----------------------------------------------------------------------------
- // AdvSIMD modified immediate instructions
- //----------------------------------------------------------------------------
- class BaseSIMDModifiedImm<bit Q, bit op, bit op2, dag oops, dag iops,
- string asm, string op_string,
- string cstr, list<dag> pattern>
- : I<oops, iops, asm, op_string, cstr, pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<8> imm8;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = op;
- let Inst{28-19} = 0b0111100000;
- let Inst{18-16} = imm8{7-5};
- let Inst{11} = op2;
- let Inst{10} = 1;
- let Inst{9-5} = imm8{4-0};
- let Inst{4-0} = Rd;
- }
- class BaseSIMDModifiedImmVector<bit Q, bit op, bit op2, RegisterOperand vectype,
- Operand immtype, dag opt_shift_iop,
- string opt_shift, string asm, string kind,
- list<dag> pattern>
- : BaseSIMDModifiedImm<Q, op, op2, (outs vectype:$Rd),
- !con((ins immtype:$imm8), opt_shift_iop), asm,
- "{\t$Rd" # kind # ", $imm8" # opt_shift #
- "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
- "", pattern> {
- let DecoderMethod = "DecodeModImmInstruction";
- }
- class BaseSIMDModifiedImmVectorTied<bit Q, bit op, RegisterOperand vectype,
- Operand immtype, dag opt_shift_iop,
- string opt_shift, string asm, string kind,
- list<dag> pattern>
- : BaseSIMDModifiedImm<Q, op, 0, (outs vectype:$dst),
- !con((ins vectype:$Rd, immtype:$imm8), opt_shift_iop),
- asm, "{\t$Rd" # kind # ", $imm8" # opt_shift #
- "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
- "$Rd = $dst", pattern> {
- let DecoderMethod = "DecodeModImmTiedInstruction";
- }
- class BaseSIMDModifiedImmVectorShift<bit Q, bit op, bits<2> b15_b12,
- RegisterOperand vectype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
- (ins logical_vec_shift:$shift),
- "$shift", asm, kind, pattern> {
- bits<2> shift;
- let Inst{15} = b15_b12{1};
- let Inst{14-13} = shift;
- let Inst{12} = b15_b12{0};
- }
- class BaseSIMDModifiedImmVectorShiftTied<bit Q, bit op, bits<2> b15_b12,
- RegisterOperand vectype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
- (ins logical_vec_shift:$shift),
- "$shift", asm, kind, pattern> {
- bits<2> shift;
- let Inst{15} = b15_b12{1};
- let Inst{14-13} = shift;
- let Inst{12} = b15_b12{0};
- }
- class BaseSIMDModifiedImmVectorShiftHalf<bit Q, bit op, bits<2> b15_b12,
- RegisterOperand vectype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
- (ins logical_vec_hw_shift:$shift),
- "$shift", asm, kind, pattern> {
- bits<2> shift;
- let Inst{15} = b15_b12{1};
- let Inst{14} = 0;
- let Inst{13} = shift{0};
- let Inst{12} = b15_b12{0};
- }
- class BaseSIMDModifiedImmVectorShiftHalfTied<bit Q, bit op, bits<2> b15_b12,
- RegisterOperand vectype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
- (ins logical_vec_hw_shift:$shift),
- "$shift", asm, kind, pattern> {
- bits<2> shift;
- let Inst{15} = b15_b12{1};
- let Inst{14} = 0;
- let Inst{13} = shift{0};
- let Inst{12} = b15_b12{0};
- }
- multiclass SIMDModifiedImmVectorShift<bit op, bits<2> hw_cmode, bits<2> w_cmode,
- string asm> {
- def v4i16 : BaseSIMDModifiedImmVectorShiftHalf<0, op, hw_cmode, V64,
- asm, ".4h", []>;
- def v8i16 : BaseSIMDModifiedImmVectorShiftHalf<1, op, hw_cmode, V128,
- asm, ".8h", []>;
- def v2i32 : BaseSIMDModifiedImmVectorShift<0, op, w_cmode, V64,
- asm, ".2s", []>;
- def v4i32 : BaseSIMDModifiedImmVectorShift<1, op, w_cmode, V128,
- asm, ".4s", []>;
- }
- multiclass SIMDModifiedImmVectorShiftTied<bit op, bits<2> hw_cmode,
- bits<2> w_cmode, string asm,
- SDNode OpNode> {
- def v4i16 : BaseSIMDModifiedImmVectorShiftHalfTied<0, op, hw_cmode, V64,
- asm, ".4h",
- [(set (v4i16 V64:$dst), (OpNode V64:$Rd,
- imm0_255:$imm8,
- (i32 imm:$shift)))]>;
- def v8i16 : BaseSIMDModifiedImmVectorShiftHalfTied<1, op, hw_cmode, V128,
- asm, ".8h",
- [(set (v8i16 V128:$dst), (OpNode V128:$Rd,
- imm0_255:$imm8,
- (i32 imm:$shift)))]>;
- def v2i32 : BaseSIMDModifiedImmVectorShiftTied<0, op, w_cmode, V64,
- asm, ".2s",
- [(set (v2i32 V64:$dst), (OpNode V64:$Rd,
- imm0_255:$imm8,
- (i32 imm:$shift)))]>;
- def v4i32 : BaseSIMDModifiedImmVectorShiftTied<1, op, w_cmode, V128,
- asm, ".4s",
- [(set (v4i32 V128:$dst), (OpNode V128:$Rd,
- imm0_255:$imm8,
- (i32 imm:$shift)))]>;
- }
- class SIMDModifiedImmMoveMSL<bit Q, bit op, bits<4> cmode,
- RegisterOperand vectype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
- (ins move_vec_shift:$shift),
- "$shift", asm, kind, pattern> {
- bits<1> shift;
- let Inst{15-13} = cmode{3-1};
- let Inst{12} = shift;
- }
- class SIMDModifiedImmVectorNoShift<bit Q, bit op, bit op2, bits<4> cmode,
- RegisterOperand vectype,
- Operand imm_type, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDModifiedImmVector<Q, op, op2, vectype, imm_type, (ins), "",
- asm, kind, pattern> {
- let Inst{15-12} = cmode;
- }
- class SIMDModifiedImmScalarNoShift<bit Q, bit op, bits<4> cmode, string asm,
- list<dag> pattern>
- : BaseSIMDModifiedImm<Q, op, 0, (outs FPR64:$Rd), (ins simdimmtype10:$imm8), asm,
- "\t$Rd, $imm8", "", pattern> {
- let Inst{15-12} = cmode;
- let DecoderMethod = "DecodeModImmInstruction";
- }
- //----------------------------------------------------------------------------
- // AdvSIMD indexed element
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDIndexed<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
- RegisterOperand dst_reg, RegisterOperand lhs_reg,
- RegisterOperand rhs_reg, Operand vec_idx, string asm,
- string apple_kind, string dst_kind, string lhs_kind,
- string rhs_kind, list<dag> pattern>
- : I<(outs dst_reg:$Rd), (ins lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx),
- asm,
- "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
- "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28} = Scalar;
- let Inst{27-24} = 0b1111;
- let Inst{23-22} = size;
- // Bit 21 must be set by the derived class.
- let Inst{20-16} = Rm;
- let Inst{15-12} = opc;
- // Bit 11 must be set by the derived class.
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDIndexedTied<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
- RegisterOperand dst_reg, RegisterOperand lhs_reg,
- RegisterOperand rhs_reg, Operand vec_idx, string asm,
- string apple_kind, string dst_kind, string lhs_kind,
- string rhs_kind, list<dag> pattern>
- : I<(outs dst_reg:$dst),
- (ins dst_reg:$Rd, lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx), asm,
- "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
- "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "$Rd = $dst", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28} = Scalar;
- let Inst{27-24} = 0b1111;
- let Inst{23-22} = size;
- // Bit 21 must be set by the derived class.
- let Inst{20-16} = Rm;
- let Inst{15-12} = opc;
- // Bit 11 must be set by the derived class.
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- //----------------------------------------------------------------------------
- // Armv8.6 BFloat16 Extension
- //----------------------------------------------------------------------------
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in {
- class BaseSIMDThreeSameVectorBFDot<bit Q, bit U, string asm, string kind1,
- string kind2, RegisterOperand RegType,
- ValueType AccumType, ValueType InputType>
- : BaseSIMDThreeSameVectorTied<Q, U, 0b010, 0b11111, RegType, asm, kind1, [(set (AccumType RegType:$dst),
- (int_aarch64_neon_bfdot (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType RegType:$Rm)))]> {
- let AsmString = !strconcat(asm,
- "{\t$Rd" # kind1 # ", $Rn" # kind2 #
- ", $Rm" # kind2 # "}");
- }
- multiclass SIMDThreeSameVectorBFDot<bit U, string asm> {
- def v4bf16 : BaseSIMDThreeSameVectorBFDot<0, U, asm, ".2s", ".4h", V64,
- v2f32, v4bf16>;
- def v8bf16 : BaseSIMDThreeSameVectorBFDot<1, U, asm, ".4s", ".8h", V128,
- v4f32, v8bf16>;
- }
- class BaseSIMDThreeSameVectorBF16DotI<bit Q, bit U, string asm,
- string dst_kind, string lhs_kind,
- string rhs_kind,
- RegisterOperand RegType,
- ValueType AccumType,
- ValueType InputType>
- : BaseSIMDIndexedTied<Q, U, 0b0, 0b01, 0b1111,
- RegType, RegType, V128, VectorIndexS,
- asm, "", dst_kind, lhs_kind, rhs_kind,
- [(set (AccumType RegType:$dst),
- (AccumType (int_aarch64_neon_bfdot
- (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType (bitconvert (AccumType
- (AArch64duplane32 (v4f32 V128:$Rm),
- VectorIndexS:$idx)))))))]> {
- bits<2> idx;
- let Inst{21} = idx{0}; // L
- let Inst{11} = idx{1}; // H
- }
- multiclass SIMDThreeSameVectorBF16DotI<bit U, string asm> {
- def v4bf16 : BaseSIMDThreeSameVectorBF16DotI<0, U, asm, ".2s", ".4h",
- ".2h", V64, v2f32, v4bf16>;
- def v8bf16 : BaseSIMDThreeSameVectorBF16DotI<1, U, asm, ".4s", ".8h",
- ".2h", V128, v4f32, v8bf16>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class SIMDBF16MLAL<bit Q, string asm, SDPatternOperator OpNode>
- : BaseSIMDThreeSameVectorTied<Q, 0b1, 0b110, 0b11111, V128, asm, ".4s",
- [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
- (v8bf16 V128:$Rn),
- (v8bf16 V128:$Rm)))]> {
- let AsmString = !strconcat(asm, "{\t$Rd.4s, $Rn.8h, $Rm.8h}");
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class SIMDBF16MLALIndex<bit Q, string asm, SDPatternOperator OpNode>
- : I<(outs V128:$dst),
- (ins V128:$Rd, V128:$Rn, V128_lo:$Rm, VectorIndexH:$idx), asm,
- "{\t$Rd.4s, $Rn.8h, $Rm.h$idx}", "$Rd = $dst",
- [(set (v4f32 V128:$dst),
- (v4f32 (OpNode (v4f32 V128:$Rd),
- (v8bf16 V128:$Rn),
- (v8bf16
- (AArch64duplane16 (v8bf16 V128_lo:$Rm),
- VectorIndexH:$idx)))))]>,
- Sched<[WriteVq]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<4> Rm;
- bits<3> idx;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-22} = 0b00111111;
- let Inst{21-20} = idx{1-0};
- let Inst{19-16} = Rm;
- let Inst{15-12} = 0b1111;
- let Inst{11} = idx{2}; // H
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class SIMDThreeSameVectorBF16MatrixMul<string asm>
- : BaseSIMDThreeSameVectorTied<1, 1, 0b010, 0b11101,
- V128, asm, ".4s",
- [(set (v4f32 V128:$dst),
- (int_aarch64_neon_bfmmla (v4f32 V128:$Rd),
- (v8bf16 V128:$Rn),
- (v8bf16 V128:$Rm)))]> {
- let AsmString = !strconcat(asm, "{\t$Rd", ".4s", ", $Rn", ".8h",
- ", $Rm", ".8h", "}");
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class SIMD_BFCVTN
- : BaseSIMDMixedTwoVector<0, 0, 0b10, 0b10110, V128, V128,
- "bfcvtn", ".4h", ".4s",
- [(set (v8bf16 V128:$Rd),
- (int_aarch64_neon_bfcvtn (v4f32 V128:$Rn)))]>;
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class SIMD_BFCVTN2
- : BaseSIMDMixedTwoVectorTied<1, 0, 0b10, 0b10110, V128, V128,
- "bfcvtn2", ".8h", ".4s",
- [(set (v8bf16 V128:$dst),
- (int_aarch64_neon_bfcvtn2 (v8bf16 V128:$Rd), (v4f32 V128:$Rn)))]>;
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BF16ToSinglePrecision<string asm>
- : I<(outs FPR16:$Rd), (ins FPR32:$Rn), asm, "\t$Rd, $Rn", "",
- [(set (bf16 FPR16:$Rd), (int_aarch64_neon_bfcvt (f32 FPR32:$Rn)))]>,
- Sched<[WriteFCvt]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-10} = 0b0001111001100011010000;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- } // End of let mayStore = 0, mayLoad = 0, hasSideEffects = 0
- //----------------------------------------------------------------------------
- // Armv8.6 Matrix Multiply Extension
- //----------------------------------------------------------------------------
- class SIMDThreeSameVectorMatMul<bit B, bit U, string asm, SDPatternOperator OpNode>
- : BaseSIMDThreeSameVectorTied<1, U, 0b100, {0b1010, B}, V128, asm, ".4s",
- [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd),
- (v16i8 V128:$Rn),
- (v16i8 V128:$Rm)))]> {
- let AsmString = asm # "{\t$Rd.4s, $Rn.16b, $Rm.16b}";
- }
- //----------------------------------------------------------------------------
- // ARMv8.2-A Dot Product Instructions (Indexed)
- class BaseSIMDThreeSameVectorDotIndex<bit Q, bit U, bit Mixed, bits<2> size, string asm,
- string dst_kind, string lhs_kind, string rhs_kind,
- RegisterOperand RegType,
- ValueType AccumType, ValueType InputType,
- SDPatternOperator OpNode> :
- BaseSIMDIndexedTied<Q, U, 0b0, size, {0b111, Mixed}, RegType, RegType, V128,
- VectorIndexS, asm, "", dst_kind, lhs_kind, rhs_kind,
- [(set (AccumType RegType:$dst),
- (AccumType (OpNode (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType (bitconvert (AccumType
- (AArch64duplane32 (v4i32 V128:$Rm),
- VectorIndexS:$idx)))))))]> {
- bits<2> idx;
- let Inst{21} = idx{0}; // L
- let Inst{11} = idx{1}; // H
- }
- multiclass SIMDThreeSameVectorDotIndex<bit U, bit Mixed, bits<2> size, string asm,
- SDPatternOperator OpNode> {
- def v8i8 : BaseSIMDThreeSameVectorDotIndex<0, U, Mixed, size, asm, ".2s", ".8b", ".4b",
- V64, v2i32, v8i8, OpNode>;
- def v16i8 : BaseSIMDThreeSameVectorDotIndex<1, U, Mixed, size, asm, ".4s", ".16b", ".4b",
- V128, v4i32, v16i8, OpNode>;
- }
- // ARMv8.2-A Fused Multiply Add-Long Instructions (Indexed)
- let mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDThreeSameVectorFMLIndex<bit Q, bit U, bits<4> opc, string asm,
- string dst_kind, string lhs_kind,
- string rhs_kind, RegisterOperand RegType,
- ValueType AccumType, ValueType InputType,
- SDPatternOperator OpNode> :
- BaseSIMDIndexedTied<Q, U, 0, 0b10, opc, RegType, RegType, V128,
- VectorIndexH, asm, "", dst_kind, lhs_kind, rhs_kind,
- [(set (AccumType RegType:$dst),
- (AccumType (OpNode (AccumType RegType:$Rd),
- (InputType RegType:$Rn),
- (InputType (AArch64duplane16 (v8f16 V128:$Rm),
- VectorIndexH:$idx)))))]> {
- // idx = H:L:M
- bits<3> idx;
- let Inst{11} = idx{2}; // H
- let Inst{21} = idx{1}; // L
- let Inst{20} = idx{0}; // M
- }
- multiclass SIMDThreeSameVectorFMLIndex<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4f16 : BaseSIMDThreeSameVectorFMLIndex<0, U, opc, asm, ".2s", ".2h", ".h",
- V64, v2f32, v4f16, OpNode>;
- def v8f16 : BaseSIMDThreeSameVectorFMLIndex<1, U, opc, asm, ".4s", ".4h", ".h",
- V128, v4f32, v8f16, OpNode>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPIndexed<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b00, opc,
- V64, V64,
- V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h",
- [(set (v4f16 V64:$Rd),
- (OpNode (v4f16 V64:$Rn),
- (v4f16 (AArch64duplane16 (v8f16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b00, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h",
- [(set (v8f16 V128:$Rd),
- (OpNode (v8f16 V128:$Rn),
- (v8f16 (AArch64duplane16 (v8f16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
- V64, V64,
- V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s",
- [(set (v2f32 V64:$Rd),
- (OpNode (v2f32 V64:$Rn),
- (v2f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s",
- [(set (v4f32 V128:$Rd),
- (OpNode (v4f32 V128:$Rn),
- (v4f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v2i64_indexed : BaseSIMDIndexed<1, U, 0, 0b11, opc,
- V128, V128,
- V128, VectorIndexD,
- asm, ".2d", ".2d", ".2d", ".d",
- [(set (v2f64 V128:$Rd),
- (OpNode (v2f64 V128:$Rn),
- (v2f64 (AArch64duplane64 (v2f64 V128:$Rm), VectorIndexD:$idx))))]> {
- bits<1> idx;
- let Inst{11} = idx{0};
- let Inst{21} = 0;
- }
- let Predicates = [HasNEON, HasFullFP16] in {
- def v1i16_indexed : BaseSIMDIndexed<1, U, 1, 0b00, opc,
- FPR16Op, FPR16Op, V128_lo, VectorIndexH,
- asm, ".h", "", "", ".h",
- [(set (f16 FPR16Op:$Rd),
- (OpNode (f16 FPR16Op:$Rn),
- (f16 (vector_extract (v8f16 V128_lo:$Rm),
- VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
- FPR32Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s",
- [(set (f32 FPR32Op:$Rd),
- (OpNode (f32 FPR32Op:$Rn),
- (f32 (vector_extract (v4f32 V128:$Rm),
- VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b11, opc,
- FPR64Op, FPR64Op, V128, VectorIndexD,
- asm, ".d", "", "", ".d",
- [(set (f64 FPR64Op:$Rd),
- (OpNode (f64 FPR64Op:$Rn),
- (f64 (vector_extract (v2f64 V128:$Rm),
- VectorIndexD:$idx))))]> {
- bits<1> idx;
- let Inst{11} = idx{0};
- let Inst{21} = 0;
- }
- }
- multiclass SIMDFPIndexedTiedPatterns<string INST, SDPatternOperator OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- // Patterns for f16: DUPLANE, DUP scalar and vector_extract.
- def : Pat<(v8f16 (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn),
- (AArch64duplane16 (v8f16 V128_lo:$Rm),
- VectorIndexH:$idx))),
- (!cast<Instruction>(INST # "v8i16_indexed")
- V128:$Rd, V128:$Rn, V128_lo:$Rm, VectorIndexH:$idx)>;
- def : Pat<(v8f16 (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn),
- (AArch64dup (f16 FPR16Op_lo:$Rm)))),
- (!cast<Instruction>(INST # "v8i16_indexed") V128:$Rd, V128:$Rn,
- (SUBREG_TO_REG (i32 0), (f16 FPR16Op_lo:$Rm), hsub), (i64 0))>;
- def : Pat<(v4f16 (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn),
- (AArch64duplane16 (v8f16 V128_lo:$Rm),
- VectorIndexH:$idx))),
- (!cast<Instruction>(INST # "v4i16_indexed")
- V64:$Rd, V64:$Rn, V128_lo:$Rm, VectorIndexH:$idx)>;
- def : Pat<(v4f16 (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn),
- (AArch64dup (f16 FPR16Op_lo:$Rm)))),
- (!cast<Instruction>(INST # "v4i16_indexed") V64:$Rd, V64:$Rn,
- (SUBREG_TO_REG (i32 0), (f16 FPR16Op_lo:$Rm), hsub), (i64 0))>;
- def : Pat<(f16 (OpNode (f16 FPR16:$Rd), (f16 FPR16:$Rn),
- (vector_extract (v8f16 V128_lo:$Rm), VectorIndexH:$idx))),
- (!cast<Instruction>(INST # "v1i16_indexed") FPR16:$Rd, FPR16:$Rn,
- V128_lo:$Rm, VectorIndexH:$idx)>;
- } // Predicates = [HasNEON, HasFullFP16]
- // 2 variants for the .2s version: DUPLANE from 128-bit and DUP scalar.
- def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
- (AArch64duplane32 (v4f32 V128:$Rm),
- VectorIndexS:$idx))),
- (!cast<Instruction>(INST # v2i32_indexed)
- V64:$Rd, V64:$Rn, V128:$Rm, VectorIndexS:$idx)>;
- def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
- (AArch64dup (f32 FPR32Op:$Rm)))),
- (!cast<Instruction>(INST # "v2i32_indexed") V64:$Rd, V64:$Rn,
- (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
- // 2 variants for the .4s version: DUPLANE from 128-bit and DUP scalar.
- def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
- (AArch64duplane32 (v4f32 V128:$Rm),
- VectorIndexS:$idx))),
- (!cast<Instruction>(INST # "v4i32_indexed")
- V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
- def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
- (AArch64dup (f32 FPR32Op:$Rm)))),
- (!cast<Instruction>(INST # "v4i32_indexed") V128:$Rd, V128:$Rn,
- (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
- // 2 variants for the .2d version: DUPLANE from 128-bit and DUP scalar.
- def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
- (AArch64duplane64 (v2f64 V128:$Rm),
- VectorIndexD:$idx))),
- (!cast<Instruction>(INST # "v2i64_indexed")
- V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
- def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
- (AArch64dup (f64 FPR64Op:$Rm)))),
- (!cast<Instruction>(INST # "v2i64_indexed") V128:$Rd, V128:$Rn,
- (SUBREG_TO_REG (i32 0), FPR64Op:$Rm, dsub), (i64 0))>;
- // Covers 2 variants for 32-bit scalar version: extract from .2s or from .4s
- def : Pat<(f32 (OpNode (f32 FPR32:$Rd), (f32 FPR32:$Rn),
- (vector_extract (v4f32 V128:$Rm), VectorIndexS:$idx))),
- (!cast<Instruction>(INST # "v1i32_indexed") FPR32:$Rd, FPR32:$Rn,
- V128:$Rm, VectorIndexS:$idx)>;
- // 1 variant for 64-bit scalar version: extract from .1d or from .2d
- def : Pat<(f64 (OpNode (f64 FPR64:$Rd), (f64 FPR64:$Rn),
- (vector_extract (v2f64 V128:$Rm), VectorIndexD:$idx))),
- (!cast<Instruction>(INST # "v1i64_indexed") FPR64:$Rd, FPR64:$Rn,
- V128:$Rm, VectorIndexD:$idx)>;
- }
- let mayRaiseFPException = 1, Uses = [FPCR] in
- multiclass SIMDFPIndexedTied<bit U, bits<4> opc, string asm> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b00, opc, V64, V64,
- V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b00, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc, V64, V64,
- V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s", []> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s", []> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v2i64_indexed : BaseSIMDIndexedTied<1, U, 0, 0b11, opc,
- V128, V128,
- V128, VectorIndexD,
- asm, ".2d", ".2d", ".2d", ".d", []> {
- bits<1> idx;
- let Inst{11} = idx{0};
- let Inst{21} = 0;
- }
- let Predicates = [HasNEON, HasFullFP16] in {
- def v1i16_indexed : BaseSIMDIndexedTied<1, U, 1, 0b00, opc,
- FPR16Op, FPR16Op, V128_lo, VectorIndexH,
- asm, ".h", "", "", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
- FPR32Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s", []> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b11, opc,
- FPR64Op, FPR64Op, V128, VectorIndexD,
- asm, ".d", "", "", ".d", []> {
- bits<1> idx;
- let Inst{11} = idx{0};
- let Inst{21} = 0;
- }
- }
- multiclass SIMDIndexedHSPatterns<SDPatternOperator OpNodeLane,
- SDPatternOperator OpNodeLaneQ> {
- def : Pat<(v4i16 (OpNodeLane
- (v4i16 V64:$Rn), (v4i16 V64_lo:$Rm),
- VectorIndexS32b:$idx)),
- (!cast<Instruction>(NAME # v4i16_indexed) $Rn,
- (SUBREG_TO_REG (i32 0), (v4i16 V64_lo:$Rm), dsub),
- (UImmS1XForm $idx))>;
- def : Pat<(v4i16 (OpNodeLaneQ
- (v4i16 V64:$Rn), (v8i16 V128_lo:$Rm),
- VectorIndexH32b:$idx)),
- (!cast<Instruction>(NAME # v4i16_indexed) $Rn, $Rm,
- (UImmS1XForm $idx))>;
- def : Pat<(v8i16 (OpNodeLane
- (v8i16 V128:$Rn), (v4i16 V64_lo:$Rm),
- VectorIndexS32b:$idx)),
- (!cast<Instruction>(NAME # v8i16_indexed) $Rn,
- (SUBREG_TO_REG (i32 0), $Rm, dsub),
- (UImmS1XForm $idx))>;
- def : Pat<(v8i16 (OpNodeLaneQ
- (v8i16 V128:$Rn), (v8i16 V128_lo:$Rm),
- VectorIndexH32b:$idx)),
- (!cast<Instruction>(NAME # v8i16_indexed) $Rn, $Rm,
- (UImmS1XForm $idx))>;
- def : Pat<(v2i32 (OpNodeLane
- (v2i32 V64:$Rn), (v2i32 V64:$Rm),
- VectorIndexD32b:$idx)),
- (!cast<Instruction>(NAME # v2i32_indexed) $Rn,
- (SUBREG_TO_REG (i32 0), (v2i32 V64_lo:$Rm), dsub),
- (UImmS1XForm $idx))>;
- def : Pat<(v2i32 (OpNodeLaneQ
- (v2i32 V64:$Rn), (v4i32 V128:$Rm),
- VectorIndexS32b:$idx)),
- (!cast<Instruction>(NAME # v2i32_indexed) $Rn, $Rm,
- (UImmS1XForm $idx))>;
- def : Pat<(v4i32 (OpNodeLane
- (v4i32 V128:$Rn), (v2i32 V64:$Rm),
- VectorIndexD32b:$idx)),
- (!cast<Instruction>(NAME # v4i32_indexed) $Rn,
- (SUBREG_TO_REG (i32 0), $Rm, dsub),
- (UImmS1XForm $idx))>;
- def : Pat<(v4i32 (OpNodeLaneQ
- (v4i32 V128:$Rn),
- (v4i32 V128:$Rm),
- VectorIndexS32b:$idx)),
- (!cast<Instruction>(NAME # v4i32_indexed) $Rn, $Rm,
- (UImmS1XForm $idx))>;
- }
- multiclass SIMDIndexedHS<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc, V64, V64,
- V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h",
- [(set (v4i16 V64:$Rd),
- (OpNode (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h",
- [(set (v8i16 V128:$Rd),
- (OpNode (v8i16 V128:$Rn),
- (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
- V64, V64,
- V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s",
- [(set (v2i32 V64:$Rd),
- (OpNode (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s",
- [(set (v4i32 V128:$Rd),
- (OpNode (v4i32 V128:$Rn),
- (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v1i16_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
- FPR16Op, FPR16Op, V128_lo, VectorIndexH,
- asm, ".h", "", "", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
- FPR32Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s",
- [(set (i32 FPR32Op:$Rd),
- (OpNode FPR32Op:$Rn,
- (i32 (vector_extract (v4i32 V128:$Rm),
- VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- multiclass SIMDVectorIndexedHS<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
- V64, V64,
- V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h",
- [(set (v4i16 V64:$Rd),
- (OpNode (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h",
- [(set (v8i16 V128:$Rd),
- (OpNode (v8i16 V128:$Rn),
- (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
- V64, V64,
- V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s",
- [(set (v2i32 V64:$Rd),
- (OpNode (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s",
- [(set (v4i32 V128:$Rd),
- (OpNode (v4i32 V128:$Rn),
- (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- multiclass SIMDVectorIndexedHSTied<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc, V64, V64,
- V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h",
- [(set (v4i16 V64:$dst),
- (OpNode (v4i16 V64:$Rd),(v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
- (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
- V64, V64,
- V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s",
- [(set (v2i32 V64:$dst),
- (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
- (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- multiclass SIMDIndexedLongSD<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
- V128, V64,
- V128_lo, VectorIndexH,
- asm, ".4s", ".4s", ".4h", ".h",
- [(set (v4i32 V128:$Rd),
- (OpNode (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm#"2", ".4s", ".4s", ".8h", ".h",
- [(set (v4i32 V128:$Rd),
- (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
- V128, V64,
- V128, VectorIndexS,
- asm, ".2d", ".2d", ".2s", ".s",
- [(set (v2i64 V128:$Rd),
- (OpNode (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm#"2", ".2d", ".2d", ".4s", ".s",
- [(set (v2i64 V128:$Rd),
- (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
- FPR32Op, FPR16Op, V128_lo, VectorIndexH,
- asm, ".h", "", "", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
- FPR64Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s", []> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- multiclass SIMDIndexedLongSQDMLXSDTied<bit U, bits<4> opc, string asm,
- SDPatternOperator Accum> {
- def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
- V128, V64,
- V128_lo, VectorIndexH,
- asm, ".4s", ".4s", ".4h", ".h",
- [(set (v4i32 V128:$dst),
- (Accum (v4i32 V128:$Rd),
- (v4i32 (int_aarch64_neon_sqdmull
- (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
- VectorIndexH:$idx))))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm#"2", ".4s", ".4s", ".8h", ".h",
- [(set (v4i32 V128:$dst),
- (Accum (v4i32 V128:$Rd),
- (v4i32 (int_aarch64_neon_sqdmull
- (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
- V128, V64,
- V128, VectorIndexS,
- asm, ".2d", ".2d", ".2s", ".s",
- [(set (v2i64 V128:$dst),
- (Accum (v2i64 V128:$Rd),
- (v2i64 (int_aarch64_neon_sqdmull
- (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
- VectorIndexS:$idx))))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm#"2", ".2d", ".2d", ".4s", ".s",
- [(set (v2i64 V128:$dst),
- (Accum (v2i64 V128:$Rd),
- (v2i64 (int_aarch64_neon_sqdmull
- (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
- FPR32Op, FPR16Op, V128_lo, VectorIndexH,
- asm, ".h", "", "", ".h", []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
- (i32 (vector_extract
- (v4i32 (int_aarch64_neon_sqdmull
- (v4i16 V64:$Rn),
- (v4i16 V64:$Rm))),
- (i64 0))))),
- (!cast<Instruction>(NAME # v1i32_indexed)
- FPR32Op:$Rd,
- (EXTRACT_SUBREG V64:$Rn, hsub),
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rm, dsub),
- (i64 0))>;
- def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
- (i32 (vector_extract
- (v4i32 (int_aarch64_neon_sqdmull
- (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16
- (v8i16 V128_lo:$Rm),
- VectorIndexH:$idx)))),
- (i64 0))))),
- (!cast<Instruction>(NAME # v1i32_indexed)
- FPR32Op:$Rd,
- (EXTRACT_SUBREG V64:$Rn, hsub),
- V128_lo:$Rm,
- VectorIndexH:$idx)>;
- def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
- FPR64Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s",
- [(set (i64 FPR64Op:$dst),
- (Accum (i64 FPR64Op:$Rd),
- (i64 (int_aarch64_neon_sqdmulls_scalar
- (i32 FPR32Op:$Rn),
- (i32 (vector_extract (v4i32 V128:$Rm),
- VectorIndexS:$idx))))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- multiclass SIMDVectorIndexedLongSD<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
- def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
- V128, V64,
- V128_lo, VectorIndexH,
- asm, ".4s", ".4s", ".4h", ".h",
- [(set (v4i32 V128:$Rd),
- (OpNode (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm#"2", ".4s", ".4s", ".8h", ".h",
- [(set (v4i32 V128:$Rd),
- (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
- V128, V64,
- V128, VectorIndexS,
- asm, ".2d", ".2d", ".2s", ".s",
- [(set (v2i64 V128:$Rd),
- (OpNode (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm#"2", ".2d", ".2d", ".4s", ".s",
- [(set (v2i64 V128:$Rd),
- (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- }
- multiclass SIMDVectorIndexedLongSDTied<bit U, bits<4> opc, string asm,
- SDPatternOperator OpNode> {
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
- def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
- V128, V64,
- V128_lo, VectorIndexH,
- asm, ".4s", ".4s", ".4h", ".h",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
- V128, V128,
- V128_lo, VectorIndexH,
- asm#"2", ".4s", ".4s", ".8h", ".h",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd),
- (extract_high_v8i16 (v8i16 V128:$Rn)),
- (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
- V128, V64,
- V128, VectorIndexS,
- asm, ".2d", ".2d", ".2s", ".s",
- [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
- V128, V128,
- V128, VectorIndexS,
- asm#"2", ".2d", ".2d", ".4s", ".s",
- [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd),
- (extract_high_v4i32 (v4i32 V128:$Rn)),
- (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- }
- //----------------------------------------------------------------------------
- // AdvSIMD scalar shift by immediate
- //----------------------------------------------------------------------------
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDScalarShift<bit U, bits<5> opc, bits<7> fixed_imm,
- RegisterClass regtype1, RegisterClass regtype2,
- Operand immtype, string asm, list<dag> pattern>
- : I<(outs regtype1:$Rd), (ins regtype2:$Rn, immtype:$imm),
- asm, "\t$Rd, $Rn, $imm", "", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<7> imm;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-23} = 0b111110;
- let Inst{22-16} = fixed_imm;
- let Inst{15-11} = opc;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDScalarShiftTied<bit U, bits<5> opc, bits<7> fixed_imm,
- RegisterClass regtype1, RegisterClass regtype2,
- Operand immtype, string asm, list<dag> pattern>
- : I<(outs regtype1:$dst), (ins regtype1:$Rd, regtype2:$Rn, immtype:$imm),
- asm, "\t$Rd, $Rn, $imm", "$Rd = $dst", pattern>,
- Sched<[WriteVd]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<7> imm;
- let Inst{31-30} = 0b01;
- let Inst{29} = U;
- let Inst{28-23} = 0b111110;
- let Inst{22-16} = fixed_imm;
- let Inst{15-11} = opc;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDFPScalarRShift<bit U, bits<5> opc, string asm> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
- FPR16, FPR16, vecshiftR16, asm, []> {
- let Inst{19-16} = imm{3-0};
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
- FPR32, FPR32, vecshiftR32, asm, []> {
- let Inst{20-16} = imm{4-0};
- }
- def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftR64, asm, []> {
- let Inst{21-16} = imm{5-0};
- }
- }
- multiclass SIMDScalarRShiftD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftR64, asm,
- [(set (i64 FPR64:$Rd),
- (OpNode (i64 FPR64:$Rn), (i32 vecshiftR64:$imm)))]> {
- let Inst{21-16} = imm{5-0};
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftR64:$imm))),
- (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftR64:$imm)>;
- }
- multiclass SIMDScalarRShiftDTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftR64, asm,
- [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn),
- (i32 vecshiftR64:$imm)))]> {
- let Inst{21-16} = imm{5-0};
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn),
- (i32 vecshiftR64:$imm))),
- (!cast<Instruction>(NAME # "d") FPR64:$Rd, FPR64:$Rn,
- vecshiftR64:$imm)>;
- }
- multiclass SIMDScalarLShiftD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftL64, asm,
- [(set (i64 FPR64:$Rd),
- (OpNode (i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
- let Inst{21-16} = imm{5-0};
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm))),
- (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftL64:$imm)>;
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- multiclass SIMDScalarLShiftDTied<bit U, bits<5> opc, string asm> {
- def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftL64, asm, []> {
- let Inst{21-16} = imm{5-0};
- }
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- multiclass SIMDScalarRShiftBHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
- FPR8, FPR16, vecshiftR8, asm, []> {
- let Inst{18-16} = imm{2-0};
- }
- def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
- FPR16, FPR32, vecshiftR16, asm, []> {
- let Inst{19-16} = imm{3-0};
- }
- def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
- FPR32, FPR64, vecshiftR32, asm,
- [(set (i32 FPR32:$Rd), (OpNode (i64 FPR64:$Rn), vecshiftR32:$imm))]> {
- let Inst{20-16} = imm{4-0};
- }
- }
- multiclass SIMDScalarLShiftBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
- FPR8, FPR8, vecshiftL8, asm, []> {
- let Inst{18-16} = imm{2-0};
- }
- def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
- FPR16, FPR16, vecshiftL16, asm, []> {
- let Inst{19-16} = imm{3-0};
- }
- def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
- FPR32, FPR32, vecshiftL32, asm,
- [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn), (i32 vecshiftL32:$imm)))]> {
- let Inst{20-16} = imm{4-0};
- }
- def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftL64, asm,
- [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
- let Inst{21-16} = imm{5-0};
- }
- def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm))),
- (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftL64:$imm)>;
- }
- multiclass SIMDScalarRShiftBHSD<bit U, bits<5> opc, string asm> {
- def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
- FPR8, FPR8, vecshiftR8, asm, []> {
- let Inst{18-16} = imm{2-0};
- }
- def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
- FPR16, FPR16, vecshiftR16, asm, []> {
- let Inst{19-16} = imm{3-0};
- }
- def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
- FPR32, FPR32, vecshiftR32, asm, []> {
- let Inst{20-16} = imm{4-0};
- }
- def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
- FPR64, FPR64, vecshiftR64, asm, []> {
- let Inst{21-16} = imm{5-0};
- }
- }
- //----------------------------------------------------------------------------
- // AdvSIMD vector x indexed element
- //----------------------------------------------------------------------------
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDVectorShift<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
- RegisterOperand dst_reg, RegisterOperand src_reg,
- Operand immtype,
- string asm, string dst_kind, string src_kind,
- list<dag> pattern>
- : I<(outs dst_reg:$Rd), (ins src_reg:$Rn, immtype:$imm),
- asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
- "|" # dst_kind # "\t$Rd, $Rn, $imm}", "", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-23} = 0b011110;
- let Inst{22-16} = fixed_imm;
- let Inst{15-11} = opc;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
- class BaseSIMDVectorShiftTied<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
- RegisterOperand vectype1, RegisterOperand vectype2,
- Operand immtype,
- string asm, string dst_kind, string src_kind,
- list<dag> pattern>
- : I<(outs vectype1:$dst), (ins vectype1:$Rd, vectype2:$Rn, immtype:$imm),
- asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
- "|" # dst_kind # "\t$Rd, $Rn, $imm}", "$Rd = $dst", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-23} = 0b011110;
- let Inst{22-16} = fixed_imm;
- let Inst{15-11} = opc;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDVectorRShiftSD<bit U, bits<5> opc, string asm,
- Intrinsic OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftR16,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (i32 imm:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftR16,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (i32 imm:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftR32,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (i32 imm:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftR32,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (i32 imm:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftR64,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (i32 imm:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- multiclass SIMDVectorRShiftToFP<bit U, bits<5> opc, string asm,
- Intrinsic OpNode> {
- let Predicates = [HasNEON, HasFullFP16] in {
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftR16,
- asm, ".4h", ".4h",
- [(set (v4f16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (i32 imm:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftR16,
- asm, ".8h", ".8h",
- [(set (v8f16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (i32 imm:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- } // Predicates = [HasNEON, HasFullFP16]
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftR32,
- asm, ".2s", ".2s",
- [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (i32 imm:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftR32,
- asm, ".4s", ".4s",
- [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (i32 imm:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftR64,
- asm, ".2d", ".2d",
- [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (i32 imm:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- multiclass SIMDVectorRShiftNarrowBHS<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
- V64, V128, vecshiftR16Narrow,
- asm, ".8b", ".8h",
- [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn), vecshiftR16Narrow:$imm))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftR16Narrow,
- asm#"2", ".16b", ".8h", []> {
- bits<3> imm;
- let Inst{18-16} = imm;
- let hasSideEffects = 0;
- }
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V64, V128, vecshiftR32Narrow,
- asm, ".4h", ".4s",
- [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn), vecshiftR32Narrow:$imm))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftR32Narrow,
- asm#"2", ".8h", ".4s", []> {
- bits<4> imm;
- let Inst{19-16} = imm;
- let hasSideEffects = 0;
- }
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V64, V128, vecshiftR64Narrow,
- asm, ".2s", ".2d",
- [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn), vecshiftR64Narrow:$imm))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftR64Narrow,
- asm#"2", ".4s", ".2d", []> {
- bits<5> imm;
- let Inst{20-16} = imm;
- let hasSideEffects = 0;
- }
- // TableGen doesn't like patters w/ INSERT_SUBREG on the instructions
- // themselves, so put them here instead.
- // Patterns involving what's effectively an insert high and a normal
- // intrinsic, represented by CONCAT_VECTORS.
- def : Pat<(concat_vectors (v8i8 V64:$Rd),(OpNode (v8i16 V128:$Rn),
- vecshiftR16Narrow:$imm)),
- (!cast<Instruction>(NAME # "v16i8_shift")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, vecshiftR16Narrow:$imm)>;
- def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn),
- vecshiftR32Narrow:$imm)),
- (!cast<Instruction>(NAME # "v8i16_shift")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, vecshiftR32Narrow:$imm)>;
- def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn),
- vecshiftR64Narrow:$imm)),
- (!cast<Instruction>(NAME # "v4i32_shift")
- (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
- V128:$Rn, vecshiftR64Narrow:$imm)>;
- }
- multiclass SIMDVectorLShiftBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
- V64, V64, vecshiftL8,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
- (i32 vecshiftL8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftL8,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
- (i32 vecshiftL8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftL16,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
- (i32 vecshiftL16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftL16,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
- (i32 vecshiftL16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftL32,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
- (i32 vecshiftL32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftL32,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
- (i32 vecshiftL32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftL64,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
- (i32 vecshiftL64:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- multiclass SIMDVectorRShiftBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
- V64, V64, vecshiftR8,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
- (i32 vecshiftR8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftR8,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
- (i32 vecshiftR8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftR16,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
- (i32 vecshiftR16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftR16,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
- (i32 vecshiftR16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftR32,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
- (i32 vecshiftR32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftR32,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
- (i32 vecshiftR32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftR64,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
- (i32 vecshiftR64:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDVectorRShiftBHSDTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
- V64, V64, vecshiftR8, asm, ".8b", ".8b",
- [(set (v8i8 V64:$dst),
- (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
- (i32 vecshiftR8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftR8, asm, ".16b", ".16b",
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
- (i32 vecshiftR8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftR16, asm, ".4h", ".4h",
- [(set (v4i16 V64:$dst),
- (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
- (i32 vecshiftR16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftR16, asm, ".8h", ".8h",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
- (i32 vecshiftR16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftR32, asm, ".2s", ".2s",
- [(set (v2i32 V64:$dst),
- (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
- (i32 vecshiftR32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftR32, asm, ".4s", ".4s",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
- (i32 vecshiftR32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftR64,
- asm, ".2d", ".2d", [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
- (i32 vecshiftR64:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- multiclass SIMDVectorLShiftBHSDTied<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode = null_frag> {
- def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
- V64, V64, vecshiftL8,
- asm, ".8b", ".8b",
- [(set (v8i8 V64:$dst),
- (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
- (i32 vecshiftL8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftL8,
- asm, ".16b", ".16b",
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
- (i32 vecshiftL8:$imm)))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
- V64, V64, vecshiftL16,
- asm, ".4h", ".4h",
- [(set (v4i16 V64:$dst),
- (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
- (i32 vecshiftL16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftL16,
- asm, ".8h", ".8h",
- [(set (v8i16 V128:$dst),
- (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
- (i32 vecshiftL16:$imm)))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
- V64, V64, vecshiftL32,
- asm, ".2s", ".2s",
- [(set (v2i32 V64:$dst),
- (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
- (i32 vecshiftL32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftL32,
- asm, ".4s", ".4s",
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
- (i32 vecshiftL32:$imm)))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
- V128, V128, vecshiftL64,
- asm, ".2d", ".2d",
- [(set (v2i64 V128:$dst),
- (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
- (i32 vecshiftL64:$imm)))]> {
- bits<6> imm;
- let Inst{21-16} = imm;
- }
- }
- multiclass SIMDVectorLShiftLongBHSD<bit U, bits<5> opc, string asm,
- SDPatternOperator OpNode> {
- def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
- V128, V64, vecshiftL8, asm, ".8h", ".8b",
- [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), vecshiftL8:$imm))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
- V128, V128, vecshiftL8,
- asm#"2", ".8h", ".16b",
- [(set (v8i16 V128:$Rd),
- (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)), vecshiftL8:$imm))]> {
- bits<3> imm;
- let Inst{18-16} = imm;
- }
- def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
- V128, V64, vecshiftL16, asm, ".4s", ".4h",
- [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), vecshiftL16:$imm))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
- V128, V128, vecshiftL16,
- asm#"2", ".4s", ".8h",
- [(set (v4i32 V128:$Rd),
- (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)), vecshiftL16:$imm))]> {
- bits<4> imm;
- let Inst{19-16} = imm;
- }
- def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
- V128, V64, vecshiftL32, asm, ".2d", ".2s",
- [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), vecshiftL32:$imm))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
- V128, V128, vecshiftL32,
- asm#"2", ".2d", ".4s",
- [(set (v2i64 V128:$Rd),
- (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)), vecshiftL32:$imm))]> {
- bits<5> imm;
- let Inst{20-16} = imm;
- }
- }
- //---
- // Vector load/store
- //---
- // SIMD ldX/stX no-index memory references don't allow the optional
- // ", #0" constant and handle post-indexing explicitly, so we use
- // a more specialized parse method for them. Otherwise, it's the same as
- // the general GPR64sp handling.
- class BaseSIMDLdSt<bit Q, bit L, bits<4> opcode, bits<2> size,
- string asm, dag oops, dag iops, list<dag> pattern>
- : I<oops, iops, asm, "\t$Vt, [$Rn]", "", pattern> {
- bits<5> Vt;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-23} = 0b0011000;
- let Inst{22} = L;
- let Inst{21-16} = 0b000000;
- let Inst{15-12} = opcode;
- let Inst{11-10} = size;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Vt;
- }
- class BaseSIMDLdStPost<bit Q, bit L, bits<4> opcode, bits<2> size,
- string asm, dag oops, dag iops>
- : I<oops, iops, asm, "\t$Vt, [$Rn], $Xm", "$Rn = $wback", []> {
- bits<5> Vt;
- bits<5> Rn;
- bits<5> Xm;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29-23} = 0b0011001;
- let Inst{22} = L;
- let Inst{21} = 0;
- let Inst{20-16} = Xm;
- let Inst{15-12} = opcode;
- let Inst{11-10} = size;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Vt;
- }
- // The immediate form of AdvSIMD post-indexed addressing is encoded with
- // register post-index addressing from the zero register.
- multiclass SIMDLdStAliases<string BaseName, string asm, string layout, string Count,
- int Offset, int Size> {
- // E.g. "ld1 { v0.8b, v1.8b }, [x1], #16"
- // "ld1\t$Vt, [$Rn], #16"
- // may get mapped to
- // (LD1Twov8b_POST VecListTwo8b:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
- (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
- XZR), 1>;
- // E.g. "ld1.8b { v0, v1 }, [x1], #16"
- // "ld1.8b\t$Vt, [$Rn], #16"
- // may get mapped to
- // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
- (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- XZR), 0>;
- // E.g. "ld1.8b { v0, v1 }, [x1]"
- // "ld1\t$Vt, [$Rn]"
- // may get mapped to
- // (LD1Twov8b VecListTwo64:$Vt, GPR64sp:$Rn)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
- (!cast<Instruction>(BaseName # Count # "v" # layout)
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- GPR64sp:$Rn), 0>;
- // E.g. "ld1.8b { v0, v1 }, [x1], x2"
- // "ld1\t$Vt, [$Rn], $Xm"
- // may get mapped to
- // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, GPR64pi8:$Xm)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
- (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
- }
- multiclass BaseSIMDLdN<string BaseName, string Count, string asm, string veclist,
- int Offset128, int Offset64, bits<4> opcode> {
- let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
- def v16b: BaseSIMDLdSt<1, 1, opcode, 0b00, asm,
- (outs !cast<RegisterOperand>(veclist # "16b"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v8h : BaseSIMDLdSt<1, 1, opcode, 0b01, asm,
- (outs !cast<RegisterOperand>(veclist # "8h"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v4s : BaseSIMDLdSt<1, 1, opcode, 0b10, asm,
- (outs !cast<RegisterOperand>(veclist # "4s"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v2d : BaseSIMDLdSt<1, 1, opcode, 0b11, asm,
- (outs !cast<RegisterOperand>(veclist # "2d"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v8b : BaseSIMDLdSt<0, 1, opcode, 0b00, asm,
- (outs !cast<RegisterOperand>(veclist # "8b"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v4h : BaseSIMDLdSt<0, 1, opcode, 0b01, asm,
- (outs !cast<RegisterOperand>(veclist # "4h"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v2s : BaseSIMDLdSt<0, 1, opcode, 0b10, asm,
- (outs !cast<RegisterOperand>(veclist # "2s"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v16b_POST: BaseSIMDLdStPost<1, 1, opcode, 0b00, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "16b"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v8h_POST : BaseSIMDLdStPost<1, 1, opcode, 0b01, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "8h"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v4s_POST : BaseSIMDLdStPost<1, 1, opcode, 0b10, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "4s"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v2d_POST : BaseSIMDLdStPost<1, 1, opcode, 0b11, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "2d"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v8b_POST : BaseSIMDLdStPost<0, 1, opcode, 0b00, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "8b"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- def v4h_POST : BaseSIMDLdStPost<0, 1, opcode, 0b01, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "4h"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- def v2s_POST : BaseSIMDLdStPost<0, 1, opcode, 0b10, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "2s"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- }
- defm : SIMDLdStAliases<BaseName, asm, "16b", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "8h", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "4s", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "2d", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "8b", Count, Offset64, 64>;
- defm : SIMDLdStAliases<BaseName, asm, "4h", Count, Offset64, 64>;
- defm : SIMDLdStAliases<BaseName, asm, "2s", Count, Offset64, 64>;
- }
- // Only ld1/st1 has a v1d version.
- multiclass BaseSIMDStN<string BaseName, string Count, string asm, string veclist,
- int Offset128, int Offset64, bits<4> opcode> {
- let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in {
- def v16b : BaseSIMDLdSt<1, 0, opcode, 0b00, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
- GPR64sp:$Rn), []>;
- def v8h : BaseSIMDLdSt<1, 0, opcode, 0b01, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
- GPR64sp:$Rn), []>;
- def v4s : BaseSIMDLdSt<1, 0, opcode, 0b10, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
- GPR64sp:$Rn), []>;
- def v2d : BaseSIMDLdSt<1, 0, opcode, 0b11, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
- GPR64sp:$Rn), []>;
- def v8b : BaseSIMDLdSt<0, 0, opcode, 0b00, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
- GPR64sp:$Rn), []>;
- def v4h : BaseSIMDLdSt<0, 0, opcode, 0b01, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
- GPR64sp:$Rn), []>;
- def v2s : BaseSIMDLdSt<0, 0, opcode, 0b10, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
- GPR64sp:$Rn), []>;
- def v16b_POST : BaseSIMDLdStPost<1, 0, opcode, 0b00, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v8h_POST : BaseSIMDLdStPost<1, 0, opcode, 0b01, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v4s_POST : BaseSIMDLdStPost<1, 0, opcode, 0b10, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v2d_POST : BaseSIMDLdStPost<1, 0, opcode, 0b11, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
- def v8b_POST : BaseSIMDLdStPost<0, 0, opcode, 0b00, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- def v4h_POST : BaseSIMDLdStPost<0, 0, opcode, 0b01, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- def v2s_POST : BaseSIMDLdStPost<0, 0, opcode, 0b10, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- }
- defm : SIMDLdStAliases<BaseName, asm, "16b", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "8h", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "4s", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "2d", Count, Offset128, 128>;
- defm : SIMDLdStAliases<BaseName, asm, "8b", Count, Offset64, 64>;
- defm : SIMDLdStAliases<BaseName, asm, "4h", Count, Offset64, 64>;
- defm : SIMDLdStAliases<BaseName, asm, "2s", Count, Offset64, 64>;
- }
- multiclass BaseSIMDLd1<string BaseName, string Count, string asm, string veclist,
- int Offset128, int Offset64, bits<4> opcode>
- : BaseSIMDLdN<BaseName, Count, asm, veclist, Offset128, Offset64, opcode> {
- // LD1 instructions have extra "1d" variants.
- let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
- def v1d : BaseSIMDLdSt<0, 1, opcode, 0b11, asm,
- (outs !cast<RegisterOperand>(veclist # "1d"):$Vt),
- (ins GPR64sp:$Rn), []>;
- def v1d_POST : BaseSIMDLdStPost<0, 1, opcode, 0b11, asm,
- (outs GPR64sp:$wback,
- !cast<RegisterOperand>(veclist # "1d"):$Vt),
- (ins GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- }
- defm : SIMDLdStAliases<BaseName, asm, "1d", Count, Offset64, 64>;
- }
- multiclass BaseSIMDSt1<string BaseName, string Count, string asm, string veclist,
- int Offset128, int Offset64, bits<4> opcode>
- : BaseSIMDStN<BaseName, Count, asm, veclist, Offset128, Offset64, opcode> {
- // ST1 instructions have extra "1d" variants.
- let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
- def v1d : BaseSIMDLdSt<0, 0, opcode, 0b11, asm, (outs),
- (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
- GPR64sp:$Rn), []>;
- def v1d_POST : BaseSIMDLdStPost<0, 0, opcode, 0b11, asm,
- (outs GPR64sp:$wback),
- (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
- GPR64sp:$Rn,
- !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
- }
- defm : SIMDLdStAliases<BaseName, asm, "1d", Count, Offset64, 64>;
- }
- multiclass SIMDLd1Multiple<string asm> {
- defm One : BaseSIMDLd1<NAME, "One", asm, "VecListOne", 16, 8, 0b0111>;
- defm Two : BaseSIMDLd1<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1010>;
- defm Three : BaseSIMDLd1<NAME, "Three", asm, "VecListThree", 48, 24, 0b0110>;
- defm Four : BaseSIMDLd1<NAME, "Four", asm, "VecListFour", 64, 32, 0b0010>;
- }
- multiclass SIMDSt1Multiple<string asm> {
- defm One : BaseSIMDSt1<NAME, "One", asm, "VecListOne", 16, 8, 0b0111>;
- defm Two : BaseSIMDSt1<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1010>;
- defm Three : BaseSIMDSt1<NAME, "Three", asm, "VecListThree", 48, 24, 0b0110>;
- defm Four : BaseSIMDSt1<NAME, "Four", asm, "VecListFour", 64, 32, 0b0010>;
- }
- multiclass SIMDLd2Multiple<string asm> {
- defm Two : BaseSIMDLdN<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1000>;
- }
- multiclass SIMDSt2Multiple<string asm> {
- defm Two : BaseSIMDStN<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1000>;
- }
- multiclass SIMDLd3Multiple<string asm> {
- defm Three : BaseSIMDLdN<NAME, "Three", asm, "VecListThree", 48, 24, 0b0100>;
- }
- multiclass SIMDSt3Multiple<string asm> {
- defm Three : BaseSIMDStN<NAME, "Three", asm, "VecListThree", 48, 24, 0b0100>;
- }
- multiclass SIMDLd4Multiple<string asm> {
- defm Four : BaseSIMDLdN<NAME, "Four", asm, "VecListFour", 64, 32, 0b0000>;
- }
- multiclass SIMDSt4Multiple<string asm> {
- defm Four : BaseSIMDStN<NAME, "Four", asm, "VecListFour", 64, 32, 0b0000>;
- }
- //---
- // AdvSIMD Load/store single-element
- //---
- class BaseSIMDLdStSingle<bit L, bit R, bits<3> opcode,
- string asm, string operands, string cst,
- dag oops, dag iops, list<dag> pattern>
- : I<oops, iops, asm, operands, cst, pattern> {
- bits<5> Vt;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{29-24} = 0b001101;
- let Inst{22} = L;
- let Inst{21} = R;
- let Inst{15-13} = opcode;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Vt;
- }
- class BaseSIMDLdStSingleTied<bit L, bit R, bits<3> opcode,
- string asm, string operands, string cst,
- dag oops, dag iops, list<dag> pattern>
- : I<oops, iops, asm, operands, "$Vt = $dst," # cst, pattern> {
- bits<5> Vt;
- bits<5> Rn;
- let Inst{31} = 0;
- let Inst{29-24} = 0b001101;
- let Inst{22} = L;
- let Inst{21} = R;
- let Inst{15-13} = opcode;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Vt;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDLdR<bit Q, bit R, bits<3> opcode, bit S, bits<2> size, string asm,
- DAGOperand listtype>
- : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn]", "",
- (outs listtype:$Vt), (ins GPR64sp:$Rn),
- []> {
- let Inst{30} = Q;
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = S;
- let Inst{11-10} = size;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- class BaseSIMDLdRPost<bit Q, bit R, bits<3> opcode, bit S, bits<2> size,
- string asm, DAGOperand listtype, DAGOperand GPR64pi>
- : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn], $Xm",
- "$Rn = $wback",
- (outs GPR64sp:$wback, listtype:$Vt),
- (ins GPR64sp:$Rn, GPR64pi:$Xm), []> {
- bits<5> Xm;
- let Inst{30} = Q;
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = S;
- let Inst{11-10} = size;
- }
- multiclass SIMDLdrAliases<string BaseName, string asm, string layout, string Count,
- int Offset, int Size> {
- // E.g. "ld1r { v0.8b }, [x1], #1"
- // "ld1r.8b\t$Vt, [$Rn], #1"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
- (!cast<Instruction>(BaseName # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
- XZR), 1>;
- // E.g. "ld1r.8b { v0 }, [x1], #1"
- // "ld1r.8b\t$Vt, [$Rn], #1"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
- (!cast<Instruction>(BaseName # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- XZR), 0>;
- // E.g. "ld1r.8b { v0 }, [x1]"
- // "ld1r.8b\t$Vt, [$Rn]"
- // may get mapped to
- // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
- (!cast<Instruction>(BaseName # "v" # layout)
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- GPR64sp:$Rn), 0>;
- // E.g. "ld1r.8b { v0 }, [x1], x2"
- // "ld1r.8b\t$Vt, [$Rn], $Xm"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
- def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
- (!cast<Instruction>(BaseName # "v" # layout # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
- !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
- }
- multiclass SIMDLdR<bit R, bits<3> opcode, bit S, string asm, string Count,
- int Offset1, int Offset2, int Offset4, int Offset8> {
- def v8b : BaseSIMDLdR<0, R, opcode, S, 0b00, asm,
- !cast<DAGOperand>("VecList" # Count # "8b")>;
- def v16b: BaseSIMDLdR<1, R, opcode, S, 0b00, asm,
- !cast<DAGOperand>("VecList" # Count #"16b")>;
- def v4h : BaseSIMDLdR<0, R, opcode, S, 0b01, asm,
- !cast<DAGOperand>("VecList" # Count #"4h")>;
- def v8h : BaseSIMDLdR<1, R, opcode, S, 0b01, asm,
- !cast<DAGOperand>("VecList" # Count #"8h")>;
- def v2s : BaseSIMDLdR<0, R, opcode, S, 0b10, asm,
- !cast<DAGOperand>("VecList" # Count #"2s")>;
- def v4s : BaseSIMDLdR<1, R, opcode, S, 0b10, asm,
- !cast<DAGOperand>("VecList" # Count #"4s")>;
- def v1d : BaseSIMDLdR<0, R, opcode, S, 0b11, asm,
- !cast<DAGOperand>("VecList" # Count #"1d")>;
- def v2d : BaseSIMDLdR<1, R, opcode, S, 0b11, asm,
- !cast<DAGOperand>("VecList" # Count #"2d")>;
- def v8b_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b00, asm,
- !cast<DAGOperand>("VecList" # Count # "8b"),
- !cast<DAGOperand>("GPR64pi" # Offset1)>;
- def v16b_POST: BaseSIMDLdRPost<1, R, opcode, S, 0b00, asm,
- !cast<DAGOperand>("VecList" # Count # "16b"),
- !cast<DAGOperand>("GPR64pi" # Offset1)>;
- def v4h_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b01, asm,
- !cast<DAGOperand>("VecList" # Count # "4h"),
- !cast<DAGOperand>("GPR64pi" # Offset2)>;
- def v8h_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b01, asm,
- !cast<DAGOperand>("VecList" # Count # "8h"),
- !cast<DAGOperand>("GPR64pi" # Offset2)>;
- def v2s_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b10, asm,
- !cast<DAGOperand>("VecList" # Count # "2s"),
- !cast<DAGOperand>("GPR64pi" # Offset4)>;
- def v4s_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b10, asm,
- !cast<DAGOperand>("VecList" # Count # "4s"),
- !cast<DAGOperand>("GPR64pi" # Offset4)>;
- def v1d_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b11, asm,
- !cast<DAGOperand>("VecList" # Count # "1d"),
- !cast<DAGOperand>("GPR64pi" # Offset8)>;
- def v2d_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b11, asm,
- !cast<DAGOperand>("VecList" # Count # "2d"),
- !cast<DAGOperand>("GPR64pi" # Offset8)>;
- defm : SIMDLdrAliases<NAME, asm, "8b", Count, Offset1, 64>;
- defm : SIMDLdrAliases<NAME, asm, "16b", Count, Offset1, 128>;
- defm : SIMDLdrAliases<NAME, asm, "4h", Count, Offset2, 64>;
- defm : SIMDLdrAliases<NAME, asm, "8h", Count, Offset2, 128>;
- defm : SIMDLdrAliases<NAME, asm, "2s", Count, Offset4, 64>;
- defm : SIMDLdrAliases<NAME, asm, "4s", Count, Offset4, 128>;
- defm : SIMDLdrAliases<NAME, asm, "1d", Count, Offset8, 64>;
- defm : SIMDLdrAliases<NAME, asm, "2d", Count, Offset8, 128>;
- }
- class SIMDLdStSingleB<bit L, bit R, bits<3> opcode, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
- pattern> {
- // idx encoded in Q:S:size fields.
- bits<4> idx;
- let Inst{30} = idx{3};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{2};
- let Inst{11-10} = idx{1-0};
- }
- class SIMDLdStSingleBTied<bit L, bit R, bits<3> opcode, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
- oops, iops, pattern> {
- // idx encoded in Q:S:size fields.
- bits<4> idx;
- let Inst{30} = idx{3};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{2};
- let Inst{11-10} = idx{1-0};
- }
- class SIMDLdStSingleBPost<bit L, bit R, bits<3> opcode, string asm,
- dag oops, dag iops>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S:size fields.
- bits<4> idx;
- bits<5> Xm;
- let Inst{30} = idx{3};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{2};
- let Inst{11-10} = idx{1-0};
- }
- class SIMDLdStSingleBTiedPost<bit L, bit R, bits<3> opcode, string asm,
- dag oops, dag iops>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S:size fields.
- bits<4> idx;
- bits<5> Xm;
- let Inst{30} = idx{3};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{2};
- let Inst{11-10} = idx{1-0};
- }
- class SIMDLdStSingleH<bit L, bit R, bits<3> opcode, bit size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
- pattern> {
- // idx encoded in Q:S:size<1> fields.
- bits<3> idx;
- let Inst{30} = idx{2};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{1};
- let Inst{11} = idx{0};
- let Inst{10} = size;
- }
- class SIMDLdStSingleHTied<bit L, bit R, bits<3> opcode, bit size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
- oops, iops, pattern> {
- // idx encoded in Q:S:size<1> fields.
- bits<3> idx;
- let Inst{30} = idx{2};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{1};
- let Inst{11} = idx{0};
- let Inst{10} = size;
- }
- class SIMDLdStSingleHPost<bit L, bit R, bits<3> opcode, bit size, string asm,
- dag oops, dag iops>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S:size<1> fields.
- bits<3> idx;
- bits<5> Xm;
- let Inst{30} = idx{2};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{1};
- let Inst{11} = idx{0};
- let Inst{10} = size;
- }
- class SIMDLdStSingleHTiedPost<bit L, bit R, bits<3> opcode, bit size, string asm,
- dag oops, dag iops>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S:size<1> fields.
- bits<3> idx;
- bits<5> Xm;
- let Inst{30} = idx{2};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{1};
- let Inst{11} = idx{0};
- let Inst{10} = size;
- }
- class SIMDLdStSingleS<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
- pattern> {
- // idx encoded in Q:S fields.
- bits<2> idx;
- let Inst{30} = idx{1};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{0};
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleSTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
- oops, iops, pattern> {
- // idx encoded in Q:S fields.
- bits<2> idx;
- let Inst{30} = idx{1};
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = idx{0};
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleSPost<bit L, bit R, bits<3> opcode, bits<2> size,
- string asm, dag oops, dag iops>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S fields.
- bits<2> idx;
- bits<5> Xm;
- let Inst{30} = idx{1};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{0};
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleSTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
- string asm, dag oops, dag iops>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q:S fields.
- bits<2> idx;
- bits<5> Xm;
- let Inst{30} = idx{1};
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = idx{0};
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleD<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
- pattern> {
- // idx encoded in Q field.
- bits<1> idx;
- let Inst{30} = idx;
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = 0;
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleDTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
- dag oops, dag iops, list<dag> pattern>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
- oops, iops, pattern> {
- // idx encoded in Q field.
- bits<1> idx;
- let Inst{30} = idx;
- let Inst{23} = 0;
- let Inst{20-16} = 0b00000;
- let Inst{12} = 0;
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleDPost<bit L, bit R, bits<3> opcode, bits<2> size,
- string asm, dag oops, dag iops>
- : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q field.
- bits<1> idx;
- bits<5> Xm;
- let Inst{30} = idx;
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = 0;
- let Inst{11-10} = size;
- }
- class SIMDLdStSingleDTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
- string asm, dag oops, dag iops>
- : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
- "$Rn = $wback", oops, iops, []> {
- // idx encoded in Q field.
- bits<1> idx;
- bits<5> Xm;
- let Inst{30} = idx;
- let Inst{23} = 1;
- let Inst{20-16} = Xm;
- let Inst{12} = 0;
- let Inst{11-10} = size;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDLdSingleBTied<bit R, bits<3> opcode, string asm,
- RegisterOperand listtype,
- RegisterOperand GPR64pi> {
- def i8 : SIMDLdStSingleBTied<1, R, opcode, asm,
- (outs listtype:$dst),
- (ins listtype:$Vt, VectorIndexB:$idx,
- GPR64sp:$Rn), []>;
- def i8_POST : SIMDLdStSingleBTiedPost<1, R, opcode, asm,
- (outs GPR64sp:$wback, listtype:$dst),
- (ins listtype:$Vt, VectorIndexB:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDLdSingleHTied<bit R, bits<3> opcode, bit size, string asm,
- RegisterOperand listtype,
- RegisterOperand GPR64pi> {
- def i16 : SIMDLdStSingleHTied<1, R, opcode, size, asm,
- (outs listtype:$dst),
- (ins listtype:$Vt, VectorIndexH:$idx,
- GPR64sp:$Rn), []>;
- def i16_POST : SIMDLdStSingleHTiedPost<1, R, opcode, size, asm,
- (outs GPR64sp:$wback, listtype:$dst),
- (ins listtype:$Vt, VectorIndexH:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDLdSingleSTied<bit R, bits<3> opcode, bits<2> size,string asm,
- RegisterOperand listtype,
- RegisterOperand GPR64pi> {
- def i32 : SIMDLdStSingleSTied<1, R, opcode, size, asm,
- (outs listtype:$dst),
- (ins listtype:$Vt, VectorIndexS:$idx,
- GPR64sp:$Rn), []>;
- def i32_POST : SIMDLdStSingleSTiedPost<1, R, opcode, size, asm,
- (outs GPR64sp:$wback, listtype:$dst),
- (ins listtype:$Vt, VectorIndexS:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
- multiclass SIMDLdSingleDTied<bit R, bits<3> opcode, bits<2> size, string asm,
- RegisterOperand listtype, RegisterOperand GPR64pi> {
- def i64 : SIMDLdStSingleDTied<1, R, opcode, size, asm,
- (outs listtype:$dst),
- (ins listtype:$Vt, VectorIndexD:$idx,
- GPR64sp:$Rn), []>;
- def i64_POST : SIMDLdStSingleDTiedPost<1, R, opcode, size, asm,
- (outs GPR64sp:$wback, listtype:$dst),
- (ins listtype:$Vt, VectorIndexD:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- multiclass SIMDStSingleB<bit R, bits<3> opcode, string asm,
- RegisterOperand listtype, RegisterOperand GPR64pi> {
- def i8 : SIMDLdStSingleB<0, R, opcode, asm,
- (outs), (ins listtype:$Vt, VectorIndexB:$idx,
- GPR64sp:$Rn), []>;
- def i8_POST : SIMDLdStSingleBPost<0, R, opcode, asm,
- (outs GPR64sp:$wback),
- (ins listtype:$Vt, VectorIndexB:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- multiclass SIMDStSingleH<bit R, bits<3> opcode, bit size, string asm,
- RegisterOperand listtype, RegisterOperand GPR64pi> {
- def i16 : SIMDLdStSingleH<0, R, opcode, size, asm,
- (outs), (ins listtype:$Vt, VectorIndexH:$idx,
- GPR64sp:$Rn), []>;
- def i16_POST : SIMDLdStSingleHPost<0, R, opcode, size, asm,
- (outs GPR64sp:$wback),
- (ins listtype:$Vt, VectorIndexH:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- multiclass SIMDStSingleS<bit R, bits<3> opcode, bits<2> size,string asm,
- RegisterOperand listtype, RegisterOperand GPR64pi> {
- def i32 : SIMDLdStSingleS<0, R, opcode, size, asm,
- (outs), (ins listtype:$Vt, VectorIndexS:$idx,
- GPR64sp:$Rn), []>;
- def i32_POST : SIMDLdStSingleSPost<0, R, opcode, size, asm,
- (outs GPR64sp:$wback),
- (ins listtype:$Vt, VectorIndexS:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
- multiclass SIMDStSingleD<bit R, bits<3> opcode, bits<2> size, string asm,
- RegisterOperand listtype, RegisterOperand GPR64pi> {
- def i64 : SIMDLdStSingleD<0, R, opcode, size, asm,
- (outs), (ins listtype:$Vt, VectorIndexD:$idx,
- GPR64sp:$Rn), []>;
- def i64_POST : SIMDLdStSingleDPost<0, R, opcode, size, asm,
- (outs GPR64sp:$wback),
- (ins listtype:$Vt, VectorIndexD:$idx,
- GPR64sp:$Rn, GPR64pi:$Xm)>;
- }
- multiclass SIMDLdStSingleAliases<string asm, string layout, string Type,
- string Count, int Offset, Operand idxtype> {
- // E.g. "ld1 { v0.8b }[0], [x1], #1"
- // "ld1\t$Vt, [$Rn], #1"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "\t$Vt$idx, [$Rn], #" # Offset,
- (!cast<Instruction>(NAME # Type # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
- idxtype:$idx, XZR), 1>;
- // E.g. "ld1.8b { v0 }[0], [x1], #1"
- // "ld1.8b\t$Vt, [$Rn], #1"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
- def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], #" # Offset,
- (!cast<Instruction>(NAME # Type # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
- idxtype:$idx, XZR), 0>;
- // E.g. "ld1.8b { v0 }[0], [x1]"
- // "ld1.8b\t$Vt, [$Rn]"
- // may get mapped to
- // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
- def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn]",
- (!cast<Instruction>(NAME # Type)
- !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
- idxtype:$idx, GPR64sp:$Rn), 0>;
- // E.g. "ld1.8b { v0 }[0], [x1], x2"
- // "ld1.8b\t$Vt, [$Rn], $Xm"
- // may get mapped to
- // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
- def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], $Xm",
- (!cast<Instruction>(NAME # Type # "_POST")
- GPR64sp:$Rn,
- !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
- idxtype:$idx,
- !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
- }
- multiclass SIMDLdSt1SingleAliases<string asm> {
- defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "One", 1, VectorIndexB>;
- defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "One", 2, VectorIndexH>;
- defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "One", 4, VectorIndexS>;
- defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "One", 8, VectorIndexD>;
- }
- multiclass SIMDLdSt2SingleAliases<string asm> {
- defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Two", 2, VectorIndexB>;
- defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Two", 4, VectorIndexH>;
- defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Two", 8, VectorIndexS>;
- defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Two", 16, VectorIndexD>;
- }
- multiclass SIMDLdSt3SingleAliases<string asm> {
- defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Three", 3, VectorIndexB>;
- defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Three", 6, VectorIndexH>;
- defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Three", 12, VectorIndexS>;
- defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Three", 24, VectorIndexD>;
- }
- multiclass SIMDLdSt4SingleAliases<string asm> {
- defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Four", 4, VectorIndexB>;
- defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Four", 8, VectorIndexH>;
- defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Four", 16, VectorIndexS>;
- defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Four", 32, VectorIndexD>;
- }
- } // end of 'let Predicates = [HasNEON]'
- //----------------------------------------------------------------------------
- // AdvSIMD v8.1 Rounding Double Multiply Add/Subtract
- //----------------------------------------------------------------------------
- let Predicates = [HasNEON, HasRDM] in {
- class BaseSIMDThreeSameVectorTiedR0<bit Q, bit U, bits<2> size, bits<5> opcode,
- RegisterOperand regtype, string asm,
- string kind, list<dag> pattern>
- : BaseSIMDThreeSameVectorTied<Q, U, {size,0}, opcode, regtype, asm, kind,
- pattern> {
- }
- multiclass SIMDThreeSameVectorSQRDMLxHTiedHS<bit U, bits<5> opc, string asm,
- SDPatternOperator op> {
- def v4i16 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b01, opc, V64, asm, ".4h",
- [(set (v4i16 V64:$dst),
- (v4i16 (op (v4i16 V64:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm))))]>;
- def v8i16 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b01, opc, V128, asm, ".8h",
- [(set (v8i16 V128:$dst),
- (v8i16 (op (v8i16 V128:$Rd), (v8i16 V128:$Rn), (v8i16 V128:$Rm))))]>;
- def v2i32 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b10, opc, V64, asm, ".2s",
- [(set (v2i32 V64:$dst),
- (v2i32 (op (v2i32 V64:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm))))]>;
- def v4i32 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b10, opc, V128, asm, ".4s",
- [(set (v4i32 V128:$dst),
- (v4i32 (op (v4i32 V128:$Rd), (v4i32 V128:$Rn), (v4i32 V128:$Rm))))]>;
- }
- multiclass SIMDIndexedSQRDMLxHSDTied<bit U, bits<4> opc, string asm,
- SDPatternOperator op> {
- def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
- V64, V64, V128_lo, VectorIndexH,
- asm, ".4h", ".4h", ".4h", ".h",
- [(set (v4i16 V64:$dst),
- (v4i16 (op (v4i16 V64:$Rd), (v4i16 V64:$Rn),
- (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
- VectorIndexH:$idx)))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
- V128, V128, V128_lo, VectorIndexH,
- asm, ".8h", ".8h", ".8h", ".h",
- [(set (v8i16 V128:$dst),
- (v8i16 (op (v8i16 V128:$Rd), (v8i16 V128:$Rn),
- (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
- VectorIndexH:$idx)))))]> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
- V64, V64, V128, VectorIndexS,
- asm, ".2s", ".2s", ".2s", ".s",
- [(set (v2i32 V64:$dst),
- (v2i32 (op (v2i32 V64:$Rd), (v2i32 V64:$Rn),
- (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
- VectorIndexS:$idx)))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
- V128, V128, V128, VectorIndexS,
- asm, ".4s", ".4s", ".4s", ".s",
- [(set (v4i32 V128:$dst),
- (v4i32 (op (v4i32 V128:$Rd), (v4i32 V128:$Rn),
- (v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
- VectorIndexS:$idx)))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- def i16_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
- FPR16Op, FPR16Op, V128_lo,
- VectorIndexH, asm, ".h", "", "", ".h",
- []> {
- bits<3> idx;
- let Inst{11} = idx{2};
- let Inst{21} = idx{1};
- let Inst{20} = idx{0};
- }
- def i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
- FPR32Op, FPR32Op, V128, VectorIndexS,
- asm, ".s", "", "", ".s",
- [(set (i32 FPR32Op:$dst),
- (i32 (op (i32 FPR32Op:$Rd), (i32 FPR32Op:$Rn),
- (i32 (vector_extract (v4i32 V128:$Rm),
- VectorIndexS:$idx)))))]> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- }
- } // let Predicates = [HasNeon, HasRDM]
- //----------------------------------------------------------------------------
- // ARMv8.3 Complex ADD/MLA instructions
- //----------------------------------------------------------------------------
- class ComplexRotationOperand<int Angle, int Remainder, string Type>
- : AsmOperandClass {
- let PredicateMethod = "isComplexRotation<" # Angle # ", " # Remainder # ">";
- let DiagnosticType = "InvalidComplexRotation" # Type;
- let Name = "ComplexRotation" # Type;
- }
- def complexrotateop : Operand<i32>, TImmLeaf<i32, [{ return Imm >= 0 && Imm <= 270; }],
- SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant((N->getSExtValue() / 90), SDLoc(N), MVT::i32);
- }]>> {
- let ParserMatchClass = ComplexRotationOperand<90, 0, "Even">;
- let PrintMethod = "printComplexRotationOp<90, 0>";
- }
- def complexrotateopodd : Operand<i32>, TImmLeaf<i32, [{ return Imm >= 0 && Imm <= 270; }],
- SDNodeXForm<imm, [{
- return CurDAG->getTargetConstant(((N->getSExtValue() - 90) / 180), SDLoc(N), MVT::i32);
- }]>> {
- let ParserMatchClass = ComplexRotationOperand<180, 90, "Odd">;
- let PrintMethod = "printComplexRotationOp<180, 90>";
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDThreeSameVectorComplex<bit Q, bit U, bits<2> size, bits<3> opcode,
- RegisterOperand regtype, Operand rottype,
- string asm, string kind, list<dag> pattern>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, rottype:$rot), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $rot"
- "|" # kind # "\t$Rd, $Rn, $Rm, $rot}", "", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<1> rot;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21} = 0;
- let Inst{20-16} = Rm;
- let Inst{15-13} = opcode;
- // Non-tied version (FCADD) only has one rotation bit
- let Inst{12} = rot;
- let Inst{11} = 0;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- //8.3 CompNum - Floating-point complex number support
- multiclass SIMDThreeSameVectorComplexHSD<bit U, bits<3> opcode, Operand rottype,
- string asm, SDPatternOperator OpNode>{
- let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDThreeSameVectorComplex<0, U, 0b01, opcode, V64, rottype,
- asm, ".4h",
- [(set (v4f16 V64:$dst), (OpNode (v4f16 V64:$Rd),
- (v4f16 V64:$Rn),
- (v4f16 V64:$Rm),
- (i32 rottype:$rot)))]>;
- def v8f16 : BaseSIMDThreeSameVectorComplex<1, U, 0b01, opcode, V128, rottype,
- asm, ".8h",
- [(set (v8f16 V128:$dst), (OpNode (v8f16 V128:$Rd),
- (v8f16 V128:$Rn),
- (v8f16 V128:$Rm),
- (i32 rottype:$rot)))]>;
- }
- let Predicates = [HasComplxNum, HasNEON] in {
- def v2f32 : BaseSIMDThreeSameVectorComplex<0, U, 0b10, opcode, V64, rottype,
- asm, ".2s",
- [(set (v2f32 V64:$dst), (OpNode (v2f32 V64:$Rd),
- (v2f32 V64:$Rn),
- (v2f32 V64:$Rm),
- (i32 rottype:$rot)))]>;
- def v4f32 : BaseSIMDThreeSameVectorComplex<1, U, 0b10, opcode, V128, rottype,
- asm, ".4s",
- [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
- (v4f32 V128:$Rn),
- (v4f32 V128:$Rm),
- (i32 rottype:$rot)))]>;
- def v2f64 : BaseSIMDThreeSameVectorComplex<1, U, 0b11, opcode, V128, rottype,
- asm, ".2d",
- [(set (v2f64 V128:$dst), (OpNode (v2f64 V128:$Rd),
- (v2f64 V128:$Rn),
- (v2f64 V128:$Rm),
- (i32 rottype:$rot)))]>;
- }
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDThreeSameVectorTiedComplex<bit Q, bit U, bits<2> size,
- bits<3> opcode,
- RegisterOperand regtype,
- Operand rottype, string asm,
- string kind, list<dag> pattern>
- : I<(outs regtype:$dst),
- (ins regtype:$Rd, regtype:$Rn, regtype:$Rm, rottype:$rot), asm,
- "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $rot"
- "|" # kind # "\t$Rd, $Rn, $Rm, $rot}", "$Rd = $dst", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> rot;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28-24} = 0b01110;
- let Inst{23-22} = size;
- let Inst{21} = 0;
- let Inst{20-16} = Rm;
- let Inst{15-13} = opcode;
- let Inst{12-11} = rot;
- let Inst{10} = 1;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- multiclass SIMDThreeSameVectorTiedComplexHSD<bit U, bits<3> opcode,
- Operand rottype, string asm,
- SDPatternOperator OpNode> {
- let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
- def v4f16 : BaseSIMDThreeSameVectorTiedComplex<0, U, 0b01, opcode, V64,
- rottype, asm, ".4h",
- [(set (v4f16 V64:$dst), (OpNode (v4f16 V64:$Rd),
- (v4f16 V64:$Rn),
- (v4f16 V64:$Rm),
- (i32 rottype:$rot)))]>;
- def v8f16 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b01, opcode, V128,
- rottype, asm, ".8h",
- [(set (v8f16 V128:$dst), (OpNode (v8f16 V128:$Rd),
- (v8f16 V128:$Rn),
- (v8f16 V128:$Rm),
- (i32 rottype:$rot)))]>;
- }
- let Predicates = [HasComplxNum, HasNEON] in {
- def v2f32 : BaseSIMDThreeSameVectorTiedComplex<0, U, 0b10, opcode, V64,
- rottype, asm, ".2s",
- [(set (v2f32 V64:$dst), (OpNode (v2f32 V64:$Rd),
- (v2f32 V64:$Rn),
- (v2f32 V64:$Rm),
- (i32 rottype:$rot)))]>;
- def v4f32 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b10, opcode, V128,
- rottype, asm, ".4s",
- [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
- (v4f32 V128:$Rn),
- (v4f32 V128:$Rm),
- (i32 rottype:$rot)))]>;
- def v2f64 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b11, opcode, V128,
- rottype, asm, ".2d",
- [(set (v2f64 V128:$dst), (OpNode (v2f64 V128:$Rd),
- (v2f64 V128:$Rn),
- (v2f64 V128:$Rm),
- (i32 rottype:$rot)))]>;
- }
- }
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
- class BaseSIMDIndexedTiedComplex<bit Q, bit U, bit Scalar, bits<2> size,
- bit opc1, bit opc2, RegisterOperand dst_reg,
- RegisterOperand lhs_reg,
- RegisterOperand rhs_reg, Operand vec_idx,
- Operand rottype, string asm, string apple_kind,
- string dst_kind, string lhs_kind,
- string rhs_kind, list<dag> pattern>
- : I<(outs dst_reg:$dst),
- (ins dst_reg:$Rd, lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx, rottype:$rot),
- asm,
- "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind #
- "$idx, $rot" # "|" # apple_kind #
- "\t$Rd, $Rn, $Rm$idx, $rot}", "$Rd = $dst", pattern>,
- Sched<[!if(Q, WriteVq, WriteVd)]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- bits<2> rot;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{29} = U;
- let Inst{28} = Scalar;
- let Inst{27-24} = 0b1111;
- let Inst{23-22} = size;
- // Bit 21 must be set by the derived class.
- let Inst{20-16} = Rm;
- let Inst{15} = opc1;
- let Inst{14-13} = rot;
- let Inst{12} = opc2;
- // Bit 11 must be set by the derived class.
- let Inst{10} = 0;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- // The complex instructions index by pairs of elements, so the VectorIndexes
- // don't match the lane types, and the index bits are different to the other
- // classes.
- multiclass SIMDIndexedTiedComplexHSD<bit opc1, bit opc2, Operand rottype,
- string asm> {
- let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
- def v4f16_indexed : BaseSIMDIndexedTiedComplex<0, 1, 0, 0b01, opc1, opc2, V64,
- V64, V128, VectorIndexD, rottype, asm, ".4h", ".4h",
- ".4h", ".h", []> {
- bits<1> idx;
- let Inst{11} = 0;
- let Inst{21} = idx{0};
- }
- def v8f16_indexed : BaseSIMDIndexedTiedComplex<1, 1, 0, 0b01, opc1, opc2,
- V128, V128, V128, VectorIndexS, rottype, asm, ".8h",
- ".8h", ".8h", ".h", []> {
- bits<2> idx;
- let Inst{11} = idx{1};
- let Inst{21} = idx{0};
- }
- } // Predicates = HasComplxNum, HasNEON, HasFullFP16]
- let Predicates = [HasComplxNum, HasNEON] in {
- def v4f32_indexed : BaseSIMDIndexedTiedComplex<1, 1, 0, 0b10, opc1, opc2,
- V128, V128, V128, VectorIndexD, rottype, asm, ".4s",
- ".4s", ".4s", ".s", []> {
- bits<1> idx;
- let Inst{11} = idx{0};
- let Inst{21} = 0;
- }
- } // Predicates = [HasComplxNum, HasNEON]
- }
- //----------------------------------------------------------------------------
- // Crypto extensions
- //----------------------------------------------------------------------------
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class AESBase<bits<4> opc, string asm, dag outs, dag ins, string cstr,
- list<dag> pat>
- : I<outs, ins, asm, "{\t$Rd.16b, $Rn.16b|.16b\t$Rd, $Rn}", cstr, pat>,
- Sched<[WriteVq]>{
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-16} = 0b0100111000101000;
- let Inst{15-12} = opc;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class AESInst<bits<4> opc, string asm, Intrinsic OpNode>
- : AESBase<opc, asm, (outs V128:$Rd), (ins V128:$Rn), "",
- [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
- class AESTiedInst<bits<4> opc, string asm, Intrinsic OpNode>
- : AESBase<opc, asm, (outs V128:$dst), (ins V128:$Rd, V128:$Rn),
- "$Rd = $dst",
- [(set (v16i8 V128:$dst),
- (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class SHA3OpTiedInst<bits<3> opc, string asm, string dst_lhs_kind,
- dag oops, dag iops, list<dag> pat>
- : I<oops, iops, asm,
- "{\t$Rd" # dst_lhs_kind # ", $Rn" # dst_lhs_kind # ", $Rm.4s" #
- "|.4s\t$Rd, $Rn, $Rm}", "$Rd = $dst", pat>,
- Sched<[WriteVq]>{
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-21} = 0b01011110000;
- let Inst{20-16} = Rm;
- let Inst{15} = 0;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class SHATiedInstQSV<bits<3> opc, string asm, Intrinsic OpNode>
- : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
- (ins FPR128:$Rd, FPR32:$Rn, V128:$Rm),
- [(set (v4i32 FPR128:$dst),
- (OpNode (v4i32 FPR128:$Rd), (i32 FPR32:$Rn),
- (v4i32 V128:$Rm)))]>;
- class SHATiedInstVVV<bits<3> opc, string asm, Intrinsic OpNode>
- : SHA3OpTiedInst<opc, asm, ".4s", (outs V128:$dst),
- (ins V128:$Rd, V128:$Rn, V128:$Rm),
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
- (v4i32 V128:$Rm)))]>;
- class SHATiedInstQQV<bits<3> opc, string asm, Intrinsic OpNode>
- : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
- (ins FPR128:$Rd, FPR128:$Rn, V128:$Rm),
- [(set (v4i32 FPR128:$dst),
- (OpNode (v4i32 FPR128:$Rd), (v4i32 FPR128:$Rn),
- (v4i32 V128:$Rm)))]>;
- let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
- class SHA2OpInst<bits<4> opc, string asm, string kind,
- string cstr, dag oops, dag iops,
- list<dag> pat>
- : I<oops, iops, asm, "{\t$Rd" # kind # ", $Rn" # kind #
- "|" # kind # "\t$Rd, $Rn}", cstr, pat>,
- Sched<[WriteVq]>{
- bits<5> Rd;
- bits<5> Rn;
- let Inst{31-16} = 0b0101111000101000;
- let Inst{15-12} = opc;
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class SHATiedInstVV<bits<4> opc, string asm, Intrinsic OpNode>
- : SHA2OpInst<opc, asm, ".4s", "$Rd = $dst", (outs V128:$dst),
- (ins V128:$Rd, V128:$Rn),
- [(set (v4i32 V128:$dst),
- (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
- class SHAInstSS<bits<4> opc, string asm, Intrinsic OpNode>
- : SHA2OpInst<opc, asm, "", "", (outs FPR32:$Rd), (ins FPR32:$Rn),
- [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
- // Armv8.2-A Crypto extensions
- class BaseCryptoV82<dag oops, dag iops, string asm, string asmops, string cst,
- list<dag> pattern>
- : I <oops, iops, asm, asmops, cst, pattern>, Sched<[WriteVq]> {
- bits<5> Vd;
- bits<5> Vn;
- let Inst{31-25} = 0b1100111;
- let Inst{9-5} = Vn;
- let Inst{4-0} = Vd;
- }
- class CryptoRRTied<bits<1>op0, bits<2>op1, string asm, string asmops>
- : BaseCryptoV82<(outs V128:$Vdst), (ins V128:$Vd, V128:$Vn), asm, asmops,
- "$Vd = $Vdst", []> {
- let Inst{31-25} = 0b1100111;
- let Inst{24-21} = 0b0110;
- let Inst{20-15} = 0b000001;
- let Inst{14} = op0;
- let Inst{13-12} = 0b00;
- let Inst{11-10} = op1;
- }
- class CryptoRRTied_2D<bits<1>op0, bits<2>op1, string asm>
- : CryptoRRTied<op0, op1, asm, "{\t$Vd.2d, $Vn.2d|.2d\t$Vd, $Vn}">;
- class CryptoRRTied_4S<bits<1>op0, bits<2>op1, string asm>
- : CryptoRRTied<op0, op1, asm, "{\t$Vd.4s, $Vn.4s|.4s\t$Vd, $Vn}">;
- class CryptoRRR<bits<1> op0, bits<2>op1, dag oops, dag iops, string asm,
- string asmops, string cst>
- : BaseCryptoV82<oops, iops, asm , asmops, cst, []> {
- bits<5> Vm;
- let Inst{24-21} = 0b0011;
- let Inst{20-16} = Vm;
- let Inst{15} = 0b1;
- let Inst{14} = op0;
- let Inst{13-12} = 0b00;
- let Inst{11-10} = op1;
- }
- class CryptoRRR_2D<bits<1> op0, bits<2>op1, string asm>
- : CryptoRRR<op0, op1, (outs V128:$Vd), (ins V128:$Vn, V128:$Vm), asm,
- "{\t$Vd.2d, $Vn.2d, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "">;
- class CryptoRRRTied_2D<bits<1> op0, bits<2>op1, string asm>
- : CryptoRRR<op0, op1, (outs V128:$Vdst), (ins V128:$Vd, V128:$Vn, V128:$Vm), asm,
- "{\t$Vd.2d, $Vn.2d, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
- class CryptoRRR_4S<bits<1> op0, bits<2>op1, string asm>
- : CryptoRRR<op0, op1, (outs V128:$Vd), (ins V128:$Vn, V128:$Vm), asm,
- "{\t$Vd.4s, $Vn.4s, $Vm.4s|.4s\t$Vd, $Vn, $Vm}", "">;
- class CryptoRRRTied_4S<bits<1> op0, bits<2>op1, string asm>
- : CryptoRRR<op0, op1, (outs V128:$Vdst), (ins V128:$Vd, V128:$Vn, V128:$Vm), asm,
- "{\t$Vd.4s, $Vn.4s, $Vm.4s|.4s\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
- class CryptoRRRTied<bits<1> op0, bits<2>op1, string asm>
- : CryptoRRR<op0, op1, (outs FPR128:$Vdst), (ins FPR128:$Vd, FPR128:$Vn, V128:$Vm),
- asm, "{\t$Vd, $Vn, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
- class CryptoRRRR<bits<2>op0, string asm, string asmops>
- : BaseCryptoV82<(outs V128:$Vd), (ins V128:$Vn, V128:$Vm, V128:$Va), asm,
- asmops, "", []> {
- bits<5> Vm;
- bits<5> Va;
- let Inst{24-23} = 0b00;
- let Inst{22-21} = op0;
- let Inst{20-16} = Vm;
- let Inst{15} = 0b0;
- let Inst{14-10} = Va;
- }
- class CryptoRRRR_16B<bits<2>op0, string asm>
- : CryptoRRRR<op0, asm, "{\t$Vd.16b, $Vn.16b, $Vm.16b, $Va.16b" #
- "|.16b\t$Vd, $Vn, $Vm, $Va}"> {
- }
- class CryptoRRRR_4S<bits<2>op0, string asm>
- : CryptoRRRR<op0, asm, "{\t$Vd.4s, $Vn.4s, $Vm.4s, $Va.4s" #
- "|.4s\t$Vd, $Vn, $Vm, $Va}"> {
- }
- class CryptoRRRi6<string asm>
- : BaseCryptoV82<(outs V128:$Vd), (ins V128:$Vn, V128:$Vm, uimm6:$imm), asm,
- "{\t$Vd.2d, $Vn.2d, $Vm.2d, $imm" #
- "|.2d\t$Vd, $Vn, $Vm, $imm}", "", []> {
- bits<6> imm;
- bits<5> Vm;
- let Inst{24-21} = 0b0100;
- let Inst{20-16} = Vm;
- let Inst{15-10} = imm;
- let Inst{9-5} = Vn;
- let Inst{4-0} = Vd;
- }
- class CryptoRRRi2Tied<bits<1>op0, bits<2>op1, string asm>
- : BaseCryptoV82<(outs V128:$Vdst),
- (ins V128:$Vd, V128:$Vn, V128:$Vm, VectorIndexS:$imm),
- asm, "{\t$Vd.4s, $Vn.4s, $Vm.s$imm" #
- "|.4s\t$Vd, $Vn, $Vm$imm}", "$Vd = $Vdst", []> {
- bits<2> imm;
- bits<5> Vm;
- let Inst{24-21} = 0b0010;
- let Inst{20-16} = Vm;
- let Inst{15} = 0b1;
- let Inst{14} = op0;
- let Inst{13-12} = imm;
- let Inst{11-10} = op1;
- }
- //----------------------------------------------------------------------------
- // v8.1 atomic instructions extension:
- // * CAS
- // * CASP
- // * SWP
- // * LDOPregister<OP>, and aliases STOPregister<OP>
- // Instruction encodings:
- //
- // 31 30|29 24|23|22|21|20 16|15|14 10|9 5|4 0
- // CAS SZ |001000|1 |A |1 |Rs |R |11111 |Rn |Rt
- // CASP 0|SZ|001000|0 |A |1 |Rs |R |11111 |Rn |Rt
- // SWP SZ |111000|A |R |1 |Rs |1 |OPC|00|Rn |Rt
- // LD SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |Rt
- // ST SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |11111
- // Instruction syntax:
- //
- // CAS{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
- // CAS{<order>} <Xs>, <Xt>, [<Xn|SP>]
- // CASP{<order>} <Ws>, <W(s+1)>, <Wt>, <W(t+1)>, [<Xn|SP>]
- // CASP{<order>} <Xs>, <X(s+1)>, <Xt>, <X(t+1)>, [<Xn|SP>]
- // SWP{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
- // SWP{<order>} <Xs>, <Xt>, [<Xn|SP>]
- // LD<OP>{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
- // LD<OP>{<order>} <Xs>, <Xt>, [<Xn|SP>]
- // ST<OP>{<order>}[<size>] <Ws>, [<Xn|SP>]
- // ST<OP>{<order>} <Xs>, [<Xn|SP>]
- let Predicates = [HasLSE], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
- class BaseCASEncoding<dag oops, dag iops, string asm, string operands,
- string cstr, list<dag> pattern>
- : I<oops, iops, asm, operands, cstr, pattern> {
- bits<2> Sz;
- bit NP;
- bit Acq;
- bit Rel;
- bits<5> Rs;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31-30} = Sz;
- let Inst{29-24} = 0b001000;
- let Inst{23} = NP;
- let Inst{22} = Acq;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rs;
- let Inst{15} = Rel;
- let Inst{14-10} = 0b11111;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Predicates = [HasLSE];
- }
- class BaseCAS<string order, string size, RegisterClass RC>
- : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
- "cas" # order # size, "\t$Rs, $Rt, [$Rn]",
- "$out = $Rs",[]>,
- Sched<[WriteAtomic]> {
- let NP = 1;
- }
- multiclass CompareAndSwap<bits<1> Acq, bits<1> Rel, string order> {
- let Sz = 0b00, Acq = Acq, Rel = Rel in def B : BaseCAS<order, "b", GPR32>;
- let Sz = 0b01, Acq = Acq, Rel = Rel in def H : BaseCAS<order, "h", GPR32>;
- let Sz = 0b10, Acq = Acq, Rel = Rel in def W : BaseCAS<order, "", GPR32>;
- let Sz = 0b11, Acq = Acq, Rel = Rel in def X : BaseCAS<order, "", GPR64>;
- }
- class BaseCASP<string order, string size, RegisterOperand RC>
- : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
- "casp" # order # size, "\t$Rs, $Rt, [$Rn]",
- "$out = $Rs",[]>,
- Sched<[WriteAtomic]> {
- let NP = 0;
- }
- multiclass CompareAndSwapPair<bits<1> Acq, bits<1> Rel, string order> {
- let Sz = 0b00, Acq = Acq, Rel = Rel in
- def W : BaseCASP<order, "", WSeqPairClassOperand>;
- let Sz = 0b01, Acq = Acq, Rel = Rel in
- def X : BaseCASP<order, "", XSeqPairClassOperand>;
- }
- let Predicates = [HasLSE] in
- class BaseSWP<string order, string size, RegisterClass RC>
- : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "swp" # order # size,
- "\t$Rs, $Rt, [$Rn]","",[]>,
- Sched<[WriteAtomic]> {
- bits<2> Sz;
- bit Acq;
- bit Rel;
- bits<5> Rs;
- bits<3> opc = 0b000;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31-30} = Sz;
- let Inst{29-24} = 0b111000;
- let Inst{23} = Acq;
- let Inst{22} = Rel;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rs;
- let Inst{15} = 0b1;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Predicates = [HasLSE];
- }
- multiclass Swap<bits<1> Acq, bits<1> Rel, string order> {
- let Sz = 0b00, Acq = Acq, Rel = Rel in def B : BaseSWP<order, "b", GPR32>;
- let Sz = 0b01, Acq = Acq, Rel = Rel in def H : BaseSWP<order, "h", GPR32>;
- let Sz = 0b10, Acq = Acq, Rel = Rel in def W : BaseSWP<order, "", GPR32>;
- let Sz = 0b11, Acq = Acq, Rel = Rel in def X : BaseSWP<order, "", GPR64>;
- }
- let Predicates = [HasLSE], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
- class BaseLDOPregister<string op, string order, string size, RegisterClass RC>
- : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "ld" # op # order # size,
- "\t$Rs, $Rt, [$Rn]","",[]>,
- Sched<[WriteAtomic]> {
- bits<2> Sz;
- bit Acq;
- bit Rel;
- bits<5> Rs;
- bits<3> opc;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31-30} = Sz;
- let Inst{29-24} = 0b111000;
- let Inst{23} = Acq;
- let Inst{22} = Rel;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rs;
- let Inst{15} = 0b0;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Predicates = [HasLSE];
- }
- multiclass LDOPregister<bits<3> opc, string op, bits<1> Acq, bits<1> Rel,
- string order> {
- let Sz = 0b00, Acq = Acq, Rel = Rel, opc = opc in
- def B : BaseLDOPregister<op, order, "b", GPR32>;
- let Sz = 0b01, Acq = Acq, Rel = Rel, opc = opc in
- def H : BaseLDOPregister<op, order, "h", GPR32>;
- let Sz = 0b10, Acq = Acq, Rel = Rel, opc = opc in
- def W : BaseLDOPregister<op, order, "", GPR32>;
- let Sz = 0b11, Acq = Acq, Rel = Rel, opc = opc in
- def X : BaseLDOPregister<op, order, "", GPR64>;
- }
- // Differing SrcRHS and DstRHS allow you to cover CLR & SUB by giving a more
- // complex DAG for DstRHS.
- let Predicates = [HasLSE] in
- multiclass LDOPregister_patterns_ord_dag<string inst, string suffix, string op,
- string size, dag SrcRHS, dag DstRHS> {
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_monotonic") GPR64sp:$Rn, SrcRHS),
- (!cast<Instruction>(inst # suffix) DstRHS, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_acquire") GPR64sp:$Rn, SrcRHS),
- (!cast<Instruction>(inst # "A" # suffix) DstRHS, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_release") GPR64sp:$Rn, SrcRHS),
- (!cast<Instruction>(inst # "L" # suffix) DstRHS, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_acq_rel") GPR64sp:$Rn, SrcRHS),
- (!cast<Instruction>(inst # "AL" # suffix) DstRHS, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_seq_cst") GPR64sp:$Rn, SrcRHS),
- (!cast<Instruction>(inst # "AL" # suffix) DstRHS, GPR64sp:$Rn)>;
- }
- multiclass LDOPregister_patterns_ord<string inst, string suffix, string op,
- string size, dag RHS> {
- defm : LDOPregister_patterns_ord_dag<inst, suffix, op, size, RHS, RHS>;
- }
- multiclass LDOPregister_patterns_ord_mod<string inst, string suffix, string op,
- string size, dag LHS, dag RHS> {
- defm : LDOPregister_patterns_ord_dag<inst, suffix, op, size, LHS, RHS>;
- }
- multiclass LDOPregister_patterns<string inst, string op> {
- defm : LDOPregister_patterns_ord<inst, "X", op, "64", (i64 GPR64:$Rm)>;
- defm : LDOPregister_patterns_ord<inst, "W", op, "32", (i32 GPR32:$Rm)>;
- defm : LDOPregister_patterns_ord<inst, "H", op, "16", (i32 GPR32:$Rm)>;
- defm : LDOPregister_patterns_ord<inst, "B", op, "8", (i32 GPR32:$Rm)>;
- }
- multiclass LDOPregister_patterns_mod<string inst, string op, string mod> {
- defm : LDOPregister_patterns_ord_mod<inst, "X", op, "64",
- (i64 GPR64:$Rm),
- (i64 (!cast<Instruction>(mod#Xrr) XZR, GPR64:$Rm))>;
- defm : LDOPregister_patterns_ord_mod<inst, "W", op, "32",
- (i32 GPR32:$Rm),
- (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
- defm : LDOPregister_patterns_ord_mod<inst, "H", op, "16",
- (i32 GPR32:$Rm),
- (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
- defm : LDOPregister_patterns_ord_mod<inst, "B", op, "8",
- (i32 GPR32:$Rm),
- (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
- }
- let Predicates = [HasLSE] in
- multiclass CASregister_patterns_ord_dag<string inst, string suffix, string op,
- string size, dag OLD, dag NEW> {
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_monotonic") GPR64sp:$Rn, OLD, NEW),
- (!cast<Instruction>(inst # suffix) OLD, NEW, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_acquire") GPR64sp:$Rn, OLD, NEW),
- (!cast<Instruction>(inst # "A" # suffix) OLD, NEW, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_release") GPR64sp:$Rn, OLD, NEW),
- (!cast<Instruction>(inst # "L" # suffix) OLD, NEW, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_acq_rel") GPR64sp:$Rn, OLD, NEW),
- (!cast<Instruction>(inst # "AL" # suffix) OLD, NEW, GPR64sp:$Rn)>;
- def : Pat<(!cast<PatFrag>(op#"_"#size#"_seq_cst") GPR64sp:$Rn, OLD, NEW),
- (!cast<Instruction>(inst # "AL" # suffix) OLD, NEW, GPR64sp:$Rn)>;
- }
- multiclass CASregister_patterns_ord<string inst, string suffix, string op,
- string size, dag OLD, dag NEW> {
- defm : CASregister_patterns_ord_dag<inst, suffix, op, size, OLD, NEW>;
- }
- multiclass CASregister_patterns<string inst, string op> {
- defm : CASregister_patterns_ord<inst, "X", op, "64",
- (i64 GPR64:$Rold), (i64 GPR64:$Rnew)>;
- defm : CASregister_patterns_ord<inst, "W", op, "32",
- (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
- defm : CASregister_patterns_ord<inst, "H", op, "16",
- (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
- defm : CASregister_patterns_ord<inst, "B", op, "8",
- (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
- }
- let Predicates = [HasLSE] in
- class BaseSTOPregister<string asm, RegisterClass OP, Register Reg,
- Instruction inst> :
- InstAlias<asm # "\t$Rs, [$Rn]", (inst Reg, OP:$Rs, GPR64sp:$Rn)>;
- multiclass STOPregister<string asm, string instr> {
- def : BaseSTOPregister<asm # "lb", GPR32, WZR,
- !cast<Instruction>(instr # "LB")>;
- def : BaseSTOPregister<asm # "lh", GPR32, WZR,
- !cast<Instruction>(instr # "LH")>;
- def : BaseSTOPregister<asm # "l", GPR32, WZR,
- !cast<Instruction>(instr # "LW")>;
- def : BaseSTOPregister<asm # "l", GPR64, XZR,
- !cast<Instruction>(instr # "LX")>;
- def : BaseSTOPregister<asm # "b", GPR32, WZR,
- !cast<Instruction>(instr # "B")>;
- def : BaseSTOPregister<asm # "h", GPR32, WZR,
- !cast<Instruction>(instr # "H")>;
- def : BaseSTOPregister<asm, GPR32, WZR,
- !cast<Instruction>(instr # "W")>;
- def : BaseSTOPregister<asm, GPR64, XZR,
- !cast<Instruction>(instr # "X")>;
- }
- class LoadStore64B_base<bits<3> opc, string asm_inst, string asm_ops,
- dag iops, dag oops, list<dag> pat>
- : I<oops, iops, asm_inst, asm_ops, "", pat>,
- Sched<[]> /* FIXME: fill in scheduling details once known */ {
- bits<5> Rt;
- bits<5> Rn;
- let Inst{31-21} = 0b11111000001;
- let Inst{15} = 1;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let Predicates = [HasV8_7a];
- }
- class LoadStore64B<bits<3> opc, string asm_inst, dag iops, dag oops,
- list<dag> pat = []>
- : LoadStore64B_base<opc, asm_inst, "\t$Rt, [$Rn]", iops, oops, pat> {
- let Inst{20-16} = 0b11111;
- }
- class Store64BV<bits<3> opc, string asm_inst, list<dag> pat = []>
- : LoadStore64B_base<opc, asm_inst, "\t$Rs, $Rt, [$Rn]",
- (ins GPR64x8:$Rt, GPR64sp:$Rn), (outs GPR64:$Rs), pat> {
- bits<5> Rs;
- let Inst{20-16} = Rs;
- }
- class MOPSMemoryCopyMoveBase<bit isMove, bits<2> opcode, bits<2> op1,
- bits<2> op2, string asm>
- : I<(outs GPR64common:$Rd_wb, GPR64common:$Rs_wb, GPR64:$Rn_wb),
- (ins GPR64common:$Rd, GPR64common:$Rs, GPR64:$Rn),
- asm, "\t[$Rd]!, [$Rs]!, $Rn!",
- "$Rd = $Rd_wb,$Rs = $Rs_wb,$Rn = $Rn_wb", []>,
- Sched<[]> {
- bits<5> Rd;
- bits<5> Rs;
- bits<5> Rn;
- let Inst{31-27} = 0b00011;
- let Inst{26} = isMove;
- let Inst{25-24} = 0b01;
- let Inst{23-22} = opcode;
- let Inst{21} = 0b0;
- let Inst{20-16} = Rs;
- let Inst{15-14} = op2;
- let Inst{13-12} = op1;
- let Inst{11-10} = 0b01;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeCPYMemOpInstruction";
- let mayLoad = 1;
- let mayStore = 1;
- }
- class MOPSMemoryCopy<bits<2> opcode, bits<2> op1, bits<2> op2, string asm>
- : MOPSMemoryCopyMoveBase<0, opcode, op1, op2, asm>;
- class MOPSMemoryMove<bits<2> opcode, bits<2> op1, bits<2> op2, string asm>
- : MOPSMemoryCopyMoveBase<1, opcode, op1, op2, asm>;
- class MOPSMemorySetBase<bit isTagging, bits<2> opcode, bit op1, bit op2,
- string asm>
- : I<(outs GPR64common:$Rd_wb, GPR64:$Rn_wb),
- (ins GPR64common:$Rd, GPR64:$Rn, GPR64:$Rm),
- asm, "\t[$Rd]!, $Rn!, $Rm",
- "$Rd = $Rd_wb,$Rn = $Rn_wb", []>,
- Sched<[]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<5> Rm;
- let Inst{31-27} = 0b00011;
- let Inst{26} = isTagging;
- let Inst{25-21} = 0b01110;
- let Inst{20-16} = Rm;
- let Inst{15-14} = opcode;
- let Inst{13} = op2;
- let Inst{12} = op1;
- let Inst{11-10} = 0b01;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- let DecoderMethod = "DecodeSETMemOpInstruction";
- let mayLoad = 0;
- let mayStore = 1;
- }
- class MOPSMemorySet<bits<2> opcode, bit op1, bit op2, string asm>
- : MOPSMemorySetBase<0, opcode, op1, op2, asm>;
- class MOPSMemorySetTagging<bits<2> opcode, bit op1, bit op2, string asm>
- : MOPSMemorySetBase<1, opcode, op1, op2, asm>;
- multiclass MOPSMemoryCopyInsns<bits<2> opcode, string asm> {
- def "" : MOPSMemoryCopy<opcode, 0b00, 0b00, asm>;
- def WN : MOPSMemoryCopy<opcode, 0b00, 0b01, asm # "wn">;
- def RN : MOPSMemoryCopy<opcode, 0b00, 0b10, asm # "rn">;
- def N : MOPSMemoryCopy<opcode, 0b00, 0b11, asm # "n">;
- def WT : MOPSMemoryCopy<opcode, 0b01, 0b00, asm # "wt">;
- def WTWN : MOPSMemoryCopy<opcode, 0b01, 0b01, asm # "wtwn">;
- def WTRN : MOPSMemoryCopy<opcode, 0b01, 0b10, asm # "wtrn">;
- def WTN : MOPSMemoryCopy<opcode, 0b01, 0b11, asm # "wtn">;
- def RT : MOPSMemoryCopy<opcode, 0b10, 0b00, asm # "rt">;
- def RTWN : MOPSMemoryCopy<opcode, 0b10, 0b01, asm # "rtwn">;
- def RTRN : MOPSMemoryCopy<opcode, 0b10, 0b10, asm # "rtrn">;
- def RTN : MOPSMemoryCopy<opcode, 0b10, 0b11, asm # "rtn">;
- def T : MOPSMemoryCopy<opcode, 0b11, 0b00, asm # "t">;
- def TWN : MOPSMemoryCopy<opcode, 0b11, 0b01, asm # "twn">;
- def TRN : MOPSMemoryCopy<opcode, 0b11, 0b10, asm # "trn">;
- def TN : MOPSMemoryCopy<opcode, 0b11, 0b11, asm # "tn">;
- }
- multiclass MOPSMemoryMoveInsns<bits<2> opcode, string asm> {
- def "" : MOPSMemoryMove<opcode, 0b00, 0b00, asm>;
- def WN : MOPSMemoryMove<opcode, 0b00, 0b01, asm # "wn">;
- def RN : MOPSMemoryMove<opcode, 0b00, 0b10, asm # "rn">;
- def N : MOPSMemoryMove<opcode, 0b00, 0b11, asm # "n">;
- def WT : MOPSMemoryMove<opcode, 0b01, 0b00, asm # "wt">;
- def WTWN : MOPSMemoryMove<opcode, 0b01, 0b01, asm # "wtwn">;
- def WTRN : MOPSMemoryMove<opcode, 0b01, 0b10, asm # "wtrn">;
- def WTN : MOPSMemoryMove<opcode, 0b01, 0b11, asm # "wtn">;
- def RT : MOPSMemoryMove<opcode, 0b10, 0b00, asm # "rt">;
- def RTWN : MOPSMemoryMove<opcode, 0b10, 0b01, asm # "rtwn">;
- def RTRN : MOPSMemoryMove<opcode, 0b10, 0b10, asm # "rtrn">;
- def RTN : MOPSMemoryMove<opcode, 0b10, 0b11, asm # "rtn">;
- def T : MOPSMemoryMove<opcode, 0b11, 0b00, asm # "t">;
- def TWN : MOPSMemoryMove<opcode, 0b11, 0b01, asm # "twn">;
- def TRN : MOPSMemoryMove<opcode, 0b11, 0b10, asm # "trn">;
- def TN : MOPSMemoryMove<opcode, 0b11, 0b11, asm # "tn">;
- }
- multiclass MOPSMemorySetInsns<bits<2> opcode, string asm> {
- def "" : MOPSMemorySet<opcode, 0, 0, asm>;
- def T : MOPSMemorySet<opcode, 1, 0, asm # "t">;
- def N : MOPSMemorySet<opcode, 0, 1, asm # "n">;
- def TN : MOPSMemorySet<opcode, 1, 1, asm # "tn">;
- }
- multiclass MOPSMemorySetTaggingInsns<bits<2> opcode, string asm> {
- def "" : MOPSMemorySetTagging<opcode, 0, 0, asm>;
- def T : MOPSMemorySetTagging<opcode, 1, 0, asm # "t">;
- def N : MOPSMemorySetTagging<opcode, 0, 1, asm # "n">;
- def TN : MOPSMemorySetTagging<opcode, 1, 1, asm # "tn">;
- }
- //----------------------------------------------------------------------------
- // 2022 Armv8.9/Armv9.4 Extensions
- //----------------------------------------------------------------------------
- //---
- // 2022 Architecture Extensions: General Data Processing (FEAT_CSSC)
- //---
- class BaseTwoOperandRegImm<bit sf, bit Op, bit S, bits<4> opc,
- RegisterClass regtype, ImmLeaf immtype, string asm,
- SDPatternOperator OpNode>
- : I<(outs regtype:$Rd), (ins regtype:$Rn, immtype:$imm),
- asm, "\t$Rd, $Rn, $imm", "",
- [(set regtype:$Rd, (OpNode regtype:$Rn, immtype:$imm))]> {
- bits<5> Rd;
- bits<5> Rn;
- bits<8> imm;
- let Inst{31} = sf;
- let Inst{30} = Op;
- let Inst{29} = S;
- let Inst{28-22} = 0b1000111;
- let Inst{21-18} = opc;
- let Inst{17-10} = imm;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rd;
- }
- class BaseComparisonOpReg<bit size, bit isUnsigned, bit isMin,
- RegisterClass regtype, string asm,
- SDPatternOperator OpNode>
- : BaseTwoOperandRegReg<size, 0b0, {0,1,1,0,?,?}, regtype, asm, OpNode>,
- Sched<[WriteI]> {
- let Inst{11} = isMin;
- let Inst{10} = isUnsigned;
- let mayLoad = 0;
- let mayStore = 0;
- let hasSideEffects = 0;
- }
- class BaseComparisonOpImm<bit size, bit isUnsigned, bit isMin,
- RegisterClass regtype, ImmLeaf immtype, string asm,
- SDPatternOperator OpNode>
- : BaseTwoOperandRegImm<size, 0b0, 0b0, {0,0,?,?}, regtype, immtype, asm,
- OpNode>,
- Sched<[]> {
- let Inst{19} = isMin;
- let Inst{18} = isUnsigned;
- let mayLoad = 0;
- let mayStore = 0;
- let hasSideEffects = 0;
- }
- multiclass ComparisonOp<bit isUnsigned, bit isMin, string asm,
- SDPatternOperator OpNode = null_frag> {
- def Wrr : BaseComparisonOpReg<0b0, isUnsigned, isMin, GPR32, asm, OpNode>;
- def Wri : BaseComparisonOpImm<0b0, isUnsigned, isMin, GPR32,
- !cond(isUnsigned : uimm8_32b,
- !not(isUnsigned) : simm8_32b), asm, OpNode>;
- def Xrr : BaseComparisonOpReg<0b1, isUnsigned, isMin, GPR64, asm, OpNode>;
- def Xri : BaseComparisonOpImm<0b1, isUnsigned, isMin, GPR64,
- !cond(isUnsigned : uimm8_64b,
- !not(isUnsigned) : simm8_64b), asm, OpNode>;
- }
- //---
- // RCPC instructions (FEAT_LRCPC3)
- //---
- class BaseLRCPC3<bits<2> size, bit V, bits<2> opc, dag oops, dag iops,
- string asm, string operands, string cstr = "">
- : I<oops, iops, asm, operands, cstr, []>,
- Sched<[WriteAtomic]> {
- bits<5> Rt;
- bits<5> Rn;
- let Inst{31-30} = size;
- let Inst{29-24} = {0,1,1,V,0,1};
- let Inst{23-22} = opc;
- let Inst{21} = 0b0;
- // Inst{20-12}
- let Inst{11-10} = 0b10;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let mayLoad = Inst{22};
- let mayStore = !not(Inst{22});
- let hasSideEffects = 0;
- }
- class BaseLRCPC3IntegerLoadStorePair<bits<2> size, bits<2> opc, bits<4> opc2,
- dag oops, dag iops, string asm,
- string operands, string cstr>
- : BaseLRCPC3<size, /*V*/0, opc, oops, iops, asm, operands, cstr> {
- bits<5> Rt2;
- let Inst{20-16} = Rt2;
- let Inst{15-12} = opc2;
- }
- class BaseLRCPC3IntegerLoadStore<bits<2> size, bits<2> opc, dag oops, dag iops,
- string asm, string operands, string cstr>
- : BaseLRCPC3<size, /*V*/0, opc, oops, iops, asm, operands, cstr> {
- let Inst{20-12} = 0b000000000; // imm9
- }
- multiclass LRCPC3NEONLoadStoreUnscaledOffset<bits<2> size, bits<2> opc, RegisterClass regtype,
- dag oops, dag iops, string asm> {
- def i : BaseLRCPC3<size, /*V*/1, opc, oops, iops, asm, "\t$Rt, [$Rn{, $simm}]", /*cstr*/""> {
- bits<9> simm; // signed immediate encoded in imm9=Rt2:imm4
- let Inst{20-12} = simm;
- }
- def a : InstAlias<asm # "\t$Rt, [$Rn]",
- (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
- }
- class LRCPC3NEONLdStSingle<bit L, dag oops, dag iops, string asm, string cst>
- : BaseSIMDLdStSingle<L, /*R*/0b0, /*opcode*/0b100, asm,
- "\t$Vt$Q, [$Rn]", cst, oops, iops, []>,
- Sched<[]> {
- bit Q;
- let Inst{31} = 0;
- let Inst{30} = Q;
- let Inst{23} = 0;
- let Inst{20-16} = 0b00001;
- let Inst{12} = 0; // S
- let Inst{11-10} = 0b01; // size
- let mayLoad = L;
- let mayStore = !not(L);
- let hasSideEffects = 1;
- }
- //---
- // Instrumentation Extension (FEAT_ITE)
- //---
- let Predicates = [HasITE] in
- def TRCIT : RtSystemI<0b0, (outs), (ins GPR64:$Rt), "trcit", "\t$Rt"> {
- let Inst{20-19} = 0b01;
- let Inst{18-16} = 0b011;
- let Inst{15-12} = 0b0111;
- let Inst{11-8} = 0b0010;
- let Inst{7-5} = 0b111;
- }
- // * RCWCAS family
- // * RCW<OP> family
- //--------------------------------------------------------------------
- // Read-Check-Write Compare And Swap family (RCWCAS[S|P|PS]?[A|L|AL]?)
- // Instruction encoding:
- //
- // 31 30|29 24|23|22|21|20 16|15|14 13|12 11 10|9 5|4 0
- // RCWCAS 0 0|011001| A| R| 1| Rs| 0| 0 0| 0 1 0| Rn| Rt
- // RCWSCAS 0 1|011001| A| R| 1| Rs| 0| 0 0| 0 1 0| Rn| Rt
- // RCWCASP 0 0|011001| A| R| 1| Rs| 0| 0 0| 0 1 1| Rn| Rt
- // RCWSCASP 0 1|011001| A| R| 1| Rs| 0| 0 0| 0 1 1| Rn| Rt
- // Instruction syntax:
- //
- // RCW[S]CAS{<order>} <Xs>, <Xt>, [<Xn|SP>]
- // RCW[S]CASP{<order>} <Xs>, <X(s+1)>, <Xt>, <X(t+1)> [<Xn|SP>]
- class BaseRCWCASEncoding<dag oops, dag iops, string asm>
- : I<oops, iops, asm, "\t$Rs, $Rt, [$Rn]", "$out = $Rs", []>,
- Sched<[]> {
- bit Acq;
- bit Rel;
- bit SC;
- bit Pair;
- bits<5> Rs;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31} = 0b0;
- let Inst{30} = SC;
- let Inst{29-24} = 0b011001;
- let Inst{23} = Acq;
- let Inst{22} = Rel;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rs;
- let Inst{15-13} = 0b000;
- let Inst{12-11} = 0b01;
- let Inst{10} = Pair;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let mayLoad = 1;
- let mayStore = 1;
- let hasSideEffects = 1;
- let Defs = [NZCV];
- }
- multiclass BaseRCWCAS<dag oops, dag iops, string prefix> {
- let Acq = 0b0, Rel = 0b0 in
- def "" : BaseRCWCASEncoding<oops, iops, prefix # "">;
- let Acq = 0b1, Rel = 0b0 in
- def A : BaseRCWCASEncoding<oops, iops, prefix # "a">;
- let Acq = 0b0, Rel = 0b1 in
- def L : BaseRCWCASEncoding<oops, iops, prefix # "l">;
- let Acq = 0b1, Rel = 0b1 in
- def AL : BaseRCWCASEncoding<oops, iops, prefix # "al">;
- }
- multiclass ReadCheckWriteCompareAndSwap {
- let SC = 0b0, Pair = 0b0, Predicates = [HasTHE] in
- defm CAS : BaseRCWCAS<(outs GPR64:$out),
- (ins GPR64:$Rs, GPR64:$Rt, GPR64sp:$Rn), "rcwcas" >;
- let SC = 0b1, Pair = 0b0, Predicates = [HasTHE] in
- defm SCAS : BaseRCWCAS<(outs GPR64:$out),
- (ins GPR64:$Rs, GPR64:$Rt, GPR64sp:$Rn), "rcwscas">;
- let SC = 0b0, Pair = 0b1, Predicates = [HasTHE, HasD128] in
- defm CASP : BaseRCWCAS<(outs XSeqPairClassOperand:$out),
- (ins XSeqPairClassOperand:$Rs,
- XSeqPairClassOperand:$Rt, GPR64sp:$Rn),
- "rcwcasp">;
- let SC = 0b1, Pair = 0b1, Predicates = [HasTHE, HasD128] in
- defm SCASP: BaseRCWCAS<(outs XSeqPairClassOperand:$out),
- (ins XSeqPairClassOperand:$Rs,
- XSeqPairClassOperand:$Rt, GPR64sp:$Rn),
- "rcwscasp">;
- }
- //------------------------------------------------------------------
- // Read-Check-Write <OP> family (RCW[CLR|SET|SWP][S|P|PS]?[A|L|AL]?)
- // Instruction encoding:
- //
- // 31 30|29 24|23|22|21|20 16|15|14 12|11 10|9 5|4 0
- // RCWCLR 0 0|111000| A| R| 1| Rs| 1| 001| 0 0| Rn| Rt
- // RCWSCLR 0 1|111000| A| R| 1| Rs| 1| 001| 0 0| Rn| Rt
- // RCWSET 0 0|111000| A| R| 1| Rs| 1| 011| 0 0| Rn| Rt
- // RCWSSET 0 1|111000| A| R| 1| Rs| 1| 011| 0 0| Rn| Rt
- // RCWSWP 0 0|111000| A| R| 1| Rs| 1| 010| 0 0| Rn| Rt
- // RCWSSWP 0 1|111000| A| R| 1| Rs| 1| 010| 0 0| Rn| Rt
- // 31 30|29 24|23|22|21|20 16|15|14 12|11 10|9 5|4 0
- // RCWCLRP 0 0|011001| A| R| 1| Rt2| 1| 001| 0 0| Rn| Rt
- // RCWSCLRP 0 1|011001| A| R| 1| Rt2| 1| 001| 0 0| Rn| Rt
- // RCWSETP 0 0|011001| A| R| 1| Rt2| 1| 011| 0 0| Rn| Rt
- // RCWSSETP 0 1|011001| A| R| 1| Rt2| 1| 011| 0 0| Rn| Rt
- // RCWSWPP 0 0|011001| A| R| 1| Rt2| 1| 010| 0 0| Rn| Rt
- // RCWSSWPP 0 1|011001| A| R| 1| Rt2| 1| 010| 0 0| Rn| Rt
- // Instruction syntax:
- //
- // RCW[S]<OP>{<order>} <Xs>, <Xt>, [<Xn|SP>]
- // RCW[S]<OP>P{<order>} <Xt1>, <Xt2>, [<Xn|SP>]
- class BaseRCWOPEncoding<string asm>
- : I<(outs GPR64:$Rt),(ins GPR64:$Rs, GPR64sp:$Rn), asm,
- "\t$Rs, $Rt, [$Rn]", "", []>,
- Sched<[]> {
- bit Acq;
- bit Rel;
- bit SC;
- bits<3> opc;
- bits<5> Rs;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31} = 0b0;
- let Inst{30} = SC;
- let Inst{29-24} = 0b111000;
- let Inst{23} = Acq;
- let Inst{22} = Rel;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rs;
- let Inst{15} = 0b1;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let mayLoad = 1;
- let mayStore = 1;
- let hasSideEffects = 1;
- let Defs = [NZCV];
- let Predicates = [HasTHE];
- }
- class BaseRCWOPPEncoding<string asm>
- : I<(outs GPR64common:$Rt_wb, GPR64common:$Rt2_wb),
- (ins GPR64common:$Rt, GPR64common:$Rt2, GPR64sp:$Rn), asm,
- "\t$Rt, $Rt2, [$Rn]", "$Rt = $Rt_wb, $Rt2 = $Rt2_wb", []>,
- Sched<[]> {
- bit Acq;
- bit Rel;
- bit SC;
- bits<3> opc;
- bits<5> Rt2;
- bits<5> Rn;
- bits<5> Rt;
- let Inst{31} = 0b0;
- let Inst{30} = SC;
- let Inst{29-24} = 0b011001;
- let Inst{23} = Acq;
- let Inst{22} = Rel;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rt2;
- let Inst{15} = 0b1;
- let Inst{14-12} = opc;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- let mayLoad = 1;
- let mayStore = 1;
- let hasSideEffects = 1;
- let Defs = [NZCV];
- let Predicates = [HasTHE, HasD128];
- }
- multiclass BaseRCWOP<string prefix> {
- let Acq = 0b0, Rel = 0b0 in def "" : BaseRCWOPEncoding<prefix # "">;
- let Acq = 0b1, Rel = 0b0 in def A : BaseRCWOPEncoding<prefix # "a">;
- let Acq = 0b0, Rel = 0b1 in def L : BaseRCWOPEncoding<prefix # "l">;
- let Acq = 0b1, Rel = 0b1 in def AL : BaseRCWOPEncoding<prefix # "al">;
- let Acq = 0b0, Rel = 0b0 in def P : BaseRCWOPPEncoding<prefix # "p">;
- let Acq = 0b1, Rel = 0b0 in def PA : BaseRCWOPPEncoding<prefix # "pa">;
- let Acq = 0b0, Rel = 0b1 in def PL : BaseRCWOPPEncoding<prefix # "pl">;
- let Acq = 0b1, Rel = 0b1 in def PAL : BaseRCWOPPEncoding<prefix # "pal">;
- }
- multiclass ReadCheckWriteOperation<bits<3> opc, string op> {
- let SC = 0b0, opc = opc in defm "" : BaseRCWOP<"rcw" # "" # op>;
- let SC = 0b1, opc = opc in defm S : BaseRCWOP<"rcw" # "s" # op >;
- }
- //---
- // 128-bit atomic instructions (FEAT_LSE128)
- //---
- let mayLoad = 1, mayStore = 1, hasSideEffects = 0 in
- class LSE128Base<bits<3> op0, bits<2> AR, bit o3, string asm>
- : I<(outs GPR64common:$Rt_wb, GPR64common:$Rt2_wb),
- (ins GPR64common:$Rt, GPR64common:$Rt2, GPR64sp:$Rn),
- asm, "\t$Rt, $Rt2, [$Rn]",
- "$Rt = $Rt_wb, $Rt2 = $Rt2_wb", []>,
- Sched<[]> {
- bits<5> Rt;
- bits<5> Rt2;
- bits<5> Rn;
- let Inst{31-24} = 0b00011001;
- let Inst{23-22} = AR;
- let Inst{21} = 0b1;
- let Inst{20-16} = Rt2;
- let Inst{15} = o3;
- let Inst{14-12} = op0;
- let Inst{11-10} = 0b00;
- let Inst{9-5} = Rn;
- let Inst{4-0} = Rt;
- }
- //---
- // 128-bit System Instructions (FEAT_SYSINSTR128)
- //---
- // Instruction encoding:
- //
- // 31 19|18 16|15 12|11 8|7 5|4 0
- // SYSP 1101010101001| op1| Cn| Cm|op2| Rt
- // Instruction syntax:
- //
- // SYSP #<op1>, <Cn>, <Cm>, #<op2>{, <Xt>, <Xt+1>}
- class RtSystemI128<bit L, dag oops, dag iops, string asm, string operands, list<dag> pattern = []> :
- RtSystemI<L, oops, iops, asm, operands, pattern> {
- let Inst{22} = 0b1; // override BaseSystemI
- }
- class BaseSYSPEncoding<bit L, string asm, string operands, dag outputs, dag inputs>
- : RtSystemI128<L, outputs, inputs, asm, operands> {
- bits<3> op1;
- bits<4> Cn;
- bits<4> Cm;
- bits<3> op2;
- let Inst{20-19} = 0b01;
- let Inst{18-16} = op1;
- let Inst{15-12} = Cn;
- let Inst{11-8} = Cm;
- let Inst{7-5} = op2;
- }
- class SystemPXtI<bit L, string asm> :
- BaseSYSPEncoding<L, asm, "\t$op1, $Cn, $Cm, $op2, $Rt", (outs),
- (ins imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2, XSeqPairClassOperand:$Rt)>;
- //----------------------------------------------------------------------------
- // Allow the size specifier tokens to be upper case, not just lower.
- def : TokenAlias<".4B", ".4b">; // Add dot product
- def : TokenAlias<".8B", ".8b">;
- def : TokenAlias<".4H", ".4h">;
- def : TokenAlias<".2S", ".2s">;
- def : TokenAlias<".1D", ".1d">;
- def : TokenAlias<".16B", ".16b">;
- def : TokenAlias<".8H", ".8h">;
- def : TokenAlias<".4S", ".4s">;
- def : TokenAlias<".2D", ".2d">;
- def : TokenAlias<".1Q", ".1q">;
- def : TokenAlias<".2H", ".2h">;
- def : TokenAlias<".B", ".b">;
- def : TokenAlias<".H", ".h">;
- def : TokenAlias<".S", ".s">;
- def : TokenAlias<".D", ".d">;
- def : TokenAlias<".Q", ".q">;
|