AArch64InstrFormats.td 462 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130
  1. //===- AArch64InstrFormats.td - AArch64 Instruction Formats --*- tblgen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //===----------------------------------------------------------------------===//
  9. // Describe AArch64 instructions format here
  10. //
  11. // Format specifies the encoding used by the instruction. This is part of the
  12. // ad-hoc solution used to emit machine instruction encodings by our machine
  13. // code emitter.
  14. class Format<bits<2> val> {
  15. bits<2> Value = val;
  16. }
  17. def PseudoFrm : Format<0>;
  18. def NormalFrm : Format<1>; // Do we need any others?
  19. // Enum describing whether an instruction is
  20. // destructive in its first source operand.
  21. class DestructiveInstTypeEnum<bits<4> val> {
  22. bits<4> Value = val;
  23. }
  24. def NotDestructive : DestructiveInstTypeEnum<0>;
  25. // Destructive in its first operand and can be MOVPRFX'd, but has no other
  26. // special properties.
  27. def DestructiveOther : DestructiveInstTypeEnum<1>;
  28. def DestructiveUnary : DestructiveInstTypeEnum<2>;
  29. def DestructiveBinaryImm : DestructiveInstTypeEnum<3>;
  30. def DestructiveBinaryShImmUnpred : DestructiveInstTypeEnum<4>;
  31. def DestructiveBinary : DestructiveInstTypeEnum<5>;
  32. def DestructiveBinaryComm : DestructiveInstTypeEnum<6>;
  33. def DestructiveBinaryCommWithRev : DestructiveInstTypeEnum<7>;
  34. def DestructiveTernaryCommWithRev : DestructiveInstTypeEnum<8>;
  35. def DestructiveUnaryPassthru : DestructiveInstTypeEnum<9>;
  36. class FalseLanesEnum<bits<2> val> {
  37. bits<2> Value = val;
  38. }
  39. def FalseLanesNone : FalseLanesEnum<0>;
  40. def FalseLanesZero : FalseLanesEnum<1>;
  41. def FalseLanesUndef : FalseLanesEnum<2>;
  42. class SMEMatrixTypeEnum<bits<3> val> {
  43. bits<3> Value = val;
  44. }
  45. def SMEMatrixNone : SMEMatrixTypeEnum<0>;
  46. def SMEMatrixTileB : SMEMatrixTypeEnum<1>;
  47. def SMEMatrixTileH : SMEMatrixTypeEnum<2>;
  48. def SMEMatrixTileS : SMEMatrixTypeEnum<3>;
  49. def SMEMatrixTileD : SMEMatrixTypeEnum<4>;
  50. def SMEMatrixTileQ : SMEMatrixTypeEnum<5>;
  51. def SMEMatrixArray : SMEMatrixTypeEnum<6>;
  52. // AArch64 Instruction Format
  53. class AArch64Inst<Format f, string cstr> : Instruction {
  54. field bits<32> Inst; // Instruction encoding.
  55. // Mask of bits that cause an encoding to be UNPREDICTABLE.
  56. // If a bit is set, then if the corresponding bit in the
  57. // target encoding differs from its value in the "Inst" field,
  58. // the instruction is UNPREDICTABLE (SoftFail in abstract parlance).
  59. field bits<32> Unpredictable = 0;
  60. // SoftFail is the generic name for this field, but we alias it so
  61. // as to make it more obvious what it means in ARM-land.
  62. field bits<32> SoftFail = Unpredictable;
  63. let Namespace = "AArch64";
  64. Format F = f;
  65. bits<2> Form = F.Value;
  66. // Defaults
  67. bit isWhile = 0;
  68. bit isPTestLike = 0;
  69. FalseLanesEnum FalseLanes = FalseLanesNone;
  70. DestructiveInstTypeEnum DestructiveInstType = NotDestructive;
  71. SMEMatrixTypeEnum SMEMatrixType = SMEMatrixNone;
  72. ElementSizeEnum ElementSize = ElementSizeNone;
  73. let TSFlags{13-11} = SMEMatrixType.Value;
  74. let TSFlags{10} = isPTestLike;
  75. let TSFlags{9} = isWhile;
  76. let TSFlags{8-7} = FalseLanes.Value;
  77. let TSFlags{6-3} = DestructiveInstType.Value;
  78. let TSFlags{2-0} = ElementSize.Value;
  79. let Pattern = [];
  80. let Constraints = cstr;
  81. }
  82. class InstSubst<string Asm, dag Result, bit EmitPriority = 0>
  83. : InstAlias<Asm, Result, EmitPriority>, Requires<[UseNegativeImmediates]>;
  84. // Pseudo instructions (don't have encoding information)
  85. class Pseudo<dag oops, dag iops, list<dag> pattern, string cstr = "">
  86. : AArch64Inst<PseudoFrm, cstr> {
  87. dag OutOperandList = oops;
  88. dag InOperandList = iops;
  89. let Pattern = pattern;
  90. let isCodeGenOnly = 1;
  91. let isPseudo = 1;
  92. }
  93. // Real instructions (have encoding information)
  94. class EncodedI<string cstr, list<dag> pattern> : AArch64Inst<NormalFrm, cstr> {
  95. let Pattern = pattern;
  96. let Size = 4;
  97. }
  98. // Normal instructions
  99. class I<dag oops, dag iops, string asm, string operands, string cstr,
  100. list<dag> pattern>
  101. : EncodedI<cstr, pattern> {
  102. dag OutOperandList = oops;
  103. dag InOperandList = iops;
  104. let AsmString = !strconcat(asm, operands);
  105. }
  106. class TriOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$MHS, node:$RHS), res>;
  107. class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
  108. class UnOpFrag<dag res> : PatFrag<(ops node:$LHS), res>;
  109. // Helper fragment for an extract of the high portion of a 128-bit vector. The
  110. // ComplexPattern match both extract_subvector and bitcast(extract_subvector(..)).
  111. def extract_high_v16i8 :
  112. ComplexPattern<v8i8, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
  113. def extract_high_v8i16 :
  114. ComplexPattern<v4i16, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
  115. def extract_high_v4i32 :
  116. ComplexPattern<v2i32, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
  117. def extract_high_v2i64 :
  118. ComplexPattern<v1i64, 1, "SelectExtractHigh", [extract_subvector, bitconvert]>;
  119. def extract_high_dup_v8i16 :
  120. BinOpFrag<(extract_subvector (v8i16 (AArch64duplane16 (v8i16 node:$LHS), node:$RHS)), (i64 4))>;
  121. def extract_high_dup_v4i32 :
  122. BinOpFrag<(extract_subvector (v4i32 (AArch64duplane32 (v4i32 node:$LHS), node:$RHS)), (i64 2))>;
  123. //===----------------------------------------------------------------------===//
  124. // Asm Operand Classes.
  125. //
  126. // Shifter operand for arithmetic shifted encodings.
  127. def ShifterOperand : AsmOperandClass {
  128. let Name = "Shifter";
  129. }
  130. // Shifter operand for mov immediate encodings.
  131. def MovImm32ShifterOperand : AsmOperandClass {
  132. let SuperClasses = [ShifterOperand];
  133. let Name = "MovImm32Shifter";
  134. let RenderMethod = "addShifterOperands";
  135. let DiagnosticType = "InvalidMovImm32Shift";
  136. }
  137. def MovImm64ShifterOperand : AsmOperandClass {
  138. let SuperClasses = [ShifterOperand];
  139. let Name = "MovImm64Shifter";
  140. let RenderMethod = "addShifterOperands";
  141. let DiagnosticType = "InvalidMovImm64Shift";
  142. }
  143. // Shifter operand for arithmetic register shifted encodings.
  144. class ArithmeticShifterOperand<int width> : AsmOperandClass {
  145. let SuperClasses = [ShifterOperand];
  146. let Name = "ArithmeticShifter" # width;
  147. let PredicateMethod = "isArithmeticShifter<" # width # ">";
  148. let RenderMethod = "addShifterOperands";
  149. let DiagnosticType = "AddSubRegShift" # width;
  150. }
  151. def ArithmeticShifterOperand32 : ArithmeticShifterOperand<32>;
  152. def ArithmeticShifterOperand64 : ArithmeticShifterOperand<64>;
  153. // Shifter operand for logical register shifted encodings.
  154. class LogicalShifterOperand<int width> : AsmOperandClass {
  155. let SuperClasses = [ShifterOperand];
  156. let Name = "LogicalShifter" # width;
  157. let PredicateMethod = "isLogicalShifter<" # width # ">";
  158. let RenderMethod = "addShifterOperands";
  159. let DiagnosticType = "AddSubRegShift" # width;
  160. }
  161. def LogicalShifterOperand32 : LogicalShifterOperand<32>;
  162. def LogicalShifterOperand64 : LogicalShifterOperand<64>;
  163. // Shifter operand for logical vector 128/64-bit shifted encodings.
  164. def LogicalVecShifterOperand : AsmOperandClass {
  165. let SuperClasses = [ShifterOperand];
  166. let Name = "LogicalVecShifter";
  167. let RenderMethod = "addShifterOperands";
  168. }
  169. def LogicalVecHalfWordShifterOperand : AsmOperandClass {
  170. let SuperClasses = [LogicalVecShifterOperand];
  171. let Name = "LogicalVecHalfWordShifter";
  172. let RenderMethod = "addShifterOperands";
  173. }
  174. // The "MSL" shifter on the vector MOVI instruction.
  175. def MoveVecShifterOperand : AsmOperandClass {
  176. let SuperClasses = [ShifterOperand];
  177. let Name = "MoveVecShifter";
  178. let RenderMethod = "addShifterOperands";
  179. }
  180. // Extend operand for arithmetic encodings.
  181. def ExtendOperand : AsmOperandClass {
  182. let Name = "Extend";
  183. let DiagnosticType = "AddSubRegExtendLarge";
  184. }
  185. def ExtendOperand64 : AsmOperandClass {
  186. let SuperClasses = [ExtendOperand];
  187. let Name = "Extend64";
  188. let DiagnosticType = "AddSubRegExtendSmall";
  189. }
  190. // 'extend' that's a lsl of a 64-bit register.
  191. def ExtendOperandLSL64 : AsmOperandClass {
  192. let SuperClasses = [ExtendOperand];
  193. let Name = "ExtendLSL64";
  194. let RenderMethod = "addExtend64Operands";
  195. let DiagnosticType = "AddSubRegExtendLarge";
  196. }
  197. // 8-bit floating-point immediate encodings.
  198. def FPImmOperand : AsmOperandClass {
  199. let Name = "FPImm";
  200. let ParserMethod = "tryParseFPImm<true>";
  201. let DiagnosticType = "InvalidFPImm";
  202. }
  203. def CondCode : AsmOperandClass {
  204. let Name = "CondCode";
  205. let DiagnosticType = "InvalidCondCode";
  206. }
  207. // A 32-bit register pasrsed as 64-bit
  208. def GPR32as64Operand : AsmOperandClass {
  209. let Name = "GPR32as64";
  210. let ParserMethod =
  211. "tryParseGPROperand<false, RegConstraintEqualityTy::EqualsSubReg>";
  212. }
  213. def GPR32as64 : RegisterOperand<GPR32> {
  214. let ParserMatchClass = GPR32as64Operand;
  215. }
  216. // A 64-bit register pasrsed as 32-bit
  217. def GPR64as32Operand : AsmOperandClass {
  218. let Name = "GPR64as32";
  219. let ParserMethod =
  220. "tryParseGPROperand<false, RegConstraintEqualityTy::EqualsSuperReg>";
  221. }
  222. def GPR64as32 : RegisterOperand<GPR64, "printGPR64as32"> {
  223. let ParserMatchClass = GPR64as32Operand;
  224. }
  225. // 8-bit immediate for AdvSIMD where 64-bit values of the form:
  226. // aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
  227. // are encoded as the eight bit value 'abcdefgh'.
  228. def SIMDImmType10Operand : AsmOperandClass { let Name = "SIMDImmType10"; }
  229. class UImmScaledMemoryIndexed<int Width, int Scale> : AsmOperandClass {
  230. let Name = "UImm" # Width # "s" # Scale;
  231. let DiagnosticType = "InvalidMemoryIndexed" # Scale # "UImm" # Width;
  232. let RenderMethod = "addImmScaledOperands<" # Scale # ">";
  233. let PredicateMethod = "isUImmScaled<" # Width # ", " # Scale # ">";
  234. }
  235. class SImmScaledMemoryIndexed<int Width, int Scale> : AsmOperandClass {
  236. let Name = "SImm" # Width # "s" # Scale;
  237. let DiagnosticType = "InvalidMemoryIndexed" # Scale # "SImm" # Width;
  238. let RenderMethod = "addImmScaledOperands<" # Scale # ">";
  239. let PredicateMethod = "isSImmScaled<" # Width # ", " # Scale # ">";
  240. }
  241. //===----------------------------------------------------------------------===//
  242. // Operand Definitions.
  243. //
  244. // ADR[P] instruction labels.
  245. def AdrpOperand : AsmOperandClass {
  246. let Name = "AdrpLabel";
  247. let ParserMethod = "tryParseAdrpLabel";
  248. let DiagnosticType = "InvalidLabel";
  249. }
  250. def adrplabel : Operand<i64> {
  251. let EncoderMethod = "getAdrLabelOpValue";
  252. let PrintMethod = "printAdrpLabel";
  253. let ParserMatchClass = AdrpOperand;
  254. let OperandType = "OPERAND_PCREL";
  255. }
  256. def AdrOperand : AsmOperandClass {
  257. let Name = "AdrLabel";
  258. let ParserMethod = "tryParseAdrLabel";
  259. let DiagnosticType = "InvalidLabel";
  260. }
  261. def adrlabel : Operand<i64> {
  262. let EncoderMethod = "getAdrLabelOpValue";
  263. let ParserMatchClass = AdrOperand;
  264. }
  265. class SImmOperand<int width> : AsmOperandClass {
  266. let Name = "SImm" # width;
  267. let DiagnosticType = "InvalidMemoryIndexedSImm" # width;
  268. let RenderMethod = "addImmOperands";
  269. let PredicateMethod = "isSImm<" # width # ">";
  270. }
  271. class AsmImmRange<int Low, int High> : AsmOperandClass {
  272. let Name = "Imm" # Low # "_" # High;
  273. let DiagnosticType = "InvalidImm" # Low # "_" # High;
  274. let RenderMethod = "addImmOperands";
  275. let PredicateMethod = "isImmInRange<" # Low # "," # High # ">";
  276. }
  277. // Authenticated loads for v8.3 can have scaled 10-bit immediate offsets.
  278. def SImm10s8Operand : SImmScaledMemoryIndexed<10, 8>;
  279. def simm10Scaled : Operand<i64> {
  280. let ParserMatchClass = SImm10s8Operand;
  281. let DecoderMethod = "DecodeSImm<10>";
  282. let PrintMethod = "printImmScale<8>";
  283. }
  284. def simm9s16 : Operand<i64> {
  285. let ParserMatchClass = SImmScaledMemoryIndexed<9, 16>;
  286. let DecoderMethod = "DecodeSImm<9>";
  287. let PrintMethod = "printImmScale<16>";
  288. }
  289. // uimm6 predicate - True if the immediate is in the range [0, 63].
  290. def UImm6Operand : AsmOperandClass {
  291. let Name = "UImm6";
  292. let DiagnosticType = "InvalidImm0_63";
  293. }
  294. def uimm6 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 64; }]> {
  295. let ParserMatchClass = UImm6Operand;
  296. }
  297. def uimm16 : Operand<i16>, ImmLeaf<i16, [{return Imm >= 0 && Imm < 65536;}]>{
  298. let ParserMatchClass = AsmImmRange<0, 65535>;
  299. }
  300. def SImm9Operand : SImmOperand<9>;
  301. def simm9 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -256 && Imm < 256; }]> {
  302. let ParserMatchClass = SImm9Operand;
  303. let DecoderMethod = "DecodeSImm<9>";
  304. }
  305. // imm0_255 predicate - True if the immediate is in the range [0,255].
  306. def Imm0_255Operand : AsmImmRange<0,255>;
  307. def uimm8_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
  308. let ParserMatchClass = Imm0_255Operand;
  309. }
  310. def uimm8_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 256; }]> {
  311. let ParserMatchClass = Imm0_255Operand;
  312. }
  313. def SImm8Operand : SImmOperand<8>;
  314. def simm8_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -128 && Imm < 128; }]> {
  315. let ParserMatchClass = SImm8Operand;
  316. let DecoderMethod = "DecodeSImm<8>";
  317. }
  318. def simm8_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -128 && Imm < 128; }]> {
  319. let ParserMatchClass = SImm8Operand;
  320. let DecoderMethod = "DecodeSImm<8>";
  321. }
  322. def SImm6Operand : SImmOperand<6>;
  323. def simm6_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -32 && Imm < 32; }]> {
  324. let ParserMatchClass = SImm6Operand;
  325. let DecoderMethod = "DecodeSImm<6>";
  326. }
  327. def SImm5Operand : SImmOperand<5>;
  328. def simm5_64b : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -16 && Imm < 16; }]> {
  329. let ParserMatchClass = SImm5Operand;
  330. let DecoderMethod = "DecodeSImm<5>";
  331. }
  332. def simm5_32b : Operand<i32>, ImmLeaf<i32, [{ return Imm >= -16 && Imm < 16; }]> {
  333. let ParserMatchClass = SImm5Operand;
  334. let DecoderMethod = "DecodeSImm<5>";
  335. }
  336. def simm5_8b : Operand<i32>, ImmLeaf<i32, [{ return (int8_t)Imm >= -16 && (int8_t)Imm < 16; }]> {
  337. let ParserMatchClass = SImm5Operand;
  338. let DecoderMethod = "DecodeSImm<5>";
  339. let PrintMethod = "printSImm<8>";
  340. }
  341. def simm5_16b : Operand<i32>, ImmLeaf<i32, [{ return (int16_t)Imm >= -16 && (int16_t)Imm < 16; }]> {
  342. let ParserMatchClass = SImm5Operand;
  343. let DecoderMethod = "DecodeSImm<5>";
  344. let PrintMethod = "printSImm<16>";
  345. }
  346. // simm7sN predicate - True if the immediate is a multiple of N in the range
  347. // [-64 * N, 63 * N].
  348. def SImm7s4Operand : SImmScaledMemoryIndexed<7, 4>;
  349. def SImm7s8Operand : SImmScaledMemoryIndexed<7, 8>;
  350. def SImm7s16Operand : SImmScaledMemoryIndexed<7, 16>;
  351. def simm7s4 : Operand<i32> {
  352. let ParserMatchClass = SImm7s4Operand;
  353. let PrintMethod = "printImmScale<4>";
  354. }
  355. def simm7s8 : Operand<i32> {
  356. let ParserMatchClass = SImm7s8Operand;
  357. let PrintMethod = "printImmScale<8>";
  358. }
  359. def simm7s16 : Operand<i32> {
  360. let ParserMatchClass = SImm7s16Operand;
  361. let PrintMethod = "printImmScale<16>";
  362. }
  363. def am_sve_fi : ComplexPattern<iPTR, 2, "SelectAddrModeFrameIndexSVE", []>;
  364. def am_indexed7s8 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S8", []>;
  365. def am_indexed7s16 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S16", []>;
  366. def am_indexed7s32 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S32", []>;
  367. def am_indexed7s64 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S64", []>;
  368. def am_indexed7s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed7S128", []>;
  369. def am_indexedu6s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedU6S128", []>;
  370. def am_indexeds9s128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedS9S128", []>;
  371. def UImmS1XForm : SDNodeXForm<imm, [{
  372. return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i64);
  373. }]>;
  374. def UImmS2XForm : SDNodeXForm<imm, [{
  375. return CurDAG->getTargetConstant(N->getZExtValue() / 2, SDLoc(N), MVT::i64);
  376. }]>;
  377. def UImmS4XForm : SDNodeXForm<imm, [{
  378. return CurDAG->getTargetConstant(N->getZExtValue() / 4, SDLoc(N), MVT::i64);
  379. }]>;
  380. def UImmS8XForm : SDNodeXForm<imm, [{
  381. return CurDAG->getTargetConstant(N->getZExtValue() / 8, SDLoc(N), MVT::i64);
  382. }]>;
  383. // uimm5sN predicate - True if the immediate is a multiple of N in the range
  384. // [0 * N, 32 * N].
  385. def UImm5s2Operand : UImmScaledMemoryIndexed<5, 2>;
  386. def UImm5s4Operand : UImmScaledMemoryIndexed<5, 4>;
  387. def UImm5s8Operand : UImmScaledMemoryIndexed<5, 8>;
  388. def uimm5s2 : Operand<i64>, ImmLeaf<i64,
  389. [{ return Imm >= 0 && Imm < (32*2) && ((Imm % 2) == 0); }],
  390. UImmS2XForm> {
  391. let ParserMatchClass = UImm5s2Operand;
  392. let PrintMethod = "printImmScale<2>";
  393. }
  394. def uimm5s4 : Operand<i64>, ImmLeaf<i64,
  395. [{ return Imm >= 0 && Imm < (32*4) && ((Imm % 4) == 0); }],
  396. UImmS4XForm> {
  397. let ParserMatchClass = UImm5s4Operand;
  398. let PrintMethod = "printImmScale<4>";
  399. }
  400. def uimm5s8 : Operand<i64>, ImmLeaf<i64,
  401. [{ return Imm >= 0 && Imm < (32*8) && ((Imm % 8) == 0); }],
  402. UImmS8XForm> {
  403. let ParserMatchClass = UImm5s8Operand;
  404. let PrintMethod = "printImmScale<8>";
  405. }
  406. // tuimm5sN predicate - similiar to uimm5sN, but use TImmLeaf (TargetConstant)
  407. // instead of ImmLeaf (Constant)
  408. def tuimm5s2 : Operand<i64>, TImmLeaf<i64,
  409. [{ return Imm >= 0 && Imm < (32*2) && ((Imm % 2) == 0); }],
  410. UImmS2XForm> {
  411. let ParserMatchClass = UImm5s2Operand;
  412. let PrintMethod = "printImmScale<2>";
  413. }
  414. def tuimm5s4 : Operand<i64>, TImmLeaf<i64,
  415. [{ return Imm >= 0 && Imm < (32*4) && ((Imm % 4) == 0); }],
  416. UImmS4XForm> {
  417. let ParserMatchClass = UImm5s4Operand;
  418. let PrintMethod = "printImmScale<4>";
  419. }
  420. def tuimm5s8 : Operand<i64>, TImmLeaf<i64,
  421. [{ return Imm >= 0 && Imm < (32*8) && ((Imm % 8) == 0); }],
  422. UImmS8XForm> {
  423. let ParserMatchClass = UImm5s8Operand;
  424. let PrintMethod = "printImmScale<8>";
  425. }
  426. // uimm6sN predicate - True if the immediate is a multiple of N in the range
  427. // [0 * N, 64 * N].
  428. def UImm6s1Operand : UImmScaledMemoryIndexed<6, 1>;
  429. def UImm6s2Operand : UImmScaledMemoryIndexed<6, 2>;
  430. def UImm6s4Operand : UImmScaledMemoryIndexed<6, 4>;
  431. def UImm6s8Operand : UImmScaledMemoryIndexed<6, 8>;
  432. def UImm6s16Operand : UImmScaledMemoryIndexed<6, 16>;
  433. def uimm6s1 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= 0 && Imm < 64; }]> {
  434. let ParserMatchClass = UImm6s1Operand;
  435. }
  436. def uimm6s2 : Operand<i64>, ImmLeaf<i64,
  437. [{ return Imm >= 0 && Imm < (64*2) && ((Imm % 2) == 0); }]> {
  438. let PrintMethod = "printImmScale<2>";
  439. let ParserMatchClass = UImm6s2Operand;
  440. }
  441. def uimm6s4 : Operand<i64>, ImmLeaf<i64,
  442. [{ return Imm >= 0 && Imm < (64*4) && ((Imm % 4) == 0); }]> {
  443. let PrintMethod = "printImmScale<4>";
  444. let ParserMatchClass = UImm6s4Operand;
  445. }
  446. def uimm6s8 : Operand<i64>, ImmLeaf<i64,
  447. [{ return Imm >= 0 && Imm < (64*8) && ((Imm % 8) == 0); }]> {
  448. let PrintMethod = "printImmScale<8>";
  449. let ParserMatchClass = UImm6s8Operand;
  450. }
  451. def uimm6s16 : Operand<i64>, ImmLeaf<i64,
  452. [{ return Imm >= 0 && Imm < (64*16) && ((Imm % 16) == 0); }]> {
  453. let PrintMethod = "printImmScale<16>";
  454. let ParserMatchClass = UImm6s16Operand;
  455. }
  456. def SImmS2XForm : SDNodeXForm<imm, [{
  457. return CurDAG->getTargetConstant(N->getSExtValue() / 2, SDLoc(N), MVT::i64);
  458. }]>;
  459. def SImmS3XForm : SDNodeXForm<imm, [{
  460. return CurDAG->getTargetConstant(N->getSExtValue() / 3, SDLoc(N), MVT::i64);
  461. }]>;
  462. def SImmS4XForm : SDNodeXForm<imm, [{
  463. return CurDAG->getTargetConstant(N->getSExtValue() / 4, SDLoc(N), MVT::i64);
  464. }]>;
  465. def SImmS16XForm : SDNodeXForm<imm, [{
  466. return CurDAG->getTargetConstant(N->getSExtValue() / 16, SDLoc(N), MVT::i64);
  467. }]>;
  468. def SImmS32XForm : SDNodeXForm<imm, [{
  469. return CurDAG->getTargetConstant(N->getSExtValue() / 32, SDLoc(N), MVT::i64);
  470. }]>;
  471. // simm6sN predicate - True if the immediate is a multiple of N in the range
  472. // [-32 * N, 31 * N].
  473. def SImm6s1Operand : SImmScaledMemoryIndexed<6, 1>;
  474. def simm6s1 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -32 && Imm < 32; }]> {
  475. let ParserMatchClass = SImm6s1Operand;
  476. let DecoderMethod = "DecodeSImm<6>";
  477. }
  478. // simm4sN predicate - True if the immediate is a multiple of N in the range
  479. // [ -8* N, 7 * N].
  480. def SImm4s1Operand : SImmScaledMemoryIndexed<4, 1>;
  481. def SImm4s2Operand : SImmScaledMemoryIndexed<4, 2>;
  482. def SImm4s3Operand : SImmScaledMemoryIndexed<4, 3>;
  483. def SImm4s4Operand : SImmScaledMemoryIndexed<4, 4>;
  484. def SImm4s16Operand : SImmScaledMemoryIndexed<4, 16>;
  485. def SImm4s32Operand : SImmScaledMemoryIndexed<4, 32>;
  486. def simm4s1 : Operand<i64>, ImmLeaf<i64,
  487. [{ return Imm >=-8 && Imm <= 7; }]> {
  488. let ParserMatchClass = SImm4s1Operand;
  489. let DecoderMethod = "DecodeSImm<4>";
  490. }
  491. def simm4s2 : Operand<i64>, ImmLeaf<i64,
  492. [{ return Imm >=-16 && Imm <= 14 && (Imm % 2) == 0x0; }], SImmS2XForm> {
  493. let PrintMethod = "printImmScale<2>";
  494. let ParserMatchClass = SImm4s2Operand;
  495. let DecoderMethod = "DecodeSImm<4>";
  496. }
  497. def simm4s3 : Operand<i64>, ImmLeaf<i64,
  498. [{ return Imm >=-24 && Imm <= 21 && (Imm % 3) == 0x0; }], SImmS3XForm> {
  499. let PrintMethod = "printImmScale<3>";
  500. let ParserMatchClass = SImm4s3Operand;
  501. let DecoderMethod = "DecodeSImm<4>";
  502. }
  503. def simm4s4 : Operand<i64>, ImmLeaf<i64,
  504. [{ return Imm >=-32 && Imm <= 28 && (Imm % 4) == 0x0; }], SImmS4XForm> {
  505. let PrintMethod = "printImmScale<4>";
  506. let ParserMatchClass = SImm4s4Operand;
  507. let DecoderMethod = "DecodeSImm<4>";
  508. }
  509. def simm4s16 : Operand<i64>, ImmLeaf<i64,
  510. [{ return Imm >=-128 && Imm <= 112 && (Imm % 16) == 0x0; }], SImmS16XForm> {
  511. let PrintMethod = "printImmScale<16>";
  512. let ParserMatchClass = SImm4s16Operand;
  513. let DecoderMethod = "DecodeSImm<4>";
  514. }
  515. def simm4s32 : Operand<i64>, ImmLeaf<i64,
  516. [{ return Imm >=-256 && Imm <= 224 && (Imm % 32) == 0x0; }], SImmS32XForm> {
  517. let PrintMethod = "printImmScale<32>";
  518. let ParserMatchClass = SImm4s32Operand;
  519. let DecoderMethod = "DecodeSImm<4>";
  520. }
  521. def Imm1_8Operand : AsmImmRange<1, 8>;
  522. def Imm1_16Operand : AsmImmRange<1, 16>;
  523. def Imm1_32Operand : AsmImmRange<1, 32>;
  524. def Imm1_64Operand : AsmImmRange<1, 64>;
  525. class BranchTarget<int N> : AsmOperandClass {
  526. let Name = "BranchTarget" # N;
  527. let DiagnosticType = "InvalidLabel";
  528. let PredicateMethod = "isBranchTarget<" # N # ">";
  529. }
  530. class PCRelLabel<int N> : BranchTarget<N> {
  531. let Name = "PCRelLabel" # N;
  532. }
  533. def BranchTarget14Operand : BranchTarget<14>;
  534. def BranchTarget26Operand : BranchTarget<26>;
  535. def PCRelLabel19Operand : PCRelLabel<19>;
  536. def MovWSymbolG3AsmOperand : AsmOperandClass {
  537. let Name = "MovWSymbolG3";
  538. let RenderMethod = "addImmOperands";
  539. }
  540. def movw_symbol_g3 : Operand<i32> {
  541. let ParserMatchClass = MovWSymbolG3AsmOperand;
  542. }
  543. def MovWSymbolG2AsmOperand : AsmOperandClass {
  544. let Name = "MovWSymbolG2";
  545. let RenderMethod = "addImmOperands";
  546. }
  547. def movw_symbol_g2 : Operand<i32> {
  548. let ParserMatchClass = MovWSymbolG2AsmOperand;
  549. }
  550. def MovWSymbolG1AsmOperand : AsmOperandClass {
  551. let Name = "MovWSymbolG1";
  552. let RenderMethod = "addImmOperands";
  553. }
  554. def movw_symbol_g1 : Operand<i32> {
  555. let ParserMatchClass = MovWSymbolG1AsmOperand;
  556. }
  557. def MovWSymbolG0AsmOperand : AsmOperandClass {
  558. let Name = "MovWSymbolG0";
  559. let RenderMethod = "addImmOperands";
  560. }
  561. def movw_symbol_g0 : Operand<i32> {
  562. let ParserMatchClass = MovWSymbolG0AsmOperand;
  563. }
  564. class fixedpoint_i32<ValueType FloatVT>
  565. : Operand<FloatVT>,
  566. ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<32>", [fpimm, ld]> {
  567. let EncoderMethod = "getFixedPointScaleOpValue";
  568. let DecoderMethod = "DecodeFixedPointScaleImm32";
  569. let ParserMatchClass = Imm1_32Operand;
  570. }
  571. class fixedpoint_i64<ValueType FloatVT>
  572. : Operand<FloatVT>,
  573. ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<64>", [fpimm, ld]> {
  574. let EncoderMethod = "getFixedPointScaleOpValue";
  575. let DecoderMethod = "DecodeFixedPointScaleImm64";
  576. let ParserMatchClass = Imm1_64Operand;
  577. }
  578. def fixedpoint_f16_i32 : fixedpoint_i32<f16>;
  579. def fixedpoint_f32_i32 : fixedpoint_i32<f32>;
  580. def fixedpoint_f64_i32 : fixedpoint_i32<f64>;
  581. def fixedpoint_f16_i64 : fixedpoint_i64<f16>;
  582. def fixedpoint_f32_i64 : fixedpoint_i64<f32>;
  583. def fixedpoint_f64_i64 : fixedpoint_i64<f64>;
  584. def vecshiftR8 : Operand<i32>, ImmLeaf<i32, [{
  585. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
  586. }]> {
  587. let EncoderMethod = "getVecShiftR8OpValue";
  588. let DecoderMethod = "DecodeVecShiftR8Imm";
  589. let ParserMatchClass = Imm1_8Operand;
  590. }
  591. def vecshiftR16 : Operand<i32>, ImmLeaf<i32, [{
  592. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
  593. }]> {
  594. let EncoderMethod = "getVecShiftR16OpValue";
  595. let DecoderMethod = "DecodeVecShiftR16Imm";
  596. let ParserMatchClass = Imm1_16Operand;
  597. }
  598. def vecshiftR16Narrow : Operand<i32>, ImmLeaf<i32, [{
  599. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
  600. }]> {
  601. let EncoderMethod = "getVecShiftR16OpValue";
  602. let DecoderMethod = "DecodeVecShiftR16ImmNarrow";
  603. let ParserMatchClass = Imm1_8Operand;
  604. }
  605. def vecshiftR32 : Operand<i32>, ImmLeaf<i32, [{
  606. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
  607. }]> {
  608. let EncoderMethod = "getVecShiftR32OpValue";
  609. let DecoderMethod = "DecodeVecShiftR32Imm";
  610. let ParserMatchClass = Imm1_32Operand;
  611. }
  612. def vecshiftR32Narrow : Operand<i32>, ImmLeaf<i32, [{
  613. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
  614. }]> {
  615. let EncoderMethod = "getVecShiftR32OpValue";
  616. let DecoderMethod = "DecodeVecShiftR32ImmNarrow";
  617. let ParserMatchClass = Imm1_16Operand;
  618. }
  619. def vecshiftR64 : Operand<i32>, ImmLeaf<i32, [{
  620. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 65);
  621. }]> {
  622. let EncoderMethod = "getVecShiftR64OpValue";
  623. let DecoderMethod = "DecodeVecShiftR64Imm";
  624. let ParserMatchClass = Imm1_64Operand;
  625. }
  626. def vecshiftR64Narrow : Operand<i32>, ImmLeaf<i32, [{
  627. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
  628. }]> {
  629. let EncoderMethod = "getVecShiftR64OpValue";
  630. let DecoderMethod = "DecodeVecShiftR64ImmNarrow";
  631. let ParserMatchClass = Imm1_32Operand;
  632. }
  633. // Same as vecshiftR#N, but use TargetConstant (TimmLeaf) instead of Constant
  634. // (ImmLeaf)
  635. def tvecshiftR8 : Operand<i32>, TImmLeaf<i32, [{
  636. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
  637. }]> {
  638. let EncoderMethod = "getVecShiftR8OpValue";
  639. let DecoderMethod = "DecodeVecShiftR8Imm";
  640. let ParserMatchClass = Imm1_8Operand;
  641. }
  642. def tvecshiftR16 : Operand<i32>, TImmLeaf<i32, [{
  643. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
  644. }]> {
  645. let EncoderMethod = "getVecShiftR16OpValue";
  646. let DecoderMethod = "DecodeVecShiftR16Imm";
  647. let ParserMatchClass = Imm1_16Operand;
  648. }
  649. def tvecshiftR32 : Operand<i32>, TImmLeaf<i32, [{
  650. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
  651. }]> {
  652. let EncoderMethod = "getVecShiftR32OpValue";
  653. let DecoderMethod = "DecodeVecShiftR32Imm";
  654. let ParserMatchClass = Imm1_32Operand;
  655. }
  656. def tvecshiftR64 : Operand<i32>, TImmLeaf<i32, [{
  657. return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 65);
  658. }]> {
  659. let EncoderMethod = "getVecShiftR64OpValue";
  660. let DecoderMethod = "DecodeVecShiftR64Imm";
  661. let ParserMatchClass = Imm1_64Operand;
  662. }
  663. def Imm0_0Operand : AsmImmRange<0, 0>;
  664. def Imm0_1Operand : AsmImmRange<0, 1>;
  665. def Imm0_3Operand : AsmImmRange<0, 3>;
  666. def Imm0_7Operand : AsmImmRange<0, 7>;
  667. def Imm0_15Operand : AsmImmRange<0, 15>;
  668. def Imm0_31Operand : AsmImmRange<0, 31>;
  669. def Imm0_63Operand : AsmImmRange<0, 63>;
  670. def vecshiftL8 : Operand<i32>, ImmLeaf<i32, [{
  671. return (((uint32_t)Imm) < 8);
  672. }]> {
  673. let EncoderMethod = "getVecShiftL8OpValue";
  674. let DecoderMethod = "DecodeVecShiftL8Imm";
  675. let ParserMatchClass = Imm0_7Operand;
  676. }
  677. def vecshiftL16 : Operand<i32>, ImmLeaf<i32, [{
  678. return (((uint32_t)Imm) < 16);
  679. }]> {
  680. let EncoderMethod = "getVecShiftL16OpValue";
  681. let DecoderMethod = "DecodeVecShiftL16Imm";
  682. let ParserMatchClass = Imm0_15Operand;
  683. }
  684. def vecshiftL32 : Operand<i32>, ImmLeaf<i32, [{
  685. return (((uint32_t)Imm) < 32);
  686. }]> {
  687. let EncoderMethod = "getVecShiftL32OpValue";
  688. let DecoderMethod = "DecodeVecShiftL32Imm";
  689. let ParserMatchClass = Imm0_31Operand;
  690. }
  691. def vecshiftL64 : Operand<i32>, ImmLeaf<i32, [{
  692. return (((uint32_t)Imm) < 64);
  693. }]> {
  694. let EncoderMethod = "getVecShiftL64OpValue";
  695. let DecoderMethod = "DecodeVecShiftL64Imm";
  696. let ParserMatchClass = Imm0_63Operand;
  697. }
  698. // Same as vecshiftL#N, but use TargetConstant (TimmLeaf) instead of Constant
  699. // (ImmLeaf)
  700. def tvecshiftL8 : Operand<i32>, TImmLeaf<i32, [{
  701. return (((uint32_t)Imm) < 8);
  702. }]> {
  703. let EncoderMethod = "getVecShiftL8OpValue";
  704. let DecoderMethod = "DecodeVecShiftL8Imm";
  705. let ParserMatchClass = Imm0_7Operand;
  706. }
  707. def tvecshiftL16 : Operand<i32>, TImmLeaf<i32, [{
  708. return (((uint32_t)Imm) < 16);
  709. }]> {
  710. let EncoderMethod = "getVecShiftL16OpValue";
  711. let DecoderMethod = "DecodeVecShiftL16Imm";
  712. let ParserMatchClass = Imm0_15Operand;
  713. }
  714. def tvecshiftL32 : Operand<i32>, TImmLeaf<i32, [{
  715. return (((uint32_t)Imm) < 32);
  716. }]> {
  717. let EncoderMethod = "getVecShiftL32OpValue";
  718. let DecoderMethod = "DecodeVecShiftL32Imm";
  719. let ParserMatchClass = Imm0_31Operand;
  720. }
  721. def tvecshiftL64 : Operand<i32>, TImmLeaf<i32, [{
  722. return (((uint32_t)Imm) < 64);
  723. }]> {
  724. let EncoderMethod = "getVecShiftL64OpValue";
  725. let DecoderMethod = "DecodeVecShiftL64Imm";
  726. let ParserMatchClass = Imm0_63Operand;
  727. }
  728. // Crazy immediate formats used by 32-bit and 64-bit logical immediate
  729. // instructions for splatting repeating bit patterns across the immediate.
  730. def logical_imm32_XFORM : SDNodeXForm<imm, [{
  731. uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 32);
  732. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  733. }]>;
  734. def logical_imm64_XFORM : SDNodeXForm<imm, [{
  735. uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 64);
  736. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  737. }]>;
  738. def gi_logical_imm32_XFORM : GICustomOperandRenderer<"renderLogicalImm32">,
  739. GISDNodeXFormEquiv<logical_imm32_XFORM>;
  740. def gi_logical_imm64_XFORM : GICustomOperandRenderer<"renderLogicalImm64">,
  741. GISDNodeXFormEquiv<logical_imm64_XFORM>;
  742. let DiagnosticType = "LogicalSecondSource" in {
  743. def LogicalImm32Operand : AsmOperandClass {
  744. let Name = "LogicalImm32";
  745. let PredicateMethod = "isLogicalImm<int32_t>";
  746. let RenderMethod = "addLogicalImmOperands<int32_t>";
  747. }
  748. def LogicalImm64Operand : AsmOperandClass {
  749. let Name = "LogicalImm64";
  750. let PredicateMethod = "isLogicalImm<int64_t>";
  751. let RenderMethod = "addLogicalImmOperands<int64_t>";
  752. }
  753. def LogicalImm32NotOperand : AsmOperandClass {
  754. let Name = "LogicalImm32Not";
  755. let PredicateMethod = "isLogicalImm<int32_t>";
  756. let RenderMethod = "addLogicalImmNotOperands<int32_t>";
  757. }
  758. def LogicalImm64NotOperand : AsmOperandClass {
  759. let Name = "LogicalImm64Not";
  760. let PredicateMethod = "isLogicalImm<int64_t>";
  761. let RenderMethod = "addLogicalImmNotOperands<int64_t>";
  762. }
  763. }
  764. def logical_imm32 : Operand<i32>, IntImmLeaf<i32, [{
  765. return AArch64_AM::isLogicalImmediate(Imm.getZExtValue(), 32);
  766. }], logical_imm32_XFORM> {
  767. let PrintMethod = "printLogicalImm<int32_t>";
  768. let ParserMatchClass = LogicalImm32Operand;
  769. }
  770. def logical_imm64 : Operand<i64>, IntImmLeaf<i64, [{
  771. return AArch64_AM::isLogicalImmediate(Imm.getZExtValue(), 64);
  772. }], logical_imm64_XFORM> {
  773. let PrintMethod = "printLogicalImm<int64_t>";
  774. let ParserMatchClass = LogicalImm64Operand;
  775. }
  776. def logical_imm32_not : Operand<i32> {
  777. let ParserMatchClass = LogicalImm32NotOperand;
  778. }
  779. def logical_imm64_not : Operand<i64> {
  780. let ParserMatchClass = LogicalImm64NotOperand;
  781. }
  782. // immXX_0_65535 predicates - True if the immediate is in the range [0,65535].
  783. let ParserMatchClass = AsmImmRange<0, 65535>, PrintMethod = "printImmHex" in {
  784. def timm32_0_65535 : Operand<i32>, TImmLeaf<i32, [{
  785. return ((uint32_t)Imm) < 65536;
  786. }]>;
  787. def timm64_0_65535 : Operand<i64>, TImmLeaf<i64, [{
  788. return ((uint64_t)Imm) < 65536;
  789. }]>;
  790. }
  791. def imm0_255 : Operand<i32>, ImmLeaf<i32, [{
  792. return ((uint32_t)Imm) < 256;
  793. }]> {
  794. let ParserMatchClass = Imm0_255Operand;
  795. let PrintMethod = "printImm";
  796. }
  797. // imm0_127 predicate - True if the immediate is in the range [0,127]
  798. def Imm0_127Operand : AsmImmRange<0, 127>;
  799. def imm0_127 : Operand<i32>, ImmLeaf<i32, [{
  800. return ((uint32_t)Imm) < 128;
  801. }]> {
  802. let ParserMatchClass = Imm0_127Operand;
  803. let PrintMethod = "printImm";
  804. }
  805. def imm0_127_64b : Operand<i64>, ImmLeaf<i64, [{
  806. return ((uint64_t)Imm) < 128;
  807. }]> {
  808. let ParserMatchClass = Imm0_127Operand;
  809. let PrintMethod = "printImm";
  810. }
  811. // NOTE: These imm0_N operands have to be of type i64 because i64 is the size
  812. // for all shift-amounts.
  813. // imm0_63 predicate - True if the immediate is in the range [0,63]
  814. def imm0_63 : Operand<i64>, ImmLeaf<i64, [{
  815. return ((uint64_t)Imm) < 64;
  816. }]> {
  817. let ParserMatchClass = Imm0_63Operand;
  818. }
  819. def timm0_63 : Operand<i64>, TImmLeaf<i64, [{
  820. return ((uint64_t)Imm) < 64;
  821. }]> {
  822. let ParserMatchClass = Imm0_63Operand;
  823. }
  824. // imm0_31 predicate - True if the immediate is in the range [0,31]
  825. def imm0_31 : Operand<i64>, ImmLeaf<i64, [{
  826. return ((uint64_t)Imm) < 32;
  827. }]> {
  828. let ParserMatchClass = Imm0_31Operand;
  829. }
  830. // timm0_31 predicate - same ass imm0_31, but use TargetConstant (TimmLeaf)
  831. // instead of Constant (ImmLeaf)
  832. def timm0_31 : Operand<i64>, TImmLeaf<i64, [{
  833. return ((uint64_t)Imm) < 32;
  834. }]> {
  835. let ParserMatchClass = Imm0_31Operand;
  836. }
  837. // True if the 32-bit immediate is in the range [0,31]
  838. def imm32_0_31 : Operand<i32>, ImmLeaf<i32, [{
  839. return ((uint64_t)Imm) < 32;
  840. }]> {
  841. let ParserMatchClass = Imm0_31Operand;
  842. }
  843. // imm0_1 predicate - True if the immediate is in the range [0,1]
  844. def imm0_1 : Operand<i64>, ImmLeaf<i64, [{
  845. return ((uint64_t)Imm) < 2;
  846. }]> {
  847. let ParserMatchClass = Imm0_1Operand;
  848. }
  849. // timm0_1 - as above, but use TargetConstant (TImmLeaf)
  850. def timm0_1 : Operand<i64>, TImmLeaf<i64, [{
  851. return ((uint64_t)Imm) < 2;
  852. }]> {
  853. let ParserMatchClass = Imm0_1Operand;
  854. }
  855. // timm32_0_1 predicate - True if the 32-bit immediate is in the range [0,1]
  856. def timm32_0_1 : Operand<i32>, TImmLeaf<i32, [{
  857. return ((uint32_t)Imm) < 2;
  858. }]> {
  859. let ParserMatchClass = Imm0_1Operand;
  860. }
  861. // imm0_15 predicate - True if the immediate is in the range [0,15]
  862. def imm0_15 : Operand<i64>, ImmLeaf<i64, [{
  863. return ((uint64_t)Imm) < 16;
  864. }]> {
  865. let ParserMatchClass = Imm0_15Operand;
  866. }
  867. // imm0_7 predicate - True if the immediate is in the range [0,7]
  868. def imm0_7 : Operand<i64>, ImmLeaf<i64, [{
  869. return ((uint64_t)Imm) < 8;
  870. }]> {
  871. let ParserMatchClass = Imm0_7Operand;
  872. }
  873. // imm0_3 predicate - True if the immediate is in the range [0,3]
  874. def imm0_3 : Operand<i64>, ImmLeaf<i64, [{
  875. return ((uint64_t)Imm) < 4;
  876. }]> {
  877. let ParserMatchClass = Imm0_3Operand;
  878. }
  879. // timm32_0_3 predicate - True if the 32-bit immediate is in the range [0,3]
  880. def timm32_0_3 : Operand<i32>, TImmLeaf<i32, [{
  881. return ((uint32_t)Imm) < 4;
  882. }]> {
  883. let ParserMatchClass = Imm0_3Operand;
  884. }
  885. // timm32_0_7 predicate - True if the 32-bit immediate is in the range [0,7]
  886. def timm32_0_7 : Operand<i32>, TImmLeaf<i32, [{
  887. return ((uint32_t)Imm) < 8;
  888. }]> {
  889. let ParserMatchClass = Imm0_7Operand;
  890. }
  891. // imm32_0_15 predicate - True if the 32-bit immediate is in the range [0,15]
  892. def imm32_0_15 : Operand<i32>, ImmLeaf<i32, [{
  893. return ((uint32_t)Imm) < 16;
  894. }]> {
  895. let ParserMatchClass = Imm0_15Operand;
  896. }
  897. // timm32_0_15 predicate - True if the 32-bit immediate is in the range [0,15]
  898. def timm32_0_15 : Operand<i32>, TImmLeaf<i32, [{
  899. return ((uint32_t)Imm) < 16;
  900. }]> {
  901. let ParserMatchClass = Imm0_15Operand;
  902. }
  903. // timm32_0_31 predicate - True if the 32-bit immediate is in the range [0,31]
  904. def timm32_0_31 : Operand<i32>, TImmLeaf<i32, [{
  905. return ((uint32_t)Imm) < 32;
  906. }]> {
  907. let ParserMatchClass = Imm0_31Operand;
  908. }
  909. // timm32_0_255 predicate - True if the 32-bit immediate is in the range [0,255]
  910. def timm32_0_255 : Operand<i32>, TImmLeaf<i32, [{
  911. return ((uint32_t)Imm) < 256;
  912. }]> {
  913. let ParserMatchClass = Imm0_255Operand;
  914. }
  915. // An arithmetic shifter operand:
  916. // {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr
  917. // {5-0} - imm6
  918. class arith_shift<ValueType Ty, int width> : Operand<Ty> {
  919. let PrintMethod = "printShifter";
  920. let ParserMatchClass = !cast<AsmOperandClass>(
  921. "ArithmeticShifterOperand" # width);
  922. }
  923. def arith_shift32 : arith_shift<i32, 32>;
  924. def arith_shift64 : arith_shift<i64, 64>;
  925. class arith_shifted_reg<ValueType Ty, RegisterClass regclass, int width>
  926. : Operand<Ty>,
  927. ComplexPattern<Ty, 2, "SelectArithShiftedRegister", []> {
  928. let PrintMethod = "printShiftedRegister";
  929. let MIOperandInfo = (ops regclass, !cast<Operand>("arith_shift" # width));
  930. }
  931. def arith_shifted_reg32 : arith_shifted_reg<i32, GPR32, 32>;
  932. def arith_shifted_reg64 : arith_shifted_reg<i64, GPR64, 64>;
  933. def gi_arith_shifted_reg32 :
  934. GIComplexOperandMatcher<s32, "selectArithShiftedRegister">,
  935. GIComplexPatternEquiv<arith_shifted_reg32>;
  936. def gi_arith_shifted_reg64 :
  937. GIComplexOperandMatcher<s64, "selectArithShiftedRegister">,
  938. GIComplexPatternEquiv<arith_shifted_reg64>;
  939. // An arithmetic shifter operand:
  940. // {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr, 11 = ror
  941. // {5-0} - imm6
  942. class logical_shift<int width> : Operand<i32> {
  943. let PrintMethod = "printShifter";
  944. let ParserMatchClass = !cast<AsmOperandClass>(
  945. "LogicalShifterOperand" # width);
  946. }
  947. def logical_shift32 : logical_shift<32>;
  948. def logical_shift64 : logical_shift<64>;
  949. class logical_shifted_reg<ValueType Ty, RegisterClass regclass, Operand shiftop>
  950. : Operand<Ty>,
  951. ComplexPattern<Ty, 2, "SelectLogicalShiftedRegister", []> {
  952. let PrintMethod = "printShiftedRegister";
  953. let MIOperandInfo = (ops regclass, shiftop);
  954. }
  955. def logical_shifted_reg32 : logical_shifted_reg<i32, GPR32, logical_shift32>;
  956. def logical_shifted_reg64 : logical_shifted_reg<i64, GPR64, logical_shift64>;
  957. def gi_logical_shifted_reg32 :
  958. GIComplexOperandMatcher<s32, "selectLogicalShiftedRegister">,
  959. GIComplexPatternEquiv<logical_shifted_reg32>;
  960. def gi_logical_shifted_reg64 :
  961. GIComplexOperandMatcher<s64, "selectLogicalShiftedRegister">,
  962. GIComplexPatternEquiv<logical_shifted_reg64>;
  963. // A logical vector shifter operand:
  964. // {7-6} - shift type: 00 = lsl
  965. // {5-0} - imm6: #0, #8, #16, or #24
  966. def logical_vec_shift : Operand<i32> {
  967. let PrintMethod = "printShifter";
  968. let EncoderMethod = "getVecShifterOpValue";
  969. let ParserMatchClass = LogicalVecShifterOperand;
  970. }
  971. // A logical vector half-word shifter operand:
  972. // {7-6} - shift type: 00 = lsl
  973. // {5-0} - imm6: #0 or #8
  974. def logical_vec_hw_shift : Operand<i32> {
  975. let PrintMethod = "printShifter";
  976. let EncoderMethod = "getVecShifterOpValue";
  977. let ParserMatchClass = LogicalVecHalfWordShifterOperand;
  978. }
  979. // A vector move shifter operand:
  980. // {0} - imm1: #8 or #16
  981. def move_vec_shift : Operand<i32> {
  982. let PrintMethod = "printShifter";
  983. let EncoderMethod = "getMoveVecShifterOpValue";
  984. let ParserMatchClass = MoveVecShifterOperand;
  985. }
  986. let DiagnosticType = "AddSubSecondSource" in {
  987. def AddSubImmOperand : AsmOperandClass {
  988. let Name = "AddSubImm";
  989. let ParserMethod = "tryParseImmWithOptionalShift";
  990. let RenderMethod = "addImmWithOptionalShiftOperands<12>";
  991. }
  992. def AddSubImmNegOperand : AsmOperandClass {
  993. let Name = "AddSubImmNeg";
  994. let ParserMethod = "tryParseImmWithOptionalShift";
  995. let RenderMethod = "addImmNegWithOptionalShiftOperands<12>";
  996. }
  997. }
  998. // An ADD/SUB immediate shifter operand:
  999. // second operand:
  1000. // {7-6} - shift type: 00 = lsl
  1001. // {5-0} - imm6: #0 or #12
  1002. class addsub_shifted_imm<ValueType Ty>
  1003. : Operand<Ty>, ComplexPattern<Ty, 2, "SelectArithImmed", [imm]> {
  1004. let PrintMethod = "printAddSubImm";
  1005. let EncoderMethod = "getAddSubImmOpValue";
  1006. let ParserMatchClass = AddSubImmOperand;
  1007. let MIOperandInfo = (ops i32imm, i32imm);
  1008. }
  1009. class addsub_shifted_imm_neg<ValueType Ty>
  1010. : Operand<Ty> {
  1011. let EncoderMethod = "getAddSubImmOpValue";
  1012. let ParserMatchClass = AddSubImmNegOperand;
  1013. let MIOperandInfo = (ops i32imm, i32imm);
  1014. }
  1015. def addsub_shifted_imm32 : addsub_shifted_imm<i32>;
  1016. def addsub_shifted_imm64 : addsub_shifted_imm<i64>;
  1017. def addsub_shifted_imm32_neg : addsub_shifted_imm_neg<i32>;
  1018. def addsub_shifted_imm64_neg : addsub_shifted_imm_neg<i64>;
  1019. def gi_addsub_shifted_imm32 :
  1020. GIComplexOperandMatcher<s32, "selectArithImmed">,
  1021. GIComplexPatternEquiv<addsub_shifted_imm32>;
  1022. def gi_addsub_shifted_imm64 :
  1023. GIComplexOperandMatcher<s64, "selectArithImmed">,
  1024. GIComplexPatternEquiv<addsub_shifted_imm64>;
  1025. class neg_addsub_shifted_imm<ValueType Ty>
  1026. : Operand<Ty>, ComplexPattern<Ty, 2, "SelectNegArithImmed", [imm]> {
  1027. let PrintMethod = "printAddSubImm";
  1028. let EncoderMethod = "getAddSubImmOpValue";
  1029. let ParserMatchClass = AddSubImmOperand;
  1030. let MIOperandInfo = (ops i32imm, i32imm);
  1031. }
  1032. def neg_addsub_shifted_imm32 : neg_addsub_shifted_imm<i32>;
  1033. def neg_addsub_shifted_imm64 : neg_addsub_shifted_imm<i64>;
  1034. def gi_neg_addsub_shifted_imm32 :
  1035. GIComplexOperandMatcher<s32, "selectNegArithImmed">,
  1036. GIComplexPatternEquiv<neg_addsub_shifted_imm32>;
  1037. def gi_neg_addsub_shifted_imm64 :
  1038. GIComplexOperandMatcher<s64, "selectNegArithImmed">,
  1039. GIComplexPatternEquiv<neg_addsub_shifted_imm64>;
  1040. // An extend operand:
  1041. // {5-3} - extend type
  1042. // {2-0} - imm3
  1043. def arith_extend : Operand<i32> {
  1044. let PrintMethod = "printArithExtend";
  1045. let ParserMatchClass = ExtendOperand;
  1046. }
  1047. def arith_extend64 : Operand<i32> {
  1048. let PrintMethod = "printArithExtend";
  1049. let ParserMatchClass = ExtendOperand64;
  1050. }
  1051. // 'extend' that's a lsl of a 64-bit register.
  1052. def arith_extendlsl64 : Operand<i32> {
  1053. let PrintMethod = "printArithExtend";
  1054. let ParserMatchClass = ExtendOperandLSL64;
  1055. }
  1056. class arith_extended_reg32<ValueType Ty> : Operand<Ty>,
  1057. ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
  1058. let PrintMethod = "printExtendedRegister";
  1059. let MIOperandInfo = (ops GPR32, arith_extend);
  1060. }
  1061. class arith_extended_reg32to64<ValueType Ty> : Operand<Ty>,
  1062. ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
  1063. let PrintMethod = "printExtendedRegister";
  1064. let MIOperandInfo = (ops GPR32, arith_extend64);
  1065. }
  1066. def arith_extended_reg32_i32 : arith_extended_reg32<i32>;
  1067. def gi_arith_extended_reg32_i32 :
  1068. GIComplexOperandMatcher<s32, "selectArithExtendedRegister">,
  1069. GIComplexPatternEquiv<arith_extended_reg32_i32>;
  1070. def arith_extended_reg32_i64 : arith_extended_reg32<i64>;
  1071. def gi_arith_extended_reg32_i64 :
  1072. GIComplexOperandMatcher<s64, "selectArithExtendedRegister">,
  1073. GIComplexPatternEquiv<arith_extended_reg32_i64>;
  1074. def arith_extended_reg32to64_i64 : arith_extended_reg32to64<i64>;
  1075. def gi_arith_extended_reg32to64_i64 :
  1076. GIComplexOperandMatcher<s64, "selectArithExtendedRegister">,
  1077. GIComplexPatternEquiv<arith_extended_reg32to64_i64>;
  1078. def arith_uxtx : ComplexPattern<i64, 2, "SelectArithUXTXRegister", []>;
  1079. // Floating-point immediate.
  1080. def fpimm16XForm : SDNodeXForm<fpimm, [{
  1081. APFloat InVal = N->getValueAPF();
  1082. uint32_t enc = AArch64_AM::getFP16Imm(InVal);
  1083. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  1084. }]>;
  1085. def fpimm32XForm : SDNodeXForm<fpimm, [{
  1086. APFloat InVal = N->getValueAPF();
  1087. uint32_t enc = AArch64_AM::getFP32Imm(InVal);
  1088. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  1089. }]>;
  1090. def fpimm32SIMDModImmType4XForm : SDNodeXForm<fpimm, [{
  1091. uint32_t enc = AArch64_AM::encodeAdvSIMDModImmType4(N->getValueAPF()
  1092. .bitcastToAPInt()
  1093. .getZExtValue());
  1094. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  1095. }]>;
  1096. def fpimm64XForm : SDNodeXForm<fpimm, [{
  1097. APFloat InVal = N->getValueAPF();
  1098. uint32_t enc = AArch64_AM::getFP64Imm(InVal);
  1099. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  1100. }]>;
  1101. def fpimm16 : Operand<f16>,
  1102. FPImmLeaf<f16, [{
  1103. return AArch64_AM::getFP16Imm(Imm) != -1;
  1104. }], fpimm16XForm> {
  1105. let ParserMatchClass = FPImmOperand;
  1106. let PrintMethod = "printFPImmOperand";
  1107. }
  1108. def fpimm32 : Operand<f32>,
  1109. FPImmLeaf<f32, [{
  1110. return AArch64_AM::getFP32Imm(Imm) != -1;
  1111. }], fpimm32XForm> {
  1112. let ParserMatchClass = FPImmOperand;
  1113. let PrintMethod = "printFPImmOperand";
  1114. }
  1115. def fpimm32SIMDModImmType4 : FPImmLeaf<f32, [{
  1116. uint64_t Enc = Imm.bitcastToAPInt().getZExtValue();
  1117. return Enc != 0 && AArch64_AM::isAdvSIMDModImmType4(Enc << 32 | Enc);
  1118. }], fpimm32SIMDModImmType4XForm> {
  1119. }
  1120. def fpimm64 : Operand<f64>,
  1121. FPImmLeaf<f64, [{
  1122. return AArch64_AM::getFP64Imm(Imm) != -1;
  1123. }], fpimm64XForm> {
  1124. let ParserMatchClass = FPImmOperand;
  1125. let PrintMethod = "printFPImmOperand";
  1126. }
  1127. def fpimm8 : Operand<i32> {
  1128. let ParserMatchClass = FPImmOperand;
  1129. let PrintMethod = "printFPImmOperand";
  1130. }
  1131. def fpimm0 : FPImmLeaf<fAny, [{
  1132. return Imm.isExactlyValue(+0.0);
  1133. }]>;
  1134. def fpimm_minus0 : FPImmLeaf<fAny, [{
  1135. return Imm.isExactlyValue(-0.0);
  1136. }]>;
  1137. def fpimm_half : FPImmLeaf<fAny, [{
  1138. return Imm.isExactlyValue(+0.5);
  1139. }]>;
  1140. def fpimm_one : FPImmLeaf<fAny, [{
  1141. return Imm.isExactlyValue(+1.0);
  1142. }]>;
  1143. def fpimm_two : FPImmLeaf<fAny, [{
  1144. return Imm.isExactlyValue(+2.0);
  1145. }]>;
  1146. def gi_fpimm16 : GICustomOperandRenderer<"renderFPImm16">,
  1147. GISDNodeXFormEquiv<fpimm16XForm>;
  1148. def gi_fpimm32 : GICustomOperandRenderer<"renderFPImm32">,
  1149. GISDNodeXFormEquiv<fpimm32XForm>;
  1150. def gi_fpimm64 : GICustomOperandRenderer<"renderFPImm64">,
  1151. GISDNodeXFormEquiv<fpimm64XForm>;
  1152. def gi_fpimm32SIMDModImmType4 :
  1153. GICustomOperandRenderer<"renderFPImm32SIMDModImmType4">,
  1154. GISDNodeXFormEquiv<fpimm32SIMDModImmType4XForm>;
  1155. // Vector lane operands
  1156. class AsmVectorIndex<int Min, int Max, string NamePrefix=""> : AsmOperandClass {
  1157. let Name = NamePrefix # "IndexRange" # Min # "_" # Max;
  1158. let DiagnosticType = "Invalid" # Name;
  1159. let PredicateMethod = "isVectorIndex<" # Min # ", " # Max # ">";
  1160. let RenderMethod = "addVectorIndexOperands";
  1161. }
  1162. class AsmVectorIndexOpnd<ValueType ty, AsmOperandClass mc>
  1163. : Operand<ty> {
  1164. let ParserMatchClass = mc;
  1165. let PrintMethod = "printVectorIndex";
  1166. }
  1167. multiclass VectorIndex<ValueType ty, AsmOperandClass mc, code pred> {
  1168. def "" : AsmVectorIndexOpnd<ty, mc>, ImmLeaf<ty, pred>;
  1169. def _timm : AsmVectorIndexOpnd<ty, mc>, TImmLeaf<ty, pred>;
  1170. }
  1171. def VectorIndex0Operand : AsmVectorIndex<0, 0>;
  1172. def VectorIndex1Operand : AsmVectorIndex<1, 1>;
  1173. def VectorIndexBOperand : AsmVectorIndex<0, 15>;
  1174. def VectorIndexHOperand : AsmVectorIndex<0, 7>;
  1175. def VectorIndexSOperand : AsmVectorIndex<0, 3>;
  1176. def VectorIndexDOperand : AsmVectorIndex<0, 1>;
  1177. let OperandNamespace = "AArch64" in {
  1178. let OperandType = "OPERAND_IMPLICIT_IMM_0" in {
  1179. defm VectorIndex0 : VectorIndex<i64, VectorIndex0Operand,
  1180. [{ return ((uint64_t)Imm) == 0; }]>;
  1181. }
  1182. }
  1183. defm VectorIndex1 : VectorIndex<i64, VectorIndex1Operand,
  1184. [{ return ((uint64_t)Imm) == 1; }]>;
  1185. defm VectorIndexB : VectorIndex<i64, VectorIndexBOperand,
  1186. [{ return ((uint64_t)Imm) < 16; }]>;
  1187. defm VectorIndexH : VectorIndex<i64, VectorIndexHOperand,
  1188. [{ return ((uint64_t)Imm) < 8; }]>;
  1189. defm VectorIndexS : VectorIndex<i64, VectorIndexSOperand,
  1190. [{ return ((uint64_t)Imm) < 4; }]>;
  1191. defm VectorIndexD : VectorIndex<i64, VectorIndexDOperand,
  1192. [{ return ((uint64_t)Imm) < 2; }]>;
  1193. defm VectorIndex132b : VectorIndex<i32, VectorIndex1Operand,
  1194. [{ return ((uint64_t)Imm) == 1; }]>;
  1195. defm VectorIndexB32b : VectorIndex<i32, VectorIndexBOperand,
  1196. [{ return ((uint64_t)Imm) < 16; }]>;
  1197. defm VectorIndexH32b : VectorIndex<i32, VectorIndexHOperand,
  1198. [{ return ((uint64_t)Imm) < 8; }]>;
  1199. defm VectorIndexS32b : VectorIndex<i32, VectorIndexSOperand,
  1200. [{ return ((uint64_t)Imm) < 4; }]>;
  1201. defm VectorIndexD32b : VectorIndex<i32, VectorIndexDOperand,
  1202. [{ return ((uint64_t)Imm) < 2; }]>;
  1203. def SVEVectorIndexExtDupBOperand : AsmVectorIndex<0, 63, "SVE">;
  1204. def SVEVectorIndexExtDupHOperand : AsmVectorIndex<0, 31, "SVE">;
  1205. def SVEVectorIndexExtDupSOperand : AsmVectorIndex<0, 15, "SVE">;
  1206. def SVEVectorIndexExtDupDOperand : AsmVectorIndex<0, 7, "SVE">;
  1207. def SVEVectorIndexExtDupQOperand : AsmVectorIndex<0, 3, "SVE">;
  1208. defm sve_elm_idx_extdup_b
  1209. : VectorIndex<i64, SVEVectorIndexExtDupBOperand,
  1210. [{ return ((uint64_t)Imm) < 64; }]>;
  1211. defm sve_elm_idx_extdup_h
  1212. : VectorIndex<i64, SVEVectorIndexExtDupHOperand,
  1213. [{ return ((uint64_t)Imm) < 32; }]>;
  1214. defm sve_elm_idx_extdup_s
  1215. : VectorIndex<i64, SVEVectorIndexExtDupSOperand,
  1216. [{ return ((uint64_t)Imm) < 16; }]>;
  1217. defm sve_elm_idx_extdup_d
  1218. : VectorIndex<i64, SVEVectorIndexExtDupDOperand,
  1219. [{ return ((uint64_t)Imm) < 8; }]>;
  1220. defm sve_elm_idx_extdup_q
  1221. : VectorIndex<i64, SVEVectorIndexExtDupQOperand,
  1222. [{ return ((uint64_t)Imm) < 4; }]>;
  1223. def sme_elm_idx0_0 : Operand<i32>, TImmLeaf<i32, [{
  1224. return ((uint32_t)Imm) == 0;
  1225. }]> {
  1226. let ParserMatchClass = Imm0_0Operand;
  1227. let PrintMethod = "printMatrixIndex";
  1228. let OperandNamespace = "AArch64";
  1229. let OperandType = "OPERAND_IMPLICIT_IMM_0";
  1230. }
  1231. def sme_elm_idx0_1 : Operand<i32>, TImmLeaf<i32, [{
  1232. return ((uint32_t)Imm) <= 1;
  1233. }]> {
  1234. let ParserMatchClass = Imm0_1Operand;
  1235. let PrintMethod = "printMatrixIndex";
  1236. }
  1237. def sme_elm_idx0_3 : Operand<i32>, TImmLeaf<i32, [{
  1238. return ((uint32_t)Imm) <= 3;
  1239. }]> {
  1240. let ParserMatchClass = Imm0_3Operand;
  1241. let PrintMethod = "printMatrixIndex";
  1242. }
  1243. def sme_elm_idx0_7 : Operand<i32>, TImmLeaf<i32, [{
  1244. return ((uint32_t)Imm) <= 7;
  1245. }]> {
  1246. let ParserMatchClass = Imm0_7Operand;
  1247. let PrintMethod = "printMatrixIndex";
  1248. }
  1249. def sme_elm_idx0_15 : Operand<i32>, TImmLeaf<i32, [{
  1250. return ((uint32_t)Imm) <= 15;
  1251. }]> {
  1252. let ParserMatchClass = Imm0_15Operand;
  1253. let PrintMethod = "printMatrixIndex";
  1254. }
  1255. // SME2 vector select offset operands
  1256. // uimm3s8 predicate
  1257. // True if the immediate is a multiple of 8 in the range [0,56].
  1258. def UImm3s8Operand : UImmScaledMemoryIndexed<3, 8>;
  1259. def uimm3s8 : Operand<i64>, ImmLeaf<i64,
  1260. [{ return Imm >= 0 && Imm <= 56 && ((Imm % 8) == 0); }], UImmS8XForm> {
  1261. let PrintMethod = "printVectorIndex<8>";
  1262. let ParserMatchClass = UImm3s8Operand;
  1263. }
  1264. class UImmScaledMemoryIndexedRange<int Width, int Scale, int OffsetVal> : AsmOperandClass {
  1265. let Name = "UImm" # Width # "s" # Scale # "Range";
  1266. let DiagnosticType = "InvalidMemoryIndexedRange" # Scale # "UImm" # Width;
  1267. let RenderMethod = "addImmScaledRangeOperands<" # Scale # ">";
  1268. let PredicateMethod = "isUImmScaled<" # Width # ", " # Scale # ", " # OffsetVal # ", /*IsRange=*/true>";
  1269. let ParserMethod = "tryParseImmRange";
  1270. }
  1271. // Implicit immediate ranges 0:1 and 0:3, scale has no meaning
  1272. // since the immediate is zero
  1273. def UImm0s2RangeOperand : UImmScaledMemoryIndexedRange<0, 2, 1>;
  1274. def UImm0s4RangeOperand : UImmScaledMemoryIndexedRange<0, 4, 3>;
  1275. def UImm1s2RangeOperand : UImmScaledMemoryIndexedRange<1, 2, 1>;
  1276. def UImm1s4RangeOperand : UImmScaledMemoryIndexedRange<1, 4, 3>;
  1277. def UImm2s2RangeOperand : UImmScaledMemoryIndexedRange<2, 2, 1>;
  1278. def UImm2s4RangeOperand : UImmScaledMemoryIndexedRange<2, 4, 3>;
  1279. def UImm3s2RangeOperand : UImmScaledMemoryIndexedRange<3, 2, 1>;
  1280. def uimm0s2range : Operand<i64>, ImmLeaf<i64,
  1281. [{ return Imm == 0; }], UImmS1XForm> {
  1282. let PrintMethod = "printImmRangeScale<2, 1>";
  1283. let ParserMatchClass = UImm0s2RangeOperand;
  1284. let OperandNamespace = "AArch64";
  1285. let OperandType = "OPERAND_IMPLICIT_IMM_0";
  1286. }
  1287. def uimm0s4range : Operand<i64>, ImmLeaf<i64,
  1288. [{ return Imm == 0; }], UImmS1XForm> {
  1289. let PrintMethod = "printImmRangeScale<4, 3>";
  1290. let ParserMatchClass = UImm0s4RangeOperand;
  1291. let OperandNamespace = "AArch64";
  1292. let OperandType = "OPERAND_IMPLICIT_IMM_0";
  1293. }
  1294. def uimm1s2range : Operand<i64>, ImmLeaf<i64,
  1295. [{ return Imm >= 0 && Imm <= 2 && ((Imm % 2) == 0); }], UImmS2XForm> {
  1296. let PrintMethod = "printImmRangeScale<2, 1>";
  1297. let ParserMatchClass = UImm1s2RangeOperand;
  1298. }
  1299. def uimm1s4range : Operand<i64>, ImmLeaf<i64,
  1300. [{ return Imm >= 0 && Imm <= 4 && ((Imm % 4) == 0); }], UImmS4XForm> {
  1301. let PrintMethod = "printImmRangeScale<4, 3>";
  1302. let ParserMatchClass = UImm1s4RangeOperand;
  1303. }
  1304. def uimm2s2range : Operand<i64>, ImmLeaf<i64,
  1305. [{ return Imm >= 0 && Imm <= 6 && ((Imm % 2) == 0); }], UImmS2XForm> {
  1306. let PrintMethod = "printImmRangeScale<2, 1>";
  1307. let ParserMatchClass = UImm2s2RangeOperand;
  1308. }
  1309. def uimm2s4range : Operand<i64>, ImmLeaf<i64,
  1310. [{ return Imm >= 0 && Imm <= 12 && ((Imm % 4) == 0); }], UImmS4XForm> {
  1311. let PrintMethod = "printImmRangeScale<4, 3>";
  1312. let ParserMatchClass = UImm2s4RangeOperand;
  1313. }
  1314. def uimm3s2range : Operand<i64>, ImmLeaf<i64,
  1315. [{ return Imm >= 0 && Imm <= 14 && ((Imm % 2) == 0); }], UImmS2XForm> {
  1316. let PrintMethod = "printImmRangeScale<2, 1>";
  1317. let ParserMatchClass = UImm3s2RangeOperand;
  1318. }
  1319. // 8-bit immediate for AdvSIMD where 64-bit values of the form:
  1320. // aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
  1321. // are encoded as the eight bit value 'abcdefgh'.
  1322. def simdimmtype10 : Operand<i32>,
  1323. FPImmLeaf<f64, [{
  1324. return AArch64_AM::isAdvSIMDModImmType10(
  1325. Imm.bitcastToAPInt().getZExtValue());
  1326. }], SDNodeXForm<fpimm, [{
  1327. APFloat InVal = N->getValueAPF();
  1328. uint32_t enc = AArch64_AM::encodeAdvSIMDModImmType10(N->getValueAPF()
  1329. .bitcastToAPInt()
  1330. .getZExtValue());
  1331. return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
  1332. }]>> {
  1333. let ParserMatchClass = SIMDImmType10Operand;
  1334. let PrintMethod = "printSIMDType10Operand";
  1335. }
  1336. //---
  1337. // System management
  1338. //---
  1339. // Base encoding for system instruction operands.
  1340. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  1341. class BaseSystemI<bit L, dag oops, dag iops, string asm, string operands,
  1342. list<dag> pattern = []>
  1343. : I<oops, iops, asm, operands, "", pattern> {
  1344. let Inst{31-22} = 0b1101010100;
  1345. let Inst{21} = L;
  1346. }
  1347. // System instructions which do not have an Rt register.
  1348. class SimpleSystemI<bit L, dag iops, string asm, string operands,
  1349. list<dag> pattern = []>
  1350. : BaseSystemI<L, (outs), iops, asm, operands, pattern> {
  1351. let Inst{4-0} = 0b11111;
  1352. }
  1353. // System instructions which have an Rt register.
  1354. class RtSystemI<bit L, dag oops, dag iops, string asm, string operands,
  1355. list<dag> pattern = []>
  1356. : BaseSystemI<L, oops, iops, asm, operands, pattern>,
  1357. Sched<[WriteSys]> {
  1358. bits<5> Rt;
  1359. let Inst{4-0} = Rt;
  1360. }
  1361. // System instructions for transactional memory extension
  1362. class TMBaseSystemI<bit L, bits<4> CRm, bits<3> op2, dag oops, dag iops,
  1363. string asm, string operands, list<dag> pattern>
  1364. : BaseSystemI<L, oops, iops, asm, operands, pattern>,
  1365. Sched<[WriteSys]> {
  1366. let Inst{20-12} = 0b000110011;
  1367. let Inst{11-8} = CRm;
  1368. let Inst{7-5} = op2;
  1369. let DecoderMethod = "";
  1370. let mayLoad = 1;
  1371. let mayStore = 1;
  1372. }
  1373. // System instructions for transactional memory - single input operand
  1374. class TMSystemI<bits<4> CRm, string asm, list<dag> pattern>
  1375. : TMBaseSystemI<0b1, CRm, 0b011,
  1376. (outs GPR64:$Rt), (ins), asm, "\t$Rt", pattern> {
  1377. bits<5> Rt;
  1378. let Inst{4-0} = Rt;
  1379. }
  1380. // System instructions that pass a register argument
  1381. // This class assumes the register is for input rather than output.
  1382. class RegInputSystemI<bits<4> CRm, bits<3> Op2, string asm,
  1383. list<dag> pattern = []>
  1384. : RtSystemI<0, (outs), (ins GPR64:$Rt), asm, "\t$Rt", pattern> {
  1385. let Inst{20-12} = 0b000110001;
  1386. let Inst{11-8} = CRm;
  1387. let Inst{7-5} = Op2;
  1388. }
  1389. // System instructions for transactional memory - no operand
  1390. class TMSystemINoOperand<bits<4> CRm, string asm, list<dag> pattern>
  1391. : TMBaseSystemI<0b0, CRm, 0b011, (outs), (ins), asm, "", pattern> {
  1392. let Inst{4-0} = 0b11111;
  1393. }
  1394. // System instructions for exit from transactions
  1395. class TMSystemException<bits<3> op1, string asm, list<dag> pattern>
  1396. : I<(outs), (ins timm64_0_65535:$imm), asm, "\t$imm", "", pattern>,
  1397. Sched<[WriteSys]> {
  1398. bits<16> imm;
  1399. let Inst{31-24} = 0b11010100;
  1400. let Inst{23-21} = op1;
  1401. let Inst{20-5} = imm;
  1402. let Inst{4-0} = 0b00000;
  1403. }
  1404. // Hint instructions that take both a CRm and a 3-bit immediate.
  1405. // NOTE: ideally, this would have mayStore = 0, mayLoad = 0, but we cannot
  1406. // model patterns with sufficiently fine granularity
  1407. let mayStore = 1, mayLoad = 1, hasSideEffects = 1 in
  1408. class HintI<string mnemonic>
  1409. : SimpleSystemI<0, (ins imm0_127:$imm), mnemonic#"\t$imm", "",
  1410. [(int_aarch64_hint imm0_127:$imm)]>,
  1411. Sched<[WriteHint]> {
  1412. bits <7> imm;
  1413. let Inst{20-12} = 0b000110010;
  1414. let Inst{11-5} = imm;
  1415. }
  1416. // System instructions taking a single literal operand which encodes into
  1417. // CRm. op2 differentiates the opcodes.
  1418. def BarrierAsmOperand : AsmOperandClass {
  1419. let Name = "Barrier";
  1420. let ParserMethod = "tryParseBarrierOperand";
  1421. }
  1422. def barrier_op : Operand<i32> {
  1423. let PrintMethod = "printBarrierOption";
  1424. let ParserMatchClass = BarrierAsmOperand;
  1425. }
  1426. def BarriernXSAsmOperand : AsmOperandClass {
  1427. let Name = "BarriernXS";
  1428. let ParserMethod = "tryParseBarriernXSOperand";
  1429. }
  1430. def barrier_nxs_op : Operand<i32> {
  1431. let PrintMethod = "printBarriernXSOption";
  1432. let ParserMatchClass = BarriernXSAsmOperand;
  1433. }
  1434. class CRmSystemI<Operand crmtype, bits<3> opc, string asm,
  1435. list<dag> pattern = []>
  1436. : SimpleSystemI<0, (ins crmtype:$CRm), asm, "\t$CRm", pattern>,
  1437. Sched<[WriteBarrier]> {
  1438. bits<4> CRm;
  1439. let Inst{20-12} = 0b000110011;
  1440. let Inst{11-8} = CRm;
  1441. let Inst{7-5} = opc;
  1442. }
  1443. class SystemNoOperands<bits<3> op2, string asm, list<dag> pattern = []>
  1444. : SimpleSystemI<0, (ins), asm, "", pattern>,
  1445. Sched<[WriteHint]> {
  1446. bits<4> CRm;
  1447. let CRm = 0b0011;
  1448. let Inst{31-12} = 0b11010101000000110010;
  1449. let Inst{11-8} = CRm;
  1450. let Inst{7-5} = op2;
  1451. let Inst{4-0} = 0b11111;
  1452. }
  1453. // MRS/MSR system instructions. These have different operand classes because
  1454. // a different subset of registers can be accessed through each instruction.
  1455. def MRSSystemRegisterOperand : AsmOperandClass {
  1456. let Name = "MRSSystemRegister";
  1457. let ParserMethod = "tryParseSysReg";
  1458. let DiagnosticType = "MRS";
  1459. }
  1460. // concatenation of op0, op1, CRn, CRm, op2. 16-bit immediate.
  1461. def mrs_sysreg_op : Operand<i32> {
  1462. let ParserMatchClass = MRSSystemRegisterOperand;
  1463. let DecoderMethod = "DecodeMRSSystemRegister";
  1464. let PrintMethod = "printMRSSystemRegister";
  1465. }
  1466. def MSRSystemRegisterOperand : AsmOperandClass {
  1467. let Name = "MSRSystemRegister";
  1468. let ParserMethod = "tryParseSysReg";
  1469. let DiagnosticType = "MSR";
  1470. }
  1471. def msr_sysreg_op : Operand<i32> {
  1472. let ParserMatchClass = MSRSystemRegisterOperand;
  1473. let DecoderMethod = "DecodeMSRSystemRegister";
  1474. let PrintMethod = "printMSRSystemRegister";
  1475. }
  1476. def PSBHintOperand : AsmOperandClass {
  1477. let Name = "PSBHint";
  1478. let ParserMethod = "tryParsePSBHint";
  1479. }
  1480. def psbhint_op : Operand<i32> {
  1481. let ParserMatchClass = PSBHintOperand;
  1482. let PrintMethod = "printPSBHintOp";
  1483. let MCOperandPredicate = [{
  1484. // Check, if operand is valid, to fix exhaustive aliasing in disassembly.
  1485. // "psb" is an alias to "hint" only for certain values of CRm:Op2 fields.
  1486. if (!MCOp.isImm())
  1487. return false;
  1488. return AArch64PSBHint::lookupPSBByEncoding(MCOp.getImm()) != nullptr;
  1489. }];
  1490. }
  1491. def BTIHintOperand : AsmOperandClass {
  1492. let Name = "BTIHint";
  1493. let ParserMethod = "tryParseBTIHint";
  1494. }
  1495. def btihint_op : Operand<i32> {
  1496. let ParserMatchClass = BTIHintOperand;
  1497. let PrintMethod = "printBTIHintOp";
  1498. let MCOperandPredicate = [{
  1499. // "bti" is an alias to "hint" only for certain values of CRm:Op2 fields.
  1500. if (!MCOp.isImm())
  1501. return false;
  1502. return AArch64BTIHint::lookupBTIByEncoding(MCOp.getImm() ^ 32) != nullptr;
  1503. }];
  1504. }
  1505. class MRSI : RtSystemI<1, (outs GPR64:$Rt), (ins mrs_sysreg_op:$systemreg),
  1506. "mrs", "\t$Rt, $systemreg"> {
  1507. bits<16> systemreg;
  1508. let Inst{20-5} = systemreg;
  1509. let DecoderNamespace = "Fallback";
  1510. // The MRS is set as a NZCV setting instruction. Not all MRS instructions
  1511. // require doing this. The alternative was to explicitly model each one, but
  1512. // it feels like it is unnecessary because it seems there are no negative
  1513. // consequences setting these flags for all.
  1514. let Defs = [NZCV];
  1515. }
  1516. // FIXME: Some of these def NZCV, others don't. Best way to model that?
  1517. // Explicitly modeling each of the system register as a register class
  1518. // would do it, but feels like overkill at this point.
  1519. class MSRI : RtSystemI<0, (outs), (ins msr_sysreg_op:$systemreg, GPR64:$Rt),
  1520. "msr", "\t$systemreg, $Rt"> {
  1521. bits<16> systemreg;
  1522. let Inst{20-5} = systemreg;
  1523. let DecoderNamespace = "Fallback";
  1524. }
  1525. def SystemPStateFieldWithImm0_15Operand : AsmOperandClass {
  1526. let Name = "SystemPStateFieldWithImm0_15";
  1527. let ParserMethod = "tryParseSysReg";
  1528. }
  1529. def pstatefield4_op : Operand<i32> {
  1530. let ParserMatchClass = SystemPStateFieldWithImm0_15Operand;
  1531. let PrintMethod = "printSystemPStateField";
  1532. let MCOperandPredicate = [{
  1533. if (!MCOp.isImm())
  1534. return false;
  1535. return AArch64SVCR::lookupPStateImm0_15ByEncoding(MCOp.getImm()) != nullptr;
  1536. }];
  1537. }
  1538. // Instructions to modify PSTATE, no input reg
  1539. let Defs = [NZCV] in
  1540. class PstateWriteSimple<dag iops, string asm, string operands>
  1541. : SimpleSystemI<0, iops, asm, operands> {
  1542. let Inst{20-19} = 0b00;
  1543. let Inst{15-12} = 0b0100;
  1544. }
  1545. class MSRpstateImm0_15
  1546. : PstateWriteSimple<(ins pstatefield4_op:$pstatefield, imm0_15:$imm), "msr",
  1547. "\t$pstatefield, $imm">,
  1548. Sched<[WriteSys]> {
  1549. bits<6> pstatefield;
  1550. bits<4> imm;
  1551. let Inst{18-16} = pstatefield{5-3};
  1552. let Inst{11-8} = imm;
  1553. let Inst{7-5} = pstatefield{2-0};
  1554. let DecoderMethod = "DecodeSystemPStateImm0_15Instruction";
  1555. // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
  1556. // Fail the decoder should attempt to decode the instruction as MSRI.
  1557. let hasCompleteDecoder = false;
  1558. }
  1559. def SystemPStateFieldWithImm0_1Operand : AsmOperandClass {
  1560. let Name = "SystemPStateFieldWithImm0_1";
  1561. let ParserMethod = "tryParseSysReg";
  1562. }
  1563. def pstatefield1_op : Operand<i32> {
  1564. let ParserMatchClass = SystemPStateFieldWithImm0_1Operand;
  1565. let PrintMethod = "printSystemPStateField";
  1566. let MCOperandPredicate = [{
  1567. if (!MCOp.isImm())
  1568. return false;
  1569. return AArch64SVCR::lookupPStateImm0_1ByEncoding(MCOp.getImm()) != nullptr;
  1570. }];
  1571. }
  1572. class MSRpstateImm0_1
  1573. : PstateWriteSimple<(ins pstatefield1_op:$pstatefield, imm0_1:$imm), "msr",
  1574. "\t$pstatefield, $imm">,
  1575. Sched<[WriteSys]> {
  1576. bits<9> pstatefield;
  1577. bit imm;
  1578. let Inst{18-16} = pstatefield{5-3};
  1579. let Inst{11-9} = pstatefield{8-6};
  1580. let Inst{8} = imm;
  1581. let Inst{7-5} = pstatefield{2-0};
  1582. let DecoderMethod = "DecodeSystemPStateImm0_1Instruction";
  1583. // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
  1584. // Fail the decoder should attempt to decode the instruction as MSRI.
  1585. let hasCompleteDecoder = false;
  1586. let DecoderNamespace = "Fallback";
  1587. }
  1588. // SYS and SYSL generic system instructions.
  1589. def SysCRAsmOperand : AsmOperandClass {
  1590. let Name = "SysCR";
  1591. let ParserMethod = "tryParseSysCROperand";
  1592. }
  1593. def sys_cr_op : Operand<i32> {
  1594. let PrintMethod = "printSysCROperand";
  1595. let ParserMatchClass = SysCRAsmOperand;
  1596. }
  1597. class SystemXtI<bit L, string asm>
  1598. : RtSystemI<L, (outs),
  1599. (ins imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2, GPR64:$Rt),
  1600. asm, "\t$op1, $Cn, $Cm, $op2, $Rt"> {
  1601. bits<3> op1;
  1602. bits<4> Cn;
  1603. bits<4> Cm;
  1604. bits<3> op2;
  1605. let Inst{20-19} = 0b01;
  1606. let Inst{18-16} = op1;
  1607. let Inst{15-12} = Cn;
  1608. let Inst{11-8} = Cm;
  1609. let Inst{7-5} = op2;
  1610. }
  1611. class SystemLXtI<bit L, string asm>
  1612. : RtSystemI<L, (outs),
  1613. (ins GPR64:$Rt, imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2),
  1614. asm, "\t$Rt, $op1, $Cn, $Cm, $op2"> {
  1615. bits<3> op1;
  1616. bits<4> Cn;
  1617. bits<4> Cm;
  1618. bits<3> op2;
  1619. let Inst{20-19} = 0b01;
  1620. let Inst{18-16} = op1;
  1621. let Inst{15-12} = Cn;
  1622. let Inst{11-8} = Cm;
  1623. let Inst{7-5} = op2;
  1624. }
  1625. def RangePrefetchOperand : AsmOperandClass {
  1626. let Name = "RangePrefetch";
  1627. let ParserMethod = "tryParseRPRFMOperand";
  1628. let PredicateMethod = "isPrefetch";
  1629. let RenderMethod = "addPrefetchOperands";
  1630. }
  1631. def rprfop : Operand<i32>, TImmLeaf<i32, [{
  1632. return (((uint32_t)Imm) <= 63);
  1633. }]> {
  1634. let PrintMethod = "printRPRFMOperand";
  1635. let ParserMatchClass = RangePrefetchOperand;
  1636. }
  1637. // Branch (register) instructions:
  1638. //
  1639. // case opc of
  1640. // 0001 blr
  1641. // 0000 br
  1642. // 0101 dret
  1643. // 0100 eret
  1644. // 0010 ret
  1645. // otherwise UNDEFINED
  1646. class BaseBranchReg<bits<4> opc, dag oops, dag iops, string asm,
  1647. string operands, list<dag> pattern>
  1648. : I<oops, iops, asm, operands, "", pattern>, Sched<[WriteBrReg]> {
  1649. let Inst{31-25} = 0b1101011;
  1650. let Inst{24-21} = opc;
  1651. let Inst{20-16} = 0b11111;
  1652. let Inst{15-10} = 0b000000;
  1653. let Inst{4-0} = 0b00000;
  1654. }
  1655. class BranchReg<bits<4> opc, string asm, list<dag> pattern>
  1656. : BaseBranchReg<opc, (outs), (ins GPR64:$Rn), asm, "\t$Rn", pattern> {
  1657. bits<5> Rn;
  1658. let Inst{9-5} = Rn;
  1659. }
  1660. let mayLoad = 0, mayStore = 0, hasSideEffects = 1, isReturn = 1 in
  1661. class SpecialReturn<bits<4> opc, string asm>
  1662. : BaseBranchReg<opc, (outs), (ins), asm, "", []> {
  1663. let Inst{9-5} = 0b11111;
  1664. }
  1665. let mayLoad = 1 in
  1666. class RCPCLoad<bits<2> sz, string asm, RegisterClass RC>
  1667. : I<(outs RC:$Rt), (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]", "", []>,
  1668. Sched<[]> {
  1669. bits<5> Rn;
  1670. bits<5> Rt;
  1671. let Inst{31-30} = sz;
  1672. let Inst{29-10} = 0b11100010111111110000;
  1673. let Inst{9-5} = Rn;
  1674. let Inst{4-0} = Rt;
  1675. }
  1676. class AuthBase<bits<1> M, dag oops, dag iops, string asm, string operands,
  1677. list<dag> pattern>
  1678. : I<oops, iops, asm, operands, "", pattern>, Sched<[]> {
  1679. let isAuthenticated = 1;
  1680. let Inst{31-25} = 0b1101011;
  1681. let Inst{20-11} = 0b1111100001;
  1682. let Inst{10} = M;
  1683. let Inst{4-0} = 0b11111;
  1684. }
  1685. class AuthBranchTwoOperands<bits<1> op, bits<1> M, string asm>
  1686. : AuthBase<M, (outs), (ins GPR64:$Rn, GPR64sp:$Rm), asm, "\t$Rn, $Rm", []> {
  1687. bits<5> Rn;
  1688. bits<5> Rm;
  1689. let Inst{24-22} = 0b100;
  1690. let Inst{21} = op;
  1691. let Inst{9-5} = Rn;
  1692. let Inst{4-0} = Rm;
  1693. }
  1694. class AuthOneOperand<bits<3> opc, bits<1> M, string asm>
  1695. : AuthBase<M, (outs), (ins GPR64:$Rn), asm, "\t$Rn", []> {
  1696. bits<5> Rn;
  1697. let Inst{24} = 0;
  1698. let Inst{23-21} = opc;
  1699. let Inst{9-5} = Rn;
  1700. }
  1701. let Uses = [LR,SP] in
  1702. class AuthReturn<bits<3> op, bits<1> M, string asm>
  1703. : AuthBase<M, (outs), (ins), asm, "", []> {
  1704. let Inst{24} = 0;
  1705. let Inst{23-21} = op;
  1706. let Inst{9-0} = 0b1111111111;
  1707. }
  1708. let mayLoad = 1 in
  1709. class BaseAuthLoad<bit M, bit W, dag oops, dag iops, string asm,
  1710. string operands, string cstr>
  1711. : I<oops, iops, asm, operands, cstr, []>, Sched<[]> {
  1712. bits<10> offset;
  1713. bits<5> Rn;
  1714. bits<5> Rt;
  1715. let isAuthenticated = 1;
  1716. let Inst{31-24} = 0b11111000;
  1717. let Inst{23} = M;
  1718. let Inst{22} = offset{9};
  1719. let Inst{21} = 1;
  1720. let Inst{20-12} = offset{8-0};
  1721. let Inst{11} = W;
  1722. let Inst{10} = 1;
  1723. let Inst{9-5} = Rn;
  1724. let Inst{4-0} = Rt;
  1725. let DecoderMethod = "DecodeAuthLoadInstruction";
  1726. }
  1727. multiclass AuthLoad<bit M, string asm, Operand opr> {
  1728. def indexed : BaseAuthLoad<M, 0, (outs GPR64:$Rt),
  1729. (ins GPR64sp:$Rn, opr:$offset),
  1730. asm, "\t$Rt, [$Rn, $offset]", "">;
  1731. def writeback : BaseAuthLoad<M, 1, (outs GPR64sp:$wback, GPR64:$Rt),
  1732. (ins GPR64sp:$Rn, opr:$offset),
  1733. asm, "\t$Rt, [$Rn, $offset]!",
  1734. "$Rn = $wback,@earlyclobber $wback">;
  1735. def : InstAlias<asm # "\t$Rt, [$Rn]",
  1736. (!cast<Instruction>(NAME # "indexed") GPR64:$Rt, GPR64sp:$Rn, 0)>;
  1737. def : InstAlias<asm # "\t$Rt, [$wback]!",
  1738. (!cast<Instruction>(NAME # "writeback") GPR64sp:$wback, GPR64:$Rt, 0), 0>;
  1739. }
  1740. //---
  1741. // Conditional branch instruction.
  1742. //---
  1743. // Condition code.
  1744. // 4-bit immediate. Pretty-printed as <cc>
  1745. def ccode : Operand<i32> {
  1746. let PrintMethod = "printCondCode";
  1747. let ParserMatchClass = CondCode;
  1748. }
  1749. def inv_ccode : Operand<i32> {
  1750. // AL and NV are invalid in the aliases which use inv_ccode
  1751. let PrintMethod = "printInverseCondCode";
  1752. let ParserMatchClass = CondCode;
  1753. let MCOperandPredicate = [{
  1754. return MCOp.isImm() &&
  1755. MCOp.getImm() != AArch64CC::AL &&
  1756. MCOp.getImm() != AArch64CC::NV;
  1757. }];
  1758. }
  1759. // Conditional branch target. 19-bit immediate. The low two bits of the target
  1760. // offset are implied zero and so are not part of the immediate.
  1761. def am_brcond : Operand<OtherVT> {
  1762. let EncoderMethod = "getCondBranchTargetOpValue";
  1763. let DecoderMethod = "DecodePCRelLabel19";
  1764. let PrintMethod = "printAlignedLabel";
  1765. let ParserMatchClass = PCRelLabel19Operand;
  1766. let OperandType = "OPERAND_PCREL";
  1767. }
  1768. class BranchCond<bit bit4, string mnemonic>
  1769. : I<(outs), (ins ccode:$cond, am_brcond:$target),
  1770. mnemonic, ".$cond\t$target", "",
  1771. [(AArch64brcond bb:$target, imm:$cond, NZCV)]>, Sched<[WriteBr]> {
  1772. let isBranch = 1;
  1773. let isTerminator = 1;
  1774. let Uses = [NZCV];
  1775. bits<4> cond;
  1776. bits<19> target;
  1777. let Inst{31-24} = 0b01010100;
  1778. let Inst{23-5} = target;
  1779. let Inst{4} = bit4;
  1780. let Inst{3-0} = cond;
  1781. }
  1782. //---
  1783. // Compare-and-branch instructions.
  1784. //---
  1785. class BaseCmpBranch<RegisterClass regtype, bit op, string asm, SDNode node>
  1786. : I<(outs), (ins regtype:$Rt, am_brcond:$target),
  1787. asm, "\t$Rt, $target", "",
  1788. [(node regtype:$Rt, bb:$target)]>,
  1789. Sched<[WriteBr]> {
  1790. let isBranch = 1;
  1791. let isTerminator = 1;
  1792. bits<5> Rt;
  1793. bits<19> target;
  1794. let Inst{30-25} = 0b011010;
  1795. let Inst{24} = op;
  1796. let Inst{23-5} = target;
  1797. let Inst{4-0} = Rt;
  1798. }
  1799. multiclass CmpBranch<bit op, string asm, SDNode node> {
  1800. def W : BaseCmpBranch<GPR32, op, asm, node> {
  1801. let Inst{31} = 0;
  1802. }
  1803. def X : BaseCmpBranch<GPR64, op, asm, node> {
  1804. let Inst{31} = 1;
  1805. }
  1806. }
  1807. //---
  1808. // Test-bit-and-branch instructions.
  1809. //---
  1810. // Test-and-branch target. 14-bit sign-extended immediate. The low two bits of
  1811. // the target offset are implied zero and so are not part of the immediate.
  1812. def am_tbrcond : Operand<OtherVT> {
  1813. let EncoderMethod = "getTestBranchTargetOpValue";
  1814. let PrintMethod = "printAlignedLabel";
  1815. let ParserMatchClass = BranchTarget14Operand;
  1816. let OperandType = "OPERAND_PCREL";
  1817. }
  1818. // AsmOperand classes to emit (or not) special diagnostics
  1819. def TBZImm0_31Operand : AsmOperandClass {
  1820. let Name = "TBZImm0_31";
  1821. let PredicateMethod = "isImmInRange<0,31>";
  1822. let RenderMethod = "addImmOperands";
  1823. }
  1824. def TBZImm32_63Operand : AsmOperandClass {
  1825. let Name = "Imm32_63";
  1826. let PredicateMethod = "isImmInRange<32,63>";
  1827. let DiagnosticType = "InvalidImm0_63";
  1828. let RenderMethod = "addImmOperands";
  1829. }
  1830. class tbz_imm0_31<AsmOperandClass matcher> : Operand<i64>, ImmLeaf<i64, [{
  1831. return (((uint32_t)Imm) < 32);
  1832. }]> {
  1833. let ParserMatchClass = matcher;
  1834. }
  1835. def tbz_imm0_31_diag : tbz_imm0_31<Imm0_31Operand>;
  1836. def tbz_imm0_31_nodiag : tbz_imm0_31<TBZImm0_31Operand>;
  1837. def tbz_imm32_63 : Operand<i64>, ImmLeaf<i64, [{
  1838. return (((uint32_t)Imm) > 31) && (((uint32_t)Imm) < 64);
  1839. }]> {
  1840. let ParserMatchClass = TBZImm32_63Operand;
  1841. }
  1842. class BaseTestBranch<RegisterClass regtype, Operand immtype,
  1843. bit op, string asm, SDNode node>
  1844. : I<(outs), (ins regtype:$Rt, immtype:$bit_off, am_tbrcond:$target),
  1845. asm, "\t$Rt, $bit_off, $target", "",
  1846. [(node regtype:$Rt, immtype:$bit_off, bb:$target)]>,
  1847. Sched<[WriteBr]> {
  1848. let isBranch = 1;
  1849. let isTerminator = 1;
  1850. bits<5> Rt;
  1851. bits<6> bit_off;
  1852. bits<14> target;
  1853. let Inst{30-25} = 0b011011;
  1854. let Inst{24} = op;
  1855. let Inst{23-19} = bit_off{4-0};
  1856. let Inst{18-5} = target;
  1857. let Inst{4-0} = Rt;
  1858. let DecoderMethod = "DecodeTestAndBranch";
  1859. }
  1860. multiclass TestBranch<bit op, string asm, SDNode node> {
  1861. def W : BaseTestBranch<GPR32, tbz_imm0_31_diag, op, asm, node> {
  1862. let Inst{31} = 0;
  1863. }
  1864. def X : BaseTestBranch<GPR64, tbz_imm32_63, op, asm, node> {
  1865. let Inst{31} = 1;
  1866. }
  1867. // Alias X-reg with 0-31 imm to W-Reg.
  1868. def : InstAlias<asm # "\t$Rd, $imm, $target",
  1869. (!cast<Instruction>(NAME#"W") GPR32as64:$Rd,
  1870. tbz_imm0_31_nodiag:$imm, am_tbrcond:$target), 0>;
  1871. def : Pat<(node GPR64:$Rn, tbz_imm0_31_diag:$imm, bb:$target),
  1872. (!cast<Instruction>(NAME#"W") (EXTRACT_SUBREG GPR64:$Rn, sub_32),
  1873. tbz_imm0_31_diag:$imm, bb:$target)>;
  1874. }
  1875. //---
  1876. // Unconditional branch (immediate) instructions.
  1877. //---
  1878. def am_b_target : Operand<OtherVT> {
  1879. let EncoderMethod = "getBranchTargetOpValue";
  1880. let PrintMethod = "printAlignedLabel";
  1881. let ParserMatchClass = BranchTarget26Operand;
  1882. let OperandType = "OPERAND_PCREL";
  1883. }
  1884. def am_bl_target : Operand<i64> {
  1885. let EncoderMethod = "getBranchTargetOpValue";
  1886. let PrintMethod = "printAlignedLabel";
  1887. let ParserMatchClass = BranchTarget26Operand;
  1888. let OperandType = "OPERAND_PCREL";
  1889. }
  1890. class BImm<bit op, dag iops, string asm, list<dag> pattern>
  1891. : I<(outs), iops, asm, "\t$addr", "", pattern>, Sched<[WriteBr]> {
  1892. bits<26> addr;
  1893. let Inst{31} = op;
  1894. let Inst{30-26} = 0b00101;
  1895. let Inst{25-0} = addr;
  1896. let DecoderMethod = "DecodeUnconditionalBranch";
  1897. }
  1898. class BranchImm<bit op, string asm, list<dag> pattern>
  1899. : BImm<op, (ins am_b_target:$addr), asm, pattern>;
  1900. class CallImm<bit op, string asm, list<dag> pattern>
  1901. : BImm<op, (ins am_bl_target:$addr), asm, pattern>;
  1902. //---
  1903. // Basic one-operand data processing instructions.
  1904. //---
  1905. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  1906. class BaseOneOperandData<bit sf, bit S, bits<5> opc2, bits<6> opc,
  1907. RegisterClass regtype, string asm,
  1908. SDPatternOperator node>
  1909. : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
  1910. [(set regtype:$Rd, (node regtype:$Rn))]>,
  1911. Sched<[WriteI, ReadI]> {
  1912. bits<5> Rd;
  1913. bits<5> Rn;
  1914. let Inst{31} = sf;
  1915. let Inst{30} = 0b1;
  1916. let Inst{29} = S;
  1917. let Inst{28-21} = 0b11010110;
  1918. let Inst{20-16} = opc2;
  1919. let Inst{15-10} = opc;
  1920. let Inst{9-5} = Rn;
  1921. let Inst{4-0} = Rd;
  1922. }
  1923. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  1924. multiclass OneOperandData<bits<6> opc, string asm,
  1925. SDPatternOperator node = null_frag> {
  1926. def Wr : BaseOneOperandData<0b0, 0b0, 0b00000, opc, GPR32, asm, node>;
  1927. def Xr : BaseOneOperandData<0b1, 0b0, 0b00000, opc, GPR64, asm, node>;
  1928. }
  1929. class OneWRegData<bits<6> opc, string asm, SDPatternOperator node>
  1930. : BaseOneOperandData<0b0, 0b0, 0b00000, opc, GPR32, asm, node>;
  1931. class OneXRegData<bits<6> opc, string asm, SDPatternOperator node>
  1932. : BaseOneOperandData<0b1, 0b0, 0b00000, opc, GPR64, asm, node>;
  1933. class SignAuthOneData<bits<3> opcode_prefix, bits<2> opcode, string asm,
  1934. SDPatternOperator op>
  1935. : I<(outs GPR64:$dst), (ins GPR64:$Rd, GPR64sp:$Rn), asm, "\t$Rd, $Rn",
  1936. "$dst = $Rd", [(set GPR64:$dst, (op GPR64:$Rd, opcode, GPR64sp:$Rn))]>,
  1937. Sched<[WriteI, ReadI]> {
  1938. bits<5> Rd;
  1939. bits<5> Rn;
  1940. let Inst{31-15} = 0b11011010110000010;
  1941. let Inst{14-12} = opcode_prefix;
  1942. let Inst{11-10} = opcode;
  1943. let Inst{9-5} = Rn;
  1944. let Inst{4-0} = Rd;
  1945. }
  1946. class SignAuthZero<bits<3> opcode_prefix, bits<2> opcode, string asm,
  1947. SDPatternOperator op>
  1948. : I<(outs GPR64:$dst), (ins GPR64:$Rd), asm, "\t$Rd", "$dst = $Rd",
  1949. [(set GPR64:$dst, (op GPR64:$Rd, opcode, (i64 0)))]>,
  1950. Sched<[]> {
  1951. bits<5> Rd;
  1952. let Inst{31-15} = 0b11011010110000010;
  1953. let Inst{14-12} = opcode_prefix;
  1954. let Inst{11-10} = opcode;
  1955. let Inst{9-5} = 0b11111;
  1956. let Inst{4-0} = Rd;
  1957. }
  1958. class SignAuthTwoOperand<bits<4> opc, string asm,
  1959. SDPatternOperator OpNode>
  1960. : I<(outs GPR64:$Rd), (ins GPR64:$Rn, GPR64sp:$Rm),
  1961. asm, "\t$Rd, $Rn, $Rm", "",
  1962. [(set GPR64:$Rd, (OpNode GPR64:$Rn, GPR64sp:$Rm))]>,
  1963. Sched<[WriteI, ReadI, ReadI]> {
  1964. bits<5> Rd;
  1965. bits<5> Rn;
  1966. bits<5> Rm;
  1967. let Inst{31-21} = 0b10011010110;
  1968. let Inst{20-16} = Rm;
  1969. let Inst{15-14} = 0b00;
  1970. let Inst{13-10} = opc;
  1971. let Inst{9-5} = Rn;
  1972. let Inst{4-0} = Rd;
  1973. }
  1974. class ClearAuth<bits<1> data, string asm>
  1975. : I<(outs GPR64:$Rd), (ins GPR64:$Rn), asm, "\t$Rd", "$Rd = $Rn", []>, Sched<[]> {
  1976. bits<5> Rd;
  1977. let Inst{31-11} = 0b110110101100000101000;
  1978. let Inst{10} = data;
  1979. let Inst{9-5} = 0b11111;
  1980. let Inst{4-0} = Rd;
  1981. }
  1982. // Base class for the Armv8.4-A 8 and 16-bit flag manipulation instructions
  1983. class BaseFlagManipulation<bit sf, bit sz, dag iops, string asm, string ops>
  1984. : I<(outs), iops, asm, ops, "", []>,
  1985. Sched<[WriteI, ReadI, ReadI]> {
  1986. let Uses = [NZCV];
  1987. let Defs = [NZCV];
  1988. bits<5> Rn;
  1989. let Inst{31} = sf;
  1990. let Inst{30-15} = 0b0111010000000000;
  1991. let Inst{14} = sz;
  1992. let Inst{13-10} = 0b0010;
  1993. let Inst{9-5} = Rn;
  1994. let Inst{4-0} = 0b01101;
  1995. }
  1996. class FlagRotate<dag iops, string asm, string ops>
  1997. : BaseFlagManipulation<0b1, 0b0, iops, asm, ops> {
  1998. bits<6> imm;
  1999. bits<4> mask;
  2000. let Inst{20-15} = imm;
  2001. let Inst{13-10} = 0b0001;
  2002. let Inst{4} = 0b0;
  2003. let Inst{3-0} = mask;
  2004. }
  2005. //---
  2006. // Basic two-operand data processing instructions.
  2007. //---
  2008. class BaseBaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
  2009. list<dag> pattern>
  2010. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
  2011. asm, "\t$Rd, $Rn, $Rm", "", pattern>,
  2012. Sched<[WriteI, ReadI, ReadI]> {
  2013. let Uses = [NZCV];
  2014. bits<5> Rd;
  2015. bits<5> Rn;
  2016. bits<5> Rm;
  2017. let Inst{30} = isSub;
  2018. let Inst{28-21} = 0b11010000;
  2019. let Inst{20-16} = Rm;
  2020. let Inst{15-10} = 0;
  2021. let Inst{9-5} = Rn;
  2022. let Inst{4-0} = Rd;
  2023. }
  2024. class BaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
  2025. SDNode OpNode>
  2026. : BaseBaseAddSubCarry<isSub, regtype, asm,
  2027. [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV))]>;
  2028. class BaseAddSubCarrySetFlags<bit isSub, RegisterClass regtype, string asm,
  2029. SDNode OpNode>
  2030. : BaseBaseAddSubCarry<isSub, regtype, asm,
  2031. [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV)),
  2032. (implicit NZCV)]> {
  2033. let Defs = [NZCV];
  2034. }
  2035. multiclass AddSubCarry<bit isSub, string asm, string asm_setflags,
  2036. SDNode OpNode, SDNode OpNode_setflags> {
  2037. def Wr : BaseAddSubCarry<isSub, GPR32, asm, OpNode> {
  2038. let Inst{31} = 0;
  2039. let Inst{29} = 0;
  2040. }
  2041. def Xr : BaseAddSubCarry<isSub, GPR64, asm, OpNode> {
  2042. let Inst{31} = 1;
  2043. let Inst{29} = 0;
  2044. }
  2045. // Sets flags.
  2046. def SWr : BaseAddSubCarrySetFlags<isSub, GPR32, asm_setflags,
  2047. OpNode_setflags> {
  2048. let Inst{31} = 0;
  2049. let Inst{29} = 1;
  2050. }
  2051. def SXr : BaseAddSubCarrySetFlags<isSub, GPR64, asm_setflags,
  2052. OpNode_setflags> {
  2053. let Inst{31} = 1;
  2054. let Inst{29} = 1;
  2055. }
  2056. }
  2057. class BaseTwoOperandRegReg<bit sf, bit S, bits<6> opc, RegisterClass regtype,
  2058. string asm, SDPatternOperator OpNode,
  2059. RegisterClass in1regtype = regtype,
  2060. RegisterClass in2regtype = regtype>
  2061. : I<(outs regtype:$Rd), (ins in1regtype:$Rn, in2regtype:$Rm),
  2062. asm, "\t$Rd, $Rn, $Rm", "",
  2063. [(set regtype:$Rd, (OpNode in1regtype:$Rn, in2regtype:$Rm))]> {
  2064. bits<5> Rd;
  2065. bits<5> Rn;
  2066. bits<5> Rm;
  2067. let Inst{31} = sf;
  2068. let Inst{30} = 0b0;
  2069. let Inst{29} = S;
  2070. let Inst{28-21} = 0b11010110;
  2071. let Inst{20-16} = Rm;
  2072. let Inst{15-10} = opc;
  2073. let Inst{9-5} = Rn;
  2074. let Inst{4-0} = Rd;
  2075. }
  2076. class BaseDiv<bit size, bit isSigned, RegisterClass regtype, string asm,
  2077. SDPatternOperator OpNode>
  2078. : BaseTwoOperandRegReg<size, 0b0, {0,0,0,0,1,?}, regtype, asm, OpNode> {
  2079. let Inst{10} = isSigned;
  2080. }
  2081. multiclass Div<bit isSigned, string asm, SDPatternOperator OpNode> {
  2082. def Wr : BaseDiv<0b0, isSigned, GPR32, asm, OpNode>,
  2083. Sched<[WriteID32, ReadID, ReadID]>;
  2084. def Xr : BaseDiv<0b1, isSigned, GPR64, asm, OpNode>,
  2085. Sched<[WriteID64, ReadID, ReadID]>;
  2086. }
  2087. class BaseShift<bit size, bits<2> shift_type, RegisterClass regtype, string asm,
  2088. SDPatternOperator OpNode = null_frag>
  2089. : BaseTwoOperandRegReg<size, 0b0, {0,0,1,0,?,?}, regtype, asm, OpNode>,
  2090. Sched<[WriteIS, ReadI]> {
  2091. let Inst{11-10} = shift_type;
  2092. }
  2093. multiclass Shift<bits<2> shift_type, string asm, SDNode OpNode> {
  2094. def Wr : BaseShift<0b0, shift_type, GPR32, asm>;
  2095. def Xr : BaseShift<0b1, shift_type, GPR64, asm, OpNode>;
  2096. def : Pat<(i32 (OpNode GPR32:$Rn, i64:$Rm)),
  2097. (!cast<Instruction>(NAME # "Wr") GPR32:$Rn,
  2098. (EXTRACT_SUBREG i64:$Rm, sub_32))>;
  2099. def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (zext GPR32:$Rm)))),
  2100. (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
  2101. def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (anyext GPR32:$Rm)))),
  2102. (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
  2103. def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (sext GPR32:$Rm)))),
  2104. (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
  2105. def : Pat<(i64 (OpNode GPR64:$Rn, (i64 (sext GPR32:$Rm)))),
  2106. (!cast<Instruction>(NAME # "Xr") GPR64:$Rn,
  2107. (SUBREG_TO_REG (i32 0), GPR32:$Rm, sub_32))>;
  2108. def : Pat<(i64 (OpNode GPR64:$Rn, (i64 (zext GPR32:$Rm)))),
  2109. (!cast<Instruction>(NAME # "Xr") GPR64:$Rn,
  2110. (SUBREG_TO_REG (i32 0), GPR32:$Rm, sub_32))>;
  2111. }
  2112. class ShiftAlias<string asm, Instruction inst, RegisterClass regtype>
  2113. : InstAlias<asm#"\t$dst, $src1, $src2",
  2114. (inst regtype:$dst, regtype:$src1, regtype:$src2), 0>;
  2115. class BaseMulAccum<bit isSub, bits<3> opc, RegisterClass multype,
  2116. RegisterClass addtype, string asm,
  2117. list<dag> pattern>
  2118. : I<(outs addtype:$Rd), (ins multype:$Rn, multype:$Rm, addtype:$Ra),
  2119. asm, "\t$Rd, $Rn, $Rm, $Ra", "", pattern> {
  2120. bits<5> Rd;
  2121. bits<5> Rn;
  2122. bits<5> Rm;
  2123. bits<5> Ra;
  2124. let Inst{30-24} = 0b0011011;
  2125. let Inst{23-21} = opc;
  2126. let Inst{20-16} = Rm;
  2127. let Inst{15} = isSub;
  2128. let Inst{14-10} = Ra;
  2129. let Inst{9-5} = Rn;
  2130. let Inst{4-0} = Rd;
  2131. }
  2132. multiclass MulAccum<bit isSub, string asm> {
  2133. // MADD/MSUB generation is decided by MachineCombiner.cpp
  2134. def Wrrr : BaseMulAccum<isSub, 0b000, GPR32, GPR32, asm, []>,
  2135. Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
  2136. let Inst{31} = 0;
  2137. }
  2138. def Xrrr : BaseMulAccum<isSub, 0b000, GPR64, GPR64, asm, []>,
  2139. Sched<[WriteIM64, ReadIM, ReadIM, ReadIMA]> {
  2140. let Inst{31} = 1;
  2141. }
  2142. }
  2143. class WideMulAccum<bit isSub, bits<3> opc, string asm,
  2144. SDNode AccNode, SDNode ExtNode>
  2145. : BaseMulAccum<isSub, opc, GPR32, GPR64, asm,
  2146. [(set GPR64:$Rd, (AccNode GPR64:$Ra,
  2147. (mul (ExtNode GPR32:$Rn), (ExtNode GPR32:$Rm))))]>,
  2148. Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
  2149. let Inst{31} = 1;
  2150. }
  2151. class MulHi<bits<3> opc, string asm, SDNode OpNode>
  2152. : I<(outs GPR64:$Rd), (ins GPR64:$Rn, GPR64:$Rm),
  2153. asm, "\t$Rd, $Rn, $Rm", "",
  2154. [(set GPR64:$Rd, (OpNode GPR64:$Rn, GPR64:$Rm))]>,
  2155. Sched<[WriteIM64, ReadIM, ReadIM]> {
  2156. bits<5> Rd;
  2157. bits<5> Rn;
  2158. bits<5> Rm;
  2159. let Inst{31-24} = 0b10011011;
  2160. let Inst{23-21} = opc;
  2161. let Inst{20-16} = Rm;
  2162. let Inst{15} = 0;
  2163. let Inst{9-5} = Rn;
  2164. let Inst{4-0} = Rd;
  2165. // The Ra field of SMULH and UMULH is unused: it should be assembled as 31
  2166. // (i.e. all bits 1) but is ignored by the processor.
  2167. let PostEncoderMethod = "fixMulHigh";
  2168. }
  2169. class MulAccumWAlias<string asm, Instruction inst>
  2170. : InstAlias<asm#"\t$dst, $src1, $src2",
  2171. (inst GPR32:$dst, GPR32:$src1, GPR32:$src2, WZR)>;
  2172. class MulAccumXAlias<string asm, Instruction inst>
  2173. : InstAlias<asm#"\t$dst, $src1, $src2",
  2174. (inst GPR64:$dst, GPR64:$src1, GPR64:$src2, XZR)>;
  2175. class WideMulAccumAlias<string asm, Instruction inst>
  2176. : InstAlias<asm#"\t$dst, $src1, $src2",
  2177. (inst GPR64:$dst, GPR32:$src1, GPR32:$src2, XZR)>;
  2178. class BaseCRC32<bit sf, bits<2> sz, bit C, RegisterClass StreamReg,
  2179. SDPatternOperator OpNode, string asm>
  2180. : I<(outs GPR32:$Rd), (ins GPR32:$Rn, StreamReg:$Rm),
  2181. asm, "\t$Rd, $Rn, $Rm", "",
  2182. [(set GPR32:$Rd, (OpNode GPR32:$Rn, StreamReg:$Rm))]>,
  2183. Sched<[WriteISReg, ReadI, ReadISReg]> {
  2184. bits<5> Rd;
  2185. bits<5> Rn;
  2186. bits<5> Rm;
  2187. let Inst{31} = sf;
  2188. let Inst{30-21} = 0b0011010110;
  2189. let Inst{20-16} = Rm;
  2190. let Inst{15-13} = 0b010;
  2191. let Inst{12} = C;
  2192. let Inst{11-10} = sz;
  2193. let Inst{9-5} = Rn;
  2194. let Inst{4-0} = Rd;
  2195. let Predicates = [HasCRC];
  2196. }
  2197. //---
  2198. // Address generation.
  2199. //---
  2200. class ADRI<bit page, string asm, Operand adr, list<dag> pattern>
  2201. : I<(outs GPR64:$Xd), (ins adr:$label), asm, "\t$Xd, $label", "",
  2202. pattern>,
  2203. Sched<[WriteI]> {
  2204. bits<5> Xd;
  2205. bits<21> label;
  2206. let Inst{31} = page;
  2207. let Inst{30-29} = label{1-0};
  2208. let Inst{28-24} = 0b10000;
  2209. let Inst{23-5} = label{20-2};
  2210. let Inst{4-0} = Xd;
  2211. let DecoderMethod = "DecodeAdrInstruction";
  2212. }
  2213. //---
  2214. // Move immediate.
  2215. //---
  2216. def movimm32_imm : Operand<i32> {
  2217. let ParserMatchClass = AsmImmRange<0, 65535>;
  2218. let EncoderMethod = "getMoveWideImmOpValue";
  2219. let PrintMethod = "printImm";
  2220. }
  2221. def movimm32_shift : Operand<i32> {
  2222. let PrintMethod = "printShifter";
  2223. let ParserMatchClass = MovImm32ShifterOperand;
  2224. }
  2225. def movimm64_shift : Operand<i32> {
  2226. let PrintMethod = "printShifter";
  2227. let ParserMatchClass = MovImm64ShifterOperand;
  2228. }
  2229. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2230. class BaseMoveImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
  2231. string asm>
  2232. : I<(outs regtype:$Rd), (ins movimm32_imm:$imm, shifter:$shift),
  2233. asm, "\t$Rd, $imm$shift", "", []>,
  2234. Sched<[WriteImm]> {
  2235. bits<5> Rd;
  2236. bits<16> imm;
  2237. bits<6> shift;
  2238. let Inst{30-29} = opc;
  2239. let Inst{28-23} = 0b100101;
  2240. let Inst{22-21} = shift{5-4};
  2241. let Inst{20-5} = imm;
  2242. let Inst{4-0} = Rd;
  2243. let DecoderMethod = "DecodeMoveImmInstruction";
  2244. }
  2245. multiclass MoveImmediate<bits<2> opc, string asm> {
  2246. def Wi : BaseMoveImmediate<opc, GPR32, movimm32_shift, asm> {
  2247. let Inst{31} = 0;
  2248. }
  2249. def Xi : BaseMoveImmediate<opc, GPR64, movimm64_shift, asm> {
  2250. let Inst{31} = 1;
  2251. }
  2252. }
  2253. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2254. class BaseInsertImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
  2255. string asm>
  2256. : I<(outs regtype:$Rd),
  2257. (ins regtype:$src, movimm32_imm:$imm, shifter:$shift),
  2258. asm, "\t$Rd, $imm$shift", "$src = $Rd", []>,
  2259. Sched<[WriteI, ReadI]> {
  2260. bits<5> Rd;
  2261. bits<16> imm;
  2262. bits<6> shift;
  2263. let Inst{30-29} = opc;
  2264. let Inst{28-23} = 0b100101;
  2265. let Inst{22-21} = shift{5-4};
  2266. let Inst{20-5} = imm;
  2267. let Inst{4-0} = Rd;
  2268. let DecoderMethod = "DecodeMoveImmInstruction";
  2269. }
  2270. multiclass InsertImmediate<bits<2> opc, string asm> {
  2271. def Wi : BaseInsertImmediate<opc, GPR32, movimm32_shift, asm> {
  2272. let Inst{31} = 0;
  2273. }
  2274. def Xi : BaseInsertImmediate<opc, GPR64, movimm64_shift, asm> {
  2275. let Inst{31} = 1;
  2276. }
  2277. }
  2278. //---
  2279. // Add/Subtract
  2280. //---
  2281. class BaseAddSubImm<bit isSub, bit setFlags, RegisterClass dstRegtype,
  2282. string asm_inst, string asm_ops,
  2283. dag inputs, dag pattern>
  2284. : I<(outs dstRegtype:$Rd), inputs, asm_inst, asm_ops, "", [pattern]>,
  2285. Sched<[WriteI, ReadI]> {
  2286. bits<5> Rd;
  2287. bits<5> Rn;
  2288. let Inst{30} = isSub;
  2289. let Inst{29} = setFlags;
  2290. let Inst{28-24} = 0b10001;
  2291. let Inst{9-5} = Rn;
  2292. let Inst{4-0} = Rd;
  2293. }
  2294. class AddSubImmShift<bit isSub, bit setFlags, RegisterClass dstRegtype,
  2295. RegisterClass srcRegtype, addsub_shifted_imm immtype,
  2296. string asm_inst, SDPatternOperator OpNode>
  2297. : BaseAddSubImm<isSub, setFlags, dstRegtype, asm_inst, "\t$Rd, $Rn, $imm",
  2298. (ins srcRegtype:$Rn, immtype:$imm),
  2299. (set dstRegtype:$Rd, (OpNode srcRegtype:$Rn, immtype:$imm))> {
  2300. bits<14> imm;
  2301. let Inst{23-22} = imm{13-12}; // '00' => lsl #0, '01' => lsl #12
  2302. let Inst{21-10} = imm{11-0};
  2303. let DecoderMethod = "DecodeAddSubImmShift";
  2304. }
  2305. class BaseAddSubRegPseudo<RegisterClass regtype,
  2306. SDPatternOperator OpNode>
  2307. : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
  2308. [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
  2309. Sched<[WriteI, ReadI, ReadI]>;
  2310. class BaseAddSubSReg<bit isSub, bit setFlags, RegisterClass regtype,
  2311. arith_shifted_reg shifted_regtype, string asm,
  2312. SDPatternOperator OpNode>
  2313. : I<(outs regtype:$Rd), (ins regtype:$Rn, (shifted_regtype $Rm, $shift):$Rm_and_shift),
  2314. asm, "\t$Rd, $Rn, $Rm_and_shift", "",
  2315. [(set regtype:$Rd, (OpNode regtype:$Rn, shifted_regtype:$Rm_and_shift))]>,
  2316. Sched<[WriteISReg, ReadI, ReadISReg]> {
  2317. bits<5> Rd;
  2318. bits<5> Rn;
  2319. bits<5> Rm;
  2320. bits<8> shift;
  2321. let Inst{30} = isSub;
  2322. let Inst{29} = setFlags;
  2323. let Inst{28-24} = 0b01011;
  2324. let Inst{23-22} = shift{7-6};
  2325. let Inst{21} = 0;
  2326. let Inst{20-16} = Rm;
  2327. let Inst{15-10} = shift{5-0};
  2328. let Inst{9-5} = Rn;
  2329. let Inst{4-0} = Rd;
  2330. let DecoderMethod = "DecodeThreeAddrSRegInstruction";
  2331. }
  2332. class BaseAddSubEReg<bit isSub, bit setFlags, RegisterClass dstRegtype,
  2333. RegisterClass src1Regtype, Operand src2Regtype,
  2334. string asm, SDPatternOperator OpNode>
  2335. : I<(outs dstRegtype:$Rd),
  2336. (ins src1Regtype:$Rn, (src2Regtype $Rm, $extend):$Rm_and_extend),
  2337. asm, "\t$Rd, $Rn, $Rm_and_extend", "",
  2338. [(set dstRegtype:$Rd, (OpNode src1Regtype:$Rn, src2Regtype:$Rm_and_extend))]>,
  2339. Sched<[WriteIEReg, ReadI, ReadIEReg]> {
  2340. bits<5> Rd;
  2341. bits<5> Rn;
  2342. bits<5> Rm;
  2343. bits<6> extend;
  2344. let Inst{30} = isSub;
  2345. let Inst{29} = setFlags;
  2346. let Inst{28-24} = 0b01011;
  2347. let Inst{23-21} = 0b001;
  2348. let Inst{20-16} = Rm;
  2349. let Inst{15-13} = extend{5-3};
  2350. let Inst{12-10} = extend{2-0};
  2351. let Inst{9-5} = Rn;
  2352. let Inst{4-0} = Rd;
  2353. let DecoderMethod = "DecodeAddSubERegInstruction";
  2354. }
  2355. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2356. class BaseAddSubEReg64<bit isSub, bit setFlags, RegisterClass dstRegtype,
  2357. RegisterClass src1Regtype, RegisterClass src2Regtype,
  2358. Operand ext_op, string asm>
  2359. : I<(outs dstRegtype:$Rd),
  2360. (ins src1Regtype:$Rn, src2Regtype:$Rm, ext_op:$ext),
  2361. asm, "\t$Rd, $Rn, $Rm$ext", "", []>,
  2362. Sched<[WriteIEReg, ReadI, ReadIEReg]> {
  2363. bits<5> Rd;
  2364. bits<5> Rn;
  2365. bits<5> Rm;
  2366. bits<6> ext;
  2367. let Inst{30} = isSub;
  2368. let Inst{29} = setFlags;
  2369. let Inst{28-24} = 0b01011;
  2370. let Inst{23-21} = 0b001;
  2371. let Inst{20-16} = Rm;
  2372. let Inst{15} = ext{5};
  2373. let Inst{12-10} = ext{2-0};
  2374. let Inst{9-5} = Rn;
  2375. let Inst{4-0} = Rd;
  2376. let DecoderMethod = "DecodeAddSubERegInstruction";
  2377. }
  2378. // Aliases for register+register add/subtract.
  2379. class AddSubRegAlias<string asm, Instruction inst, RegisterClass dstRegtype,
  2380. RegisterClass src1Regtype, RegisterClass src2Regtype,
  2381. int shiftExt>
  2382. : InstAlias<asm#"\t$dst, $src1, $src2",
  2383. (inst dstRegtype:$dst, src1Regtype:$src1, src2Regtype:$src2,
  2384. shiftExt)>;
  2385. multiclass AddSub<bit isSub, string mnemonic, string alias,
  2386. SDPatternOperator OpNode = null_frag> {
  2387. let hasSideEffects = 0, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
  2388. // Add/Subtract immediate
  2389. // Increase the weight of the immediate variant to try to match it before
  2390. // the extended register variant.
  2391. // We used to match the register variant before the immediate when the
  2392. // register argument could be implicitly zero-extended.
  2393. let AddedComplexity = 6 in
  2394. def Wri : AddSubImmShift<isSub, 0, GPR32sp, GPR32sp, addsub_shifted_imm32,
  2395. mnemonic, OpNode> {
  2396. let Inst{31} = 0;
  2397. }
  2398. let AddedComplexity = 6 in
  2399. def Xri : AddSubImmShift<isSub, 0, GPR64sp, GPR64sp, addsub_shifted_imm64,
  2400. mnemonic, OpNode> {
  2401. let Inst{31} = 1;
  2402. }
  2403. // Add/Subtract register - Only used for CodeGen
  2404. def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
  2405. def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
  2406. // Add/Subtract shifted register
  2407. def Wrs : BaseAddSubSReg<isSub, 0, GPR32, arith_shifted_reg32, mnemonic,
  2408. OpNode> {
  2409. let Inst{31} = 0;
  2410. }
  2411. def Xrs : BaseAddSubSReg<isSub, 0, GPR64, arith_shifted_reg64, mnemonic,
  2412. OpNode> {
  2413. let Inst{31} = 1;
  2414. }
  2415. }
  2416. // Add/Subtract extended register
  2417. let AddedComplexity = 1, hasSideEffects = 0 in {
  2418. def Wrx : BaseAddSubEReg<isSub, 0, GPR32sp, GPR32sp,
  2419. arith_extended_reg32_i32, mnemonic, OpNode> {
  2420. let Inst{31} = 0;
  2421. }
  2422. def Xrx : BaseAddSubEReg<isSub, 0, GPR64sp, GPR64sp,
  2423. arith_extended_reg32to64_i64, mnemonic, OpNode> {
  2424. let Inst{31} = 1;
  2425. }
  2426. }
  2427. def Xrx64 : BaseAddSubEReg64<isSub, 0, GPR64sp, GPR64sp, GPR64,
  2428. arith_extendlsl64, mnemonic> {
  2429. // UXTX and SXTX only.
  2430. let Inst{14-13} = 0b11;
  2431. let Inst{31} = 1;
  2432. }
  2433. // add Rd, Rb, -imm -> sub Rd, Rn, imm
  2434. def : InstSubst<alias#"\t$Rd, $Rn, $imm",
  2435. (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32sp:$Rn,
  2436. addsub_shifted_imm32_neg:$imm), 0>;
  2437. def : InstSubst<alias#"\t$Rd, $Rn, $imm",
  2438. (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64sp:$Rn,
  2439. addsub_shifted_imm64_neg:$imm), 0>;
  2440. // Register/register aliases with no shift when SP is not used.
  2441. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
  2442. GPR32, GPR32, GPR32, 0>;
  2443. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
  2444. GPR64, GPR64, GPR64, 0>;
  2445. // Register/register aliases with no shift when either the destination or
  2446. // first source register is SP.
  2447. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
  2448. GPR32sponly, GPR32sp, GPR32, 16>; // UXTW #0
  2449. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
  2450. GPR32sp, GPR32sponly, GPR32, 16>; // UXTW #0
  2451. def : AddSubRegAlias<mnemonic,
  2452. !cast<Instruction>(NAME#"Xrx64"),
  2453. GPR64sponly, GPR64sp, GPR64, 24>; // UXTX #0
  2454. def : AddSubRegAlias<mnemonic,
  2455. !cast<Instruction>(NAME#"Xrx64"),
  2456. GPR64sp, GPR64sponly, GPR64, 24>; // UXTX #0
  2457. }
  2458. multiclass AddSubS<bit isSub, string mnemonic, SDNode OpNode, string cmp,
  2459. string alias, string cmpAlias> {
  2460. let isCompare = 1, Defs = [NZCV] in {
  2461. // Add/Subtract immediate
  2462. def Wri : AddSubImmShift<isSub, 1, GPR32, GPR32sp, addsub_shifted_imm32,
  2463. mnemonic, OpNode> {
  2464. let Inst{31} = 0;
  2465. }
  2466. def Xri : AddSubImmShift<isSub, 1, GPR64, GPR64sp, addsub_shifted_imm64,
  2467. mnemonic, OpNode> {
  2468. let Inst{31} = 1;
  2469. }
  2470. // Add/Subtract register
  2471. def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
  2472. def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
  2473. // Add/Subtract shifted register
  2474. def Wrs : BaseAddSubSReg<isSub, 1, GPR32, arith_shifted_reg32, mnemonic,
  2475. OpNode> {
  2476. let Inst{31} = 0;
  2477. }
  2478. def Xrs : BaseAddSubSReg<isSub, 1, GPR64, arith_shifted_reg64, mnemonic,
  2479. OpNode> {
  2480. let Inst{31} = 1;
  2481. }
  2482. // Add/Subtract extended register
  2483. let AddedComplexity = 1 in {
  2484. def Wrx : BaseAddSubEReg<isSub, 1, GPR32, GPR32sp,
  2485. arith_extended_reg32_i32, mnemonic, OpNode> {
  2486. let Inst{31} = 0;
  2487. }
  2488. def Xrx : BaseAddSubEReg<isSub, 1, GPR64, GPR64sp,
  2489. arith_extended_reg32_i64, mnemonic, OpNode> {
  2490. let Inst{31} = 1;
  2491. }
  2492. }
  2493. def Xrx64 : BaseAddSubEReg64<isSub, 1, GPR64, GPR64sp, GPR64,
  2494. arith_extendlsl64, mnemonic> {
  2495. // UXTX and SXTX only.
  2496. let Inst{14-13} = 0b11;
  2497. let Inst{31} = 1;
  2498. }
  2499. } // Defs = [NZCV]
  2500. // Support negative immediates, e.g. adds Rd, Rn, -imm -> subs Rd, Rn, imm
  2501. def : InstSubst<alias#"\t$Rd, $Rn, $imm",
  2502. (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32sp:$Rn,
  2503. addsub_shifted_imm32_neg:$imm), 0>;
  2504. def : InstSubst<alias#"\t$Rd, $Rn, $imm",
  2505. (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64sp:$Rn,
  2506. addsub_shifted_imm64_neg:$imm), 0>;
  2507. // Compare aliases
  2508. def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
  2509. WZR, GPR32sp:$src, addsub_shifted_imm32:$imm), 5>;
  2510. def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
  2511. XZR, GPR64sp:$src, addsub_shifted_imm64:$imm), 5>;
  2512. def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrx")
  2513. WZR, GPR32sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
  2514. def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx")
  2515. XZR, GPR64sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
  2516. def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx64")
  2517. XZR, GPR64sp:$src1, GPR64:$src2, arith_extendlsl64:$sh), 4>;
  2518. def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrs")
  2519. WZR, GPR32:$src1, GPR32:$src2, arith_shift32:$sh), 4>;
  2520. def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrs")
  2521. XZR, GPR64:$src1, GPR64:$src2, arith_shift64:$sh), 4>;
  2522. // Support negative immediates, e.g. cmp Rn, -imm -> cmn Rn, imm
  2523. def : InstSubst<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
  2524. WZR, GPR32sp:$src, addsub_shifted_imm32_neg:$imm), 0>;
  2525. def : InstSubst<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
  2526. XZR, GPR64sp:$src, addsub_shifted_imm64_neg:$imm), 0>;
  2527. // Compare shorthands
  2528. def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrs")
  2529. WZR, GPR32:$src1, GPR32:$src2, 0), 5>;
  2530. def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrs")
  2531. XZR, GPR64:$src1, GPR64:$src2, 0), 5>;
  2532. def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrx")
  2533. WZR, GPR32sponly:$src1, GPR32:$src2, 16), 5>;
  2534. def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrx64")
  2535. XZR, GPR64sponly:$src1, GPR64:$src2, 24), 5>;
  2536. // Register/register aliases with no shift when SP is not used.
  2537. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
  2538. GPR32, GPR32, GPR32, 0>;
  2539. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
  2540. GPR64, GPR64, GPR64, 0>;
  2541. // Register/register aliases with no shift when the first source register
  2542. // is SP.
  2543. def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
  2544. GPR32, GPR32sponly, GPR32, 16>; // UXTW #0
  2545. def : AddSubRegAlias<mnemonic,
  2546. !cast<Instruction>(NAME#"Xrx64"),
  2547. GPR64, GPR64sponly, GPR64, 24>; // UXTX #0
  2548. }
  2549. class AddSubG<bit isSub, string asm_inst, SDPatternOperator OpNode>
  2550. : BaseAddSubImm<
  2551. isSub, 0, GPR64sp, asm_inst, "\t$Rd, $Rn, $imm6, $imm4",
  2552. (ins GPR64sp:$Rn, uimm6s16:$imm6, imm0_15:$imm4),
  2553. (set GPR64sp:$Rd, (OpNode GPR64sp:$Rn, imm0_63:$imm6, imm0_15:$imm4))> {
  2554. bits<6> imm6;
  2555. bits<4> imm4;
  2556. let Inst{31} = 1;
  2557. let Inst{23-22} = 0b10;
  2558. let Inst{21-16} = imm6;
  2559. let Inst{15-14} = 0b00;
  2560. let Inst{13-10} = imm4;
  2561. let Unpredictable{15-14} = 0b11;
  2562. }
  2563. class SUBP<bit setsFlags, string asm_instr, SDPatternOperator OpNode>
  2564. : BaseTwoOperandRegReg<0b1, setsFlags, 0b000000, GPR64, asm_instr, OpNode,
  2565. GPR64sp, GPR64sp>;
  2566. //---
  2567. // Extract
  2568. //---
  2569. def SDTA64EXTR : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
  2570. SDTCisPtrTy<3>]>;
  2571. def AArch64Extr : SDNode<"AArch64ISD::EXTR", SDTA64EXTR>;
  2572. class BaseExtractImm<RegisterClass regtype, Operand imm_type, string asm,
  2573. list<dag> patterns>
  2574. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, imm_type:$imm),
  2575. asm, "\t$Rd, $Rn, $Rm, $imm", "", patterns>,
  2576. Sched<[WriteExtr, ReadExtrHi]> {
  2577. bits<5> Rd;
  2578. bits<5> Rn;
  2579. bits<5> Rm;
  2580. bits<6> imm;
  2581. let Inst{30-23} = 0b00100111;
  2582. let Inst{21} = 0;
  2583. let Inst{20-16} = Rm;
  2584. let Inst{15-10} = imm;
  2585. let Inst{9-5} = Rn;
  2586. let Inst{4-0} = Rd;
  2587. }
  2588. multiclass ExtractImm<string asm> {
  2589. def Wrri : BaseExtractImm<GPR32, imm0_31, asm,
  2590. [(set GPR32:$Rd,
  2591. (AArch64Extr GPR32:$Rn, GPR32:$Rm, imm0_31:$imm))]> {
  2592. let Inst{31} = 0;
  2593. let Inst{22} = 0;
  2594. // imm<5> must be zero.
  2595. let imm{5} = 0;
  2596. }
  2597. def Xrri : BaseExtractImm<GPR64, imm0_63, asm,
  2598. [(set GPR64:$Rd,
  2599. (AArch64Extr GPR64:$Rn, GPR64:$Rm, imm0_63:$imm))]> {
  2600. let Inst{31} = 1;
  2601. let Inst{22} = 1;
  2602. }
  2603. }
  2604. //---
  2605. // Bitfield
  2606. //---
  2607. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2608. class BaseBitfieldImm<bits<2> opc,
  2609. RegisterClass regtype, Operand imm_type, string asm>
  2610. : I<(outs regtype:$Rd), (ins regtype:$Rn, imm_type:$immr, imm_type:$imms),
  2611. asm, "\t$Rd, $Rn, $immr, $imms", "", []>,
  2612. Sched<[WriteIS, ReadI]> {
  2613. bits<5> Rd;
  2614. bits<5> Rn;
  2615. bits<6> immr;
  2616. bits<6> imms;
  2617. let Inst{30-29} = opc;
  2618. let Inst{28-23} = 0b100110;
  2619. let Inst{21-16} = immr;
  2620. let Inst{15-10} = imms;
  2621. let Inst{9-5} = Rn;
  2622. let Inst{4-0} = Rd;
  2623. }
  2624. multiclass BitfieldImm<bits<2> opc, string asm> {
  2625. def Wri : BaseBitfieldImm<opc, GPR32, imm0_31, asm> {
  2626. let Inst{31} = 0;
  2627. let Inst{22} = 0;
  2628. // imms<5> and immr<5> must be zero, else ReservedValue().
  2629. let Inst{21} = 0;
  2630. let Inst{15} = 0;
  2631. }
  2632. def Xri : BaseBitfieldImm<opc, GPR64, imm0_63, asm> {
  2633. let Inst{31} = 1;
  2634. let Inst{22} = 1;
  2635. }
  2636. }
  2637. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2638. class BaseBitfieldImmWith2RegArgs<bits<2> opc,
  2639. RegisterClass regtype, Operand imm_type, string asm>
  2640. : I<(outs regtype:$Rd), (ins regtype:$src, regtype:$Rn, imm_type:$immr,
  2641. imm_type:$imms),
  2642. asm, "\t$Rd, $Rn, $immr, $imms", "$src = $Rd", []>,
  2643. Sched<[WriteIS, ReadI]> {
  2644. bits<5> Rd;
  2645. bits<5> Rn;
  2646. bits<6> immr;
  2647. bits<6> imms;
  2648. let Inst{30-29} = opc;
  2649. let Inst{28-23} = 0b100110;
  2650. let Inst{21-16} = immr;
  2651. let Inst{15-10} = imms;
  2652. let Inst{9-5} = Rn;
  2653. let Inst{4-0} = Rd;
  2654. }
  2655. multiclass BitfieldImmWith2RegArgs<bits<2> opc, string asm> {
  2656. def Wri : BaseBitfieldImmWith2RegArgs<opc, GPR32, imm0_31, asm> {
  2657. let Inst{31} = 0;
  2658. let Inst{22} = 0;
  2659. // imms<5> and immr<5> must be zero, else ReservedValue().
  2660. let Inst{21} = 0;
  2661. let Inst{15} = 0;
  2662. }
  2663. def Xri : BaseBitfieldImmWith2RegArgs<opc, GPR64, imm0_63, asm> {
  2664. let Inst{31} = 1;
  2665. let Inst{22} = 1;
  2666. }
  2667. }
  2668. //---
  2669. // Logical
  2670. //---
  2671. // Logical (immediate)
  2672. class BaseLogicalImm<bits<2> opc, RegisterClass dregtype,
  2673. RegisterClass sregtype, Operand imm_type, string asm,
  2674. list<dag> pattern>
  2675. : I<(outs dregtype:$Rd), (ins sregtype:$Rn, imm_type:$imm),
  2676. asm, "\t$Rd, $Rn, $imm", "", pattern>,
  2677. Sched<[WriteI, ReadI]> {
  2678. bits<5> Rd;
  2679. bits<5> Rn;
  2680. bits<13> imm;
  2681. let Inst{30-29} = opc;
  2682. let Inst{28-23} = 0b100100;
  2683. let Inst{22} = imm{12};
  2684. let Inst{21-16} = imm{11-6};
  2685. let Inst{15-10} = imm{5-0};
  2686. let Inst{9-5} = Rn;
  2687. let Inst{4-0} = Rd;
  2688. let DecoderMethod = "DecodeLogicalImmInstruction";
  2689. }
  2690. // Logical (shifted register)
  2691. class BaseLogicalSReg<bits<2> opc, bit N, RegisterClass regtype,
  2692. logical_shifted_reg shifted_regtype, string asm,
  2693. list<dag> pattern>
  2694. : I<(outs regtype:$Rd), (ins regtype:$Rn, (shifted_regtype $Rm, $shift):$Rm_and_shift),
  2695. asm, "\t$Rd, $Rn, $Rm_and_shift", "", pattern>,
  2696. Sched<[WriteISReg, ReadI, ReadISReg]> {
  2697. bits<5> Rd;
  2698. bits<5> Rn;
  2699. bits<5> Rm;
  2700. bits<8> shift;
  2701. let Inst{30-29} = opc;
  2702. let Inst{28-24} = 0b01010;
  2703. let Inst{23-22} = shift{7-6};
  2704. let Inst{21} = N;
  2705. let Inst{20-16} = Rm;
  2706. let Inst{15-10} = shift{5-0};
  2707. let Inst{9-5} = Rn;
  2708. let Inst{4-0} = Rd;
  2709. let DecoderMethod = "DecodeThreeAddrSRegInstruction";
  2710. }
  2711. // Aliases for register+register logical instructions.
  2712. class LogicalRegAlias<string asm, Instruction inst, RegisterClass regtype>
  2713. : InstAlias<asm#"\t$dst, $src1, $src2",
  2714. (inst regtype:$dst, regtype:$src1, regtype:$src2, 0)>;
  2715. multiclass LogicalImm<bits<2> opc, string mnemonic, SDNode OpNode,
  2716. string Alias> {
  2717. let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
  2718. def Wri : BaseLogicalImm<opc, GPR32sp, GPR32, logical_imm32, mnemonic,
  2719. [(set GPR32sp:$Rd, (OpNode GPR32:$Rn,
  2720. logical_imm32:$imm))]> {
  2721. let Inst{31} = 0;
  2722. let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
  2723. }
  2724. let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
  2725. def Xri : BaseLogicalImm<opc, GPR64sp, GPR64, logical_imm64, mnemonic,
  2726. [(set GPR64sp:$Rd, (OpNode GPR64:$Rn,
  2727. logical_imm64:$imm))]> {
  2728. let Inst{31} = 1;
  2729. }
  2730. def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
  2731. (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32:$Rn,
  2732. logical_imm32_not:$imm), 0>;
  2733. def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
  2734. (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64:$Rn,
  2735. logical_imm64_not:$imm), 0>;
  2736. }
  2737. multiclass LogicalImmS<bits<2> opc, string mnemonic, SDNode OpNode,
  2738. string Alias> {
  2739. let isCompare = 1, Defs = [NZCV] in {
  2740. def Wri : BaseLogicalImm<opc, GPR32, GPR32, logical_imm32, mnemonic,
  2741. [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_imm32:$imm))]> {
  2742. let Inst{31} = 0;
  2743. let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
  2744. }
  2745. def Xri : BaseLogicalImm<opc, GPR64, GPR64, logical_imm64, mnemonic,
  2746. [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_imm64:$imm))]> {
  2747. let Inst{31} = 1;
  2748. }
  2749. } // end Defs = [NZCV]
  2750. def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
  2751. (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32:$Rn,
  2752. logical_imm32_not:$imm), 0>;
  2753. def : InstSubst<Alias # "\t$Rd, $Rn, $imm",
  2754. (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64:$Rn,
  2755. logical_imm64_not:$imm), 0>;
  2756. }
  2757. class BaseLogicalRegPseudo<RegisterClass regtype, SDPatternOperator OpNode>
  2758. : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
  2759. [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
  2760. Sched<[WriteI, ReadI, ReadI]>;
  2761. // Split from LogicalImm as not all instructions have both.
  2762. multiclass LogicalReg<bits<2> opc, bit N, string mnemonic,
  2763. SDPatternOperator OpNode, int AddedComplexityVal = 0> {
  2764. let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = AddedComplexityVal in {
  2765. def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
  2766. def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
  2767. }
  2768. def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
  2769. [(set GPR32:$Rd, (OpNode GPR32:$Rn,
  2770. logical_shifted_reg32:$Rm_and_shift))]> {
  2771. let Inst{31} = 0;
  2772. }
  2773. def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
  2774. [(set GPR64:$Rd, (OpNode GPR64:$Rn,
  2775. logical_shifted_reg64:$Rm_and_shift))]> {
  2776. let Inst{31} = 1;
  2777. }
  2778. def : LogicalRegAlias<mnemonic,
  2779. !cast<Instruction>(NAME#"Wrs"), GPR32>;
  2780. def : LogicalRegAlias<mnemonic,
  2781. !cast<Instruction>(NAME#"Xrs"), GPR64>;
  2782. }
  2783. // Split from LogicalReg to allow setting NZCV Defs
  2784. multiclass LogicalRegS<bits<2> opc, bit N, string mnemonic,
  2785. SDPatternOperator OpNode = null_frag> {
  2786. let Defs = [NZCV], mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
  2787. def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
  2788. def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
  2789. def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
  2790. [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_shifted_reg32:$Rm_and_shift))]> {
  2791. let Inst{31} = 0;
  2792. }
  2793. def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
  2794. [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_shifted_reg64:$Rm_and_shift))]> {
  2795. let Inst{31} = 1;
  2796. }
  2797. } // Defs = [NZCV]
  2798. def : LogicalRegAlias<mnemonic,
  2799. !cast<Instruction>(NAME#"Wrs"), GPR32>;
  2800. def : LogicalRegAlias<mnemonic,
  2801. !cast<Instruction>(NAME#"Xrs"), GPR64>;
  2802. }
  2803. //---
  2804. // Conditionally set flags
  2805. //---
  2806. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2807. class BaseCondComparisonImm<bit op, RegisterClass regtype, ImmLeaf immtype,
  2808. string mnemonic, SDNode OpNode>
  2809. : I<(outs), (ins regtype:$Rn, immtype:$imm, imm32_0_15:$nzcv, ccode:$cond),
  2810. mnemonic, "\t$Rn, $imm, $nzcv, $cond", "",
  2811. [(set NZCV, (OpNode regtype:$Rn, immtype:$imm, (i32 imm:$nzcv),
  2812. (i32 imm:$cond), NZCV))]>,
  2813. Sched<[WriteI, ReadI]> {
  2814. let Uses = [NZCV];
  2815. let Defs = [NZCV];
  2816. bits<5> Rn;
  2817. bits<5> imm;
  2818. bits<4> nzcv;
  2819. bits<4> cond;
  2820. let Inst{30} = op;
  2821. let Inst{29-21} = 0b111010010;
  2822. let Inst{20-16} = imm;
  2823. let Inst{15-12} = cond;
  2824. let Inst{11-10} = 0b10;
  2825. let Inst{9-5} = Rn;
  2826. let Inst{4} = 0b0;
  2827. let Inst{3-0} = nzcv;
  2828. }
  2829. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  2830. class BaseCondComparisonReg<bit op, RegisterClass regtype, string mnemonic,
  2831. SDNode OpNode>
  2832. : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
  2833. mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "",
  2834. [(set NZCV, (OpNode regtype:$Rn, regtype:$Rm, (i32 imm:$nzcv),
  2835. (i32 imm:$cond), NZCV))]>,
  2836. Sched<[WriteI, ReadI, ReadI]> {
  2837. let Uses = [NZCV];
  2838. let Defs = [NZCV];
  2839. bits<5> Rn;
  2840. bits<5> Rm;
  2841. bits<4> nzcv;
  2842. bits<4> cond;
  2843. let Inst{30} = op;
  2844. let Inst{29-21} = 0b111010010;
  2845. let Inst{20-16} = Rm;
  2846. let Inst{15-12} = cond;
  2847. let Inst{11-10} = 0b00;
  2848. let Inst{9-5} = Rn;
  2849. let Inst{4} = 0b0;
  2850. let Inst{3-0} = nzcv;
  2851. }
  2852. multiclass CondComparison<bit op, string mnemonic, SDNode OpNode> {
  2853. // immediate operand variants
  2854. def Wi : BaseCondComparisonImm<op, GPR32, imm32_0_31, mnemonic, OpNode> {
  2855. let Inst{31} = 0;
  2856. }
  2857. def Xi : BaseCondComparisonImm<op, GPR64, imm0_31, mnemonic, OpNode> {
  2858. let Inst{31} = 1;
  2859. }
  2860. // register operand variants
  2861. def Wr : BaseCondComparisonReg<op, GPR32, mnemonic, OpNode> {
  2862. let Inst{31} = 0;
  2863. }
  2864. def Xr : BaseCondComparisonReg<op, GPR64, mnemonic, OpNode> {
  2865. let Inst{31} = 1;
  2866. }
  2867. }
  2868. //---
  2869. // Conditional select
  2870. //---
  2871. class BaseCondSelect<bit op, bits<2> op2, RegisterClass regtype, string asm>
  2872. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
  2873. asm, "\t$Rd, $Rn, $Rm, $cond", "",
  2874. [(set regtype:$Rd,
  2875. (AArch64csel regtype:$Rn, regtype:$Rm, (i32 imm:$cond), NZCV))]>,
  2876. Sched<[WriteI, ReadI, ReadI]> {
  2877. let Uses = [NZCV];
  2878. bits<5> Rd;
  2879. bits<5> Rn;
  2880. bits<5> Rm;
  2881. bits<4> cond;
  2882. let Inst{30} = op;
  2883. let Inst{29-21} = 0b011010100;
  2884. let Inst{20-16} = Rm;
  2885. let Inst{15-12} = cond;
  2886. let Inst{11-10} = op2;
  2887. let Inst{9-5} = Rn;
  2888. let Inst{4-0} = Rd;
  2889. }
  2890. multiclass CondSelect<bit op, bits<2> op2, string asm> {
  2891. def Wr : BaseCondSelect<op, op2, GPR32, asm> {
  2892. let Inst{31} = 0;
  2893. }
  2894. def Xr : BaseCondSelect<op, op2, GPR64, asm> {
  2895. let Inst{31} = 1;
  2896. }
  2897. }
  2898. class BaseCondSelectOp<bit op, bits<2> op2, RegisterClass regtype, string asm,
  2899. PatFrag frag>
  2900. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
  2901. asm, "\t$Rd, $Rn, $Rm, $cond", "",
  2902. [(set regtype:$Rd,
  2903. (AArch64csel regtype:$Rn, (frag regtype:$Rm),
  2904. (i32 imm:$cond), NZCV))]>,
  2905. Sched<[WriteI, ReadI, ReadI]> {
  2906. let Uses = [NZCV];
  2907. bits<5> Rd;
  2908. bits<5> Rn;
  2909. bits<5> Rm;
  2910. bits<4> cond;
  2911. let Inst{30} = op;
  2912. let Inst{29-21} = 0b011010100;
  2913. let Inst{20-16} = Rm;
  2914. let Inst{15-12} = cond;
  2915. let Inst{11-10} = op2;
  2916. let Inst{9-5} = Rn;
  2917. let Inst{4-0} = Rd;
  2918. }
  2919. def inv_cond_XFORM : SDNodeXForm<imm, [{
  2920. AArch64CC::CondCode CC = static_cast<AArch64CC::CondCode>(N->getZExtValue());
  2921. return CurDAG->getTargetConstant(AArch64CC::getInvertedCondCode(CC), SDLoc(N),
  2922. MVT::i32);
  2923. }]>;
  2924. multiclass CondSelectOp<bit op, bits<2> op2, string asm, PatFrag frag> {
  2925. def Wr : BaseCondSelectOp<op, op2, GPR32, asm, frag> {
  2926. let Inst{31} = 0;
  2927. }
  2928. def Xr : BaseCondSelectOp<op, op2, GPR64, asm, frag> {
  2929. let Inst{31} = 1;
  2930. }
  2931. def : Pat<(AArch64csel (frag GPR32:$Rm), GPR32:$Rn, (i32 imm:$cond), NZCV),
  2932. (!cast<Instruction>(NAME # Wr) GPR32:$Rn, GPR32:$Rm,
  2933. (inv_cond_XFORM imm:$cond))>;
  2934. def : Pat<(AArch64csel (frag GPR64:$Rm), GPR64:$Rn, (i32 imm:$cond), NZCV),
  2935. (!cast<Instruction>(NAME # Xr) GPR64:$Rn, GPR64:$Rm,
  2936. (inv_cond_XFORM imm:$cond))>;
  2937. }
  2938. //---
  2939. // Special Mask Value
  2940. //---
  2941. def maski8_or_more : Operand<i32>,
  2942. ImmLeaf<i32, [{ return (Imm & 0xff) == 0xff; }]> {
  2943. }
  2944. def maski16_or_more : Operand<i32>,
  2945. ImmLeaf<i32, [{ return (Imm & 0xffff) == 0xffff; }]> {
  2946. }
  2947. //---
  2948. // Load/store
  2949. //---
  2950. // (unsigned immediate)
  2951. // Indexed for 8-bit registers. offset is in range [0,4095].
  2952. def am_indexed8 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed8", []>;
  2953. def am_indexed16 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed16", []>;
  2954. def am_indexed32 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed32", []>;
  2955. def am_indexed64 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed64", []>;
  2956. def am_indexed128 : ComplexPattern<iPTR, 2, "SelectAddrModeIndexed128", []>;
  2957. // (unsigned immediate)
  2958. // Indexed for 8-bit registers. offset is in range [0,63].
  2959. def am_indexed8_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<1,63>", []>;
  2960. def am_indexed16_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<2,63>", []>;
  2961. def am_indexed32_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<4,63>", []>;
  2962. def am_indexed64_6b : ComplexPattern<iPTR, 2, "SelectAddrModeIndexedUImm<8,63>", []>;
  2963. def gi_am_indexed8 :
  2964. GIComplexOperandMatcher<s64, "selectAddrModeIndexed<8>">,
  2965. GIComplexPatternEquiv<am_indexed8>;
  2966. def gi_am_indexed16 :
  2967. GIComplexOperandMatcher<s64, "selectAddrModeIndexed<16>">,
  2968. GIComplexPatternEquiv<am_indexed16>;
  2969. def gi_am_indexed32 :
  2970. GIComplexOperandMatcher<s64, "selectAddrModeIndexed<32>">,
  2971. GIComplexPatternEquiv<am_indexed32>;
  2972. def gi_am_indexed64 :
  2973. GIComplexOperandMatcher<s64, "selectAddrModeIndexed<64>">,
  2974. GIComplexPatternEquiv<am_indexed64>;
  2975. def gi_am_indexed128 :
  2976. GIComplexOperandMatcher<s64, "selectAddrModeIndexed<128>">,
  2977. GIComplexPatternEquiv<am_indexed128>;
  2978. class UImm12OffsetOperand<int Scale> : AsmOperandClass {
  2979. let Name = "UImm12Offset" # Scale;
  2980. let RenderMethod = "addUImm12OffsetOperands<" # Scale # ">";
  2981. let PredicateMethod = "isUImm12Offset<" # Scale # ">";
  2982. let DiagnosticType = "InvalidMemoryIndexed" # Scale;
  2983. }
  2984. def UImm12OffsetScale1Operand : UImm12OffsetOperand<1>;
  2985. def UImm12OffsetScale2Operand : UImm12OffsetOperand<2>;
  2986. def UImm12OffsetScale4Operand : UImm12OffsetOperand<4>;
  2987. def UImm12OffsetScale8Operand : UImm12OffsetOperand<8>;
  2988. def UImm12OffsetScale16Operand : UImm12OffsetOperand<16>;
  2989. class uimm12_scaled<int Scale> : Operand<i64> {
  2990. let ParserMatchClass
  2991. = !cast<AsmOperandClass>("UImm12OffsetScale" # Scale # "Operand");
  2992. let EncoderMethod
  2993. = "getLdStUImm12OpValue<AArch64::fixup_aarch64_ldst_imm12_scale" # Scale # ">";
  2994. let PrintMethod = "printUImm12Offset<" # Scale # ">";
  2995. }
  2996. def uimm12s1 : uimm12_scaled<1>;
  2997. def uimm12s2 : uimm12_scaled<2>;
  2998. def uimm12s4 : uimm12_scaled<4>;
  2999. def uimm12s8 : uimm12_scaled<8>;
  3000. def uimm12s16 : uimm12_scaled<16>;
  3001. class BaseLoadStoreUI<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
  3002. string asm, list<dag> pattern>
  3003. : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
  3004. bits<5> Rt;
  3005. bits<5> Rn;
  3006. bits<12> offset;
  3007. let Inst{31-30} = sz;
  3008. let Inst{29-27} = 0b111;
  3009. let Inst{26} = V;
  3010. let Inst{25-24} = 0b01;
  3011. let Inst{23-22} = opc;
  3012. let Inst{21-10} = offset;
  3013. let Inst{9-5} = Rn;
  3014. let Inst{4-0} = Rt;
  3015. let DecoderMethod = "DecodeUnsignedLdStInstruction";
  3016. }
  3017. multiclass LoadUI<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3018. Operand indextype, string asm, list<dag> pattern> {
  3019. let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  3020. def ui : BaseLoadStoreUI<sz, V, opc, (outs regtype:$Rt),
  3021. (ins GPR64sp:$Rn, indextype:$offset),
  3022. asm, pattern>,
  3023. Sched<[WriteLD]>;
  3024. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3025. (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3026. }
  3027. multiclass StoreUI<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3028. Operand indextype, string asm, list<dag> pattern> {
  3029. let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3030. def ui : BaseLoadStoreUI<sz, V, opc, (outs),
  3031. (ins regtype:$Rt, GPR64sp:$Rn, indextype:$offset),
  3032. asm, pattern>,
  3033. Sched<[WriteST]>;
  3034. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3035. (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3036. }
  3037. // Same as StoreUI, but take a RegisterOperand. This is used by GlobalISel to
  3038. // substitute zero-registers automatically.
  3039. //
  3040. // TODO: Roll out zero-register subtitution to GPR32/GPR64 and fold this back
  3041. // into StoreUI.
  3042. multiclass StoreUIz<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
  3043. Operand indextype, string asm, list<dag> pattern> {
  3044. let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3045. def ui : BaseLoadStoreUI<sz, V, opc, (outs),
  3046. (ins regtype:$Rt, GPR64sp:$Rn, indextype:$offset),
  3047. asm, pattern>,
  3048. Sched<[WriteST]>;
  3049. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3050. (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3051. }
  3052. def PrefetchOperand : AsmOperandClass {
  3053. let Name = "Prefetch";
  3054. let ParserMethod = "tryParsePrefetch";
  3055. }
  3056. def prfop : Operand<i32> {
  3057. let PrintMethod = "printPrefetchOp";
  3058. let ParserMatchClass = PrefetchOperand;
  3059. }
  3060. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  3061. class PrefetchUI<bits<2> sz, bit V, bits<2> opc, string asm, list<dag> pat>
  3062. : BaseLoadStoreUI<sz, V, opc,
  3063. (outs), (ins prfop:$Rt, GPR64sp:$Rn, uimm12s8:$offset),
  3064. asm, pat>,
  3065. Sched<[WriteLD]>;
  3066. //---
  3067. // Load literal
  3068. //---
  3069. // Load literal address: 19-bit immediate. The low two bits of the target
  3070. // offset are implied zero and so are not part of the immediate.
  3071. def am_ldrlit : Operand<iPTR> {
  3072. let EncoderMethod = "getLoadLiteralOpValue";
  3073. let DecoderMethod = "DecodePCRelLabel19";
  3074. let PrintMethod = "printAlignedLabel";
  3075. let ParserMatchClass = PCRelLabel19Operand;
  3076. let OperandType = "OPERAND_PCREL";
  3077. }
  3078. let mayLoad = 1, mayStore = 0, hasSideEffects = 0, AddedComplexity = 20 in
  3079. class LoadLiteral<bits<2> opc, bit V, RegisterOperand regtype, string asm, list<dag> pat>
  3080. : I<(outs regtype:$Rt), (ins am_ldrlit:$label),
  3081. asm, "\t$Rt, $label", "", pat>,
  3082. Sched<[WriteLD]> {
  3083. bits<5> Rt;
  3084. bits<19> label;
  3085. let Inst{31-30} = opc;
  3086. let Inst{29-27} = 0b011;
  3087. let Inst{26} = V;
  3088. let Inst{25-24} = 0b00;
  3089. let Inst{23-5} = label;
  3090. let Inst{4-0} = Rt;
  3091. }
  3092. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  3093. class PrefetchLiteral<bits<2> opc, bit V, string asm, list<dag> pat>
  3094. : I<(outs), (ins prfop:$Rt, am_ldrlit:$label),
  3095. asm, "\t$Rt, $label", "", pat>,
  3096. Sched<[WriteLD]> {
  3097. bits<5> Rt;
  3098. bits<19> label;
  3099. let Inst{31-30} = opc;
  3100. let Inst{29-27} = 0b011;
  3101. let Inst{26} = V;
  3102. let Inst{25-24} = 0b00;
  3103. let Inst{23-5} = label;
  3104. let Inst{4-0} = Rt;
  3105. }
  3106. //---
  3107. // Load/store register offset
  3108. //---
  3109. def ro_Xindexed8 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<8>", []>;
  3110. def ro_Xindexed16 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<16>", []>;
  3111. def ro_Xindexed32 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<32>", []>;
  3112. def ro_Xindexed64 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<64>", []>;
  3113. def ro_Xindexed128 : ComplexPattern<iPTR, 4, "SelectAddrModeXRO<128>", []>;
  3114. def gi_ro_Xindexed8 :
  3115. GIComplexOperandMatcher<s64, "selectAddrModeXRO<8>">,
  3116. GIComplexPatternEquiv<ro_Xindexed8>;
  3117. def gi_ro_Xindexed16 :
  3118. GIComplexOperandMatcher<s64, "selectAddrModeXRO<16>">,
  3119. GIComplexPatternEquiv<ro_Xindexed16>;
  3120. def gi_ro_Xindexed32 :
  3121. GIComplexOperandMatcher<s64, "selectAddrModeXRO<32>">,
  3122. GIComplexPatternEquiv<ro_Xindexed32>;
  3123. def gi_ro_Xindexed64 :
  3124. GIComplexOperandMatcher<s64, "selectAddrModeXRO<64>">,
  3125. GIComplexPatternEquiv<ro_Xindexed64>;
  3126. def gi_ro_Xindexed128 :
  3127. GIComplexOperandMatcher<s64, "selectAddrModeXRO<128>">,
  3128. GIComplexPatternEquiv<ro_Xindexed128>;
  3129. def ro_Windexed8 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<8>", []>;
  3130. def ro_Windexed16 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<16>", []>;
  3131. def ro_Windexed32 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<32>", []>;
  3132. def ro_Windexed64 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<64>", []>;
  3133. def ro_Windexed128 : ComplexPattern<iPTR, 4, "SelectAddrModeWRO<128>", []>;
  3134. def gi_ro_Windexed8 :
  3135. GIComplexOperandMatcher<s64, "selectAddrModeWRO<8>">,
  3136. GIComplexPatternEquiv<ro_Windexed8>;
  3137. def gi_ro_Windexed16 :
  3138. GIComplexOperandMatcher<s64, "selectAddrModeWRO<16>">,
  3139. GIComplexPatternEquiv<ro_Windexed16>;
  3140. def gi_ro_Windexed32 :
  3141. GIComplexOperandMatcher<s64, "selectAddrModeWRO<32>">,
  3142. GIComplexPatternEquiv<ro_Windexed32>;
  3143. def gi_ro_Windexed64 :
  3144. GIComplexOperandMatcher<s64, "selectAddrModeWRO<64>">,
  3145. GIComplexPatternEquiv<ro_Windexed64>;
  3146. def gi_ro_Windexed128 :
  3147. GIComplexOperandMatcher<s64, "selectAddrModeWRO<128>">,
  3148. GIComplexPatternEquiv<ro_Windexed128>;
  3149. class MemExtendOperand<string Reg, int Width> : AsmOperandClass {
  3150. let Name = "Mem" # Reg # "Extend" # Width;
  3151. let PredicateMethod = "isMem" # Reg # "Extend<" # Width # ">";
  3152. let RenderMethod = "addMemExtendOperands";
  3153. let DiagnosticType = "InvalidMemory" # Reg # "Extend" # Width;
  3154. }
  3155. def MemWExtend8Operand : MemExtendOperand<"W", 8> {
  3156. // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
  3157. // the trivial shift.
  3158. let RenderMethod = "addMemExtend8Operands";
  3159. }
  3160. def MemWExtend16Operand : MemExtendOperand<"W", 16>;
  3161. def MemWExtend32Operand : MemExtendOperand<"W", 32>;
  3162. def MemWExtend64Operand : MemExtendOperand<"W", 64>;
  3163. def MemWExtend128Operand : MemExtendOperand<"W", 128>;
  3164. def MemXExtend8Operand : MemExtendOperand<"X", 8> {
  3165. // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
  3166. // the trivial shift.
  3167. let RenderMethod = "addMemExtend8Operands";
  3168. }
  3169. def MemXExtend16Operand : MemExtendOperand<"X", 16>;
  3170. def MemXExtend32Operand : MemExtendOperand<"X", 32>;
  3171. def MemXExtend64Operand : MemExtendOperand<"X", 64>;
  3172. def MemXExtend128Operand : MemExtendOperand<"X", 128>;
  3173. class ro_extend<AsmOperandClass ParserClass, string Reg, int Width>
  3174. : Operand<i32> {
  3175. let ParserMatchClass = ParserClass;
  3176. let PrintMethod = "printMemExtend<'" # Reg # "', " # Width # ">";
  3177. let DecoderMethod = "DecodeMemExtend";
  3178. let EncoderMethod = "getMemExtendOpValue";
  3179. let MIOperandInfo = (ops i32imm:$signed, i32imm:$doshift);
  3180. }
  3181. def ro_Wextend8 : ro_extend<MemWExtend8Operand, "w", 8>;
  3182. def ro_Wextend16 : ro_extend<MemWExtend16Operand, "w", 16>;
  3183. def ro_Wextend32 : ro_extend<MemWExtend32Operand, "w", 32>;
  3184. def ro_Wextend64 : ro_extend<MemWExtend64Operand, "w", 64>;
  3185. def ro_Wextend128 : ro_extend<MemWExtend128Operand, "w", 128>;
  3186. def ro_Xextend8 : ro_extend<MemXExtend8Operand, "x", 8>;
  3187. def ro_Xextend16 : ro_extend<MemXExtend16Operand, "x", 16>;
  3188. def ro_Xextend32 : ro_extend<MemXExtend32Operand, "x", 32>;
  3189. def ro_Xextend64 : ro_extend<MemXExtend64Operand, "x", 64>;
  3190. def ro_Xextend128 : ro_extend<MemXExtend128Operand, "x", 128>;
  3191. class ROAddrMode<ComplexPattern windex, ComplexPattern xindex,
  3192. Operand wextend, Operand xextend> {
  3193. // CodeGen-level pattern covering the entire addressing mode.
  3194. ComplexPattern Wpat = windex;
  3195. ComplexPattern Xpat = xindex;
  3196. // Asm-level Operand covering the valid "uxtw #3" style syntax.
  3197. Operand Wext = wextend;
  3198. Operand Xext = xextend;
  3199. }
  3200. def ro8 : ROAddrMode<ro_Windexed8, ro_Xindexed8, ro_Wextend8, ro_Xextend8>;
  3201. def ro16 : ROAddrMode<ro_Windexed16, ro_Xindexed16, ro_Wextend16, ro_Xextend16>;
  3202. def ro32 : ROAddrMode<ro_Windexed32, ro_Xindexed32, ro_Wextend32, ro_Xextend32>;
  3203. def ro64 : ROAddrMode<ro_Windexed64, ro_Xindexed64, ro_Wextend64, ro_Xextend64>;
  3204. def ro128 : ROAddrMode<ro_Windexed128, ro_Xindexed128, ro_Wextend128,
  3205. ro_Xextend128>;
  3206. class LoadStore8RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
  3207. dag outs, list<dag> pat>
  3208. : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
  3209. bits<5> Rt;
  3210. bits<5> Rn;
  3211. bits<5> Rm;
  3212. bits<2> extend;
  3213. let Inst{31-30} = sz;
  3214. let Inst{29-27} = 0b111;
  3215. let Inst{26} = V;
  3216. let Inst{25-24} = 0b00;
  3217. let Inst{23-22} = opc;
  3218. let Inst{21} = 1;
  3219. let Inst{20-16} = Rm;
  3220. let Inst{15} = extend{1}; // sign extend Rm?
  3221. let Inst{14} = 1;
  3222. let Inst{12} = extend{0}; // do shift?
  3223. let Inst{11-10} = 0b10;
  3224. let Inst{9-5} = Rn;
  3225. let Inst{4-0} = Rt;
  3226. }
  3227. class ROInstAlias<string asm, DAGOperand regtype, Instruction INST>
  3228. : InstAlias<asm # "\t$Rt, [$Rn, $Rm]",
  3229. (INST regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
  3230. multiclass Load8RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3231. string asm, ValueType Ty, SDPatternOperator loadop> {
  3232. let AddedComplexity = 10 in
  3233. def roW : LoadStore8RO<sz, V, opc, asm,
  3234. (outs regtype:$Rt),
  3235. (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
  3236. [(set (Ty regtype:$Rt),
  3237. (loadop (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
  3238. ro_Wextend8:$extend)))]>,
  3239. Sched<[WriteLDIdx, ReadAdrBase]> {
  3240. let Inst{13} = 0b0;
  3241. }
  3242. let AddedComplexity = 10 in
  3243. def roX : LoadStore8RO<sz, V, opc, asm,
  3244. (outs regtype:$Rt),
  3245. (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
  3246. [(set (Ty regtype:$Rt),
  3247. (loadop (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
  3248. ro_Xextend8:$extend)))]>,
  3249. Sched<[WriteLDIdx, ReadAdrBase]> {
  3250. let Inst{13} = 0b1;
  3251. }
  3252. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3253. }
  3254. multiclass Store8RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3255. string asm, ValueType Ty, SDPatternOperator storeop> {
  3256. let AddedComplexity = 10 in
  3257. def roW : LoadStore8RO<sz, V, opc, asm, (outs),
  3258. (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
  3259. [(storeop (Ty regtype:$Rt),
  3260. (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
  3261. ro_Wextend8:$extend))]>,
  3262. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3263. let Inst{13} = 0b0;
  3264. }
  3265. let AddedComplexity = 10 in
  3266. def roX : LoadStore8RO<sz, V, opc, asm, (outs),
  3267. (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
  3268. [(storeop (Ty regtype:$Rt),
  3269. (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
  3270. ro_Xextend8:$extend))]>,
  3271. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3272. let Inst{13} = 0b1;
  3273. }
  3274. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3275. }
  3276. class LoadStore16RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
  3277. dag outs, list<dag> pat>
  3278. : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
  3279. bits<5> Rt;
  3280. bits<5> Rn;
  3281. bits<5> Rm;
  3282. bits<2> extend;
  3283. let Inst{31-30} = sz;
  3284. let Inst{29-27} = 0b111;
  3285. let Inst{26} = V;
  3286. let Inst{25-24} = 0b00;
  3287. let Inst{23-22} = opc;
  3288. let Inst{21} = 1;
  3289. let Inst{20-16} = Rm;
  3290. let Inst{15} = extend{1}; // sign extend Rm?
  3291. let Inst{14} = 1;
  3292. let Inst{12} = extend{0}; // do shift?
  3293. let Inst{11-10} = 0b10;
  3294. let Inst{9-5} = Rn;
  3295. let Inst{4-0} = Rt;
  3296. }
  3297. multiclass Load16RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3298. string asm, ValueType Ty, SDPatternOperator loadop> {
  3299. let AddedComplexity = 10 in
  3300. def roW : LoadStore16RO<sz, V, opc, asm, (outs regtype:$Rt),
  3301. (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
  3302. [(set (Ty regtype:$Rt),
  3303. (loadop (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
  3304. ro_Wextend16:$extend)))]>,
  3305. Sched<[WriteLDIdx, ReadAdrBase]> {
  3306. let Inst{13} = 0b0;
  3307. }
  3308. let AddedComplexity = 10 in
  3309. def roX : LoadStore16RO<sz, V, opc, asm, (outs regtype:$Rt),
  3310. (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
  3311. [(set (Ty regtype:$Rt),
  3312. (loadop (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
  3313. ro_Xextend16:$extend)))]>,
  3314. Sched<[WriteLDIdx, ReadAdrBase]> {
  3315. let Inst{13} = 0b1;
  3316. }
  3317. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3318. }
  3319. multiclass Store16RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3320. string asm, ValueType Ty, SDPatternOperator storeop> {
  3321. let AddedComplexity = 10 in
  3322. def roW : LoadStore16RO<sz, V, opc, asm, (outs),
  3323. (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
  3324. [(storeop (Ty regtype:$Rt),
  3325. (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
  3326. ro_Wextend16:$extend))]>,
  3327. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3328. let Inst{13} = 0b0;
  3329. }
  3330. let AddedComplexity = 10 in
  3331. def roX : LoadStore16RO<sz, V, opc, asm, (outs),
  3332. (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
  3333. [(storeop (Ty regtype:$Rt),
  3334. (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
  3335. ro_Xextend16:$extend))]>,
  3336. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3337. let Inst{13} = 0b1;
  3338. }
  3339. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3340. }
  3341. class LoadStore32RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
  3342. dag outs, list<dag> pat>
  3343. : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
  3344. bits<5> Rt;
  3345. bits<5> Rn;
  3346. bits<5> Rm;
  3347. bits<2> extend;
  3348. let Inst{31-30} = sz;
  3349. let Inst{29-27} = 0b111;
  3350. let Inst{26} = V;
  3351. let Inst{25-24} = 0b00;
  3352. let Inst{23-22} = opc;
  3353. let Inst{21} = 1;
  3354. let Inst{20-16} = Rm;
  3355. let Inst{15} = extend{1}; // sign extend Rm?
  3356. let Inst{14} = 1;
  3357. let Inst{12} = extend{0}; // do shift?
  3358. let Inst{11-10} = 0b10;
  3359. let Inst{9-5} = Rn;
  3360. let Inst{4-0} = Rt;
  3361. }
  3362. multiclass Load32RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3363. string asm, ValueType Ty, SDPatternOperator loadop> {
  3364. let AddedComplexity = 10 in
  3365. def roW : LoadStore32RO<sz, V, opc, asm, (outs regtype:$Rt),
  3366. (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
  3367. [(set (Ty regtype:$Rt),
  3368. (loadop (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
  3369. ro_Wextend32:$extend)))]>,
  3370. Sched<[WriteLDIdx, ReadAdrBase]> {
  3371. let Inst{13} = 0b0;
  3372. }
  3373. let AddedComplexity = 10 in
  3374. def roX : LoadStore32RO<sz, V, opc, asm, (outs regtype:$Rt),
  3375. (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
  3376. [(set (Ty regtype:$Rt),
  3377. (loadop (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
  3378. ro_Xextend32:$extend)))]>,
  3379. Sched<[WriteLDIdx, ReadAdrBase]> {
  3380. let Inst{13} = 0b1;
  3381. }
  3382. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3383. }
  3384. multiclass Store32RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3385. string asm, ValueType Ty, SDPatternOperator storeop> {
  3386. let AddedComplexity = 10 in
  3387. def roW : LoadStore32RO<sz, V, opc, asm, (outs),
  3388. (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
  3389. [(storeop (Ty regtype:$Rt),
  3390. (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
  3391. ro_Wextend32:$extend))]>,
  3392. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3393. let Inst{13} = 0b0;
  3394. }
  3395. let AddedComplexity = 10 in
  3396. def roX : LoadStore32RO<sz, V, opc, asm, (outs),
  3397. (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
  3398. [(storeop (Ty regtype:$Rt),
  3399. (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
  3400. ro_Xextend32:$extend))]>,
  3401. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3402. let Inst{13} = 0b1;
  3403. }
  3404. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3405. }
  3406. class LoadStore64RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
  3407. dag outs, list<dag> pat>
  3408. : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
  3409. bits<5> Rt;
  3410. bits<5> Rn;
  3411. bits<5> Rm;
  3412. bits<2> extend;
  3413. let Inst{31-30} = sz;
  3414. let Inst{29-27} = 0b111;
  3415. let Inst{26} = V;
  3416. let Inst{25-24} = 0b00;
  3417. let Inst{23-22} = opc;
  3418. let Inst{21} = 1;
  3419. let Inst{20-16} = Rm;
  3420. let Inst{15} = extend{1}; // sign extend Rm?
  3421. let Inst{14} = 1;
  3422. let Inst{12} = extend{0}; // do shift?
  3423. let Inst{11-10} = 0b10;
  3424. let Inst{9-5} = Rn;
  3425. let Inst{4-0} = Rt;
  3426. }
  3427. multiclass Load64RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3428. string asm, ValueType Ty, SDPatternOperator loadop> {
  3429. let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  3430. def roW : LoadStore64RO<sz, V, opc, asm, (outs regtype:$Rt),
  3431. (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
  3432. [(set (Ty regtype:$Rt),
  3433. (loadop (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
  3434. ro_Wextend64:$extend)))]>,
  3435. Sched<[WriteLDIdx, ReadAdrBase]> {
  3436. let Inst{13} = 0b0;
  3437. }
  3438. let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  3439. def roX : LoadStore64RO<sz, V, opc, asm, (outs regtype:$Rt),
  3440. (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
  3441. [(set (Ty regtype:$Rt),
  3442. (loadop (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
  3443. ro_Xextend64:$extend)))]>,
  3444. Sched<[WriteLDIdx, ReadAdrBase]> {
  3445. let Inst{13} = 0b1;
  3446. }
  3447. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3448. }
  3449. multiclass Store64RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3450. string asm, ValueType Ty, SDPatternOperator storeop> {
  3451. let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3452. def roW : LoadStore64RO<sz, V, opc, asm, (outs),
  3453. (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
  3454. [(storeop (Ty regtype:$Rt),
  3455. (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
  3456. ro_Wextend64:$extend))]>,
  3457. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3458. let Inst{13} = 0b0;
  3459. }
  3460. let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3461. def roX : LoadStore64RO<sz, V, opc, asm, (outs),
  3462. (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
  3463. [(storeop (Ty regtype:$Rt),
  3464. (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
  3465. ro_Xextend64:$extend))]>,
  3466. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3467. let Inst{13} = 0b1;
  3468. }
  3469. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3470. }
  3471. class LoadStore128RO<bits<2> sz, bit V, bits<2> opc, string asm, dag ins,
  3472. dag outs, list<dag> pat>
  3473. : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
  3474. bits<5> Rt;
  3475. bits<5> Rn;
  3476. bits<5> Rm;
  3477. bits<2> extend;
  3478. let Inst{31-30} = sz;
  3479. let Inst{29-27} = 0b111;
  3480. let Inst{26} = V;
  3481. let Inst{25-24} = 0b00;
  3482. let Inst{23-22} = opc;
  3483. let Inst{21} = 1;
  3484. let Inst{20-16} = Rm;
  3485. let Inst{15} = extend{1}; // sign extend Rm?
  3486. let Inst{14} = 1;
  3487. let Inst{12} = extend{0}; // do shift?
  3488. let Inst{11-10} = 0b10;
  3489. let Inst{9-5} = Rn;
  3490. let Inst{4-0} = Rt;
  3491. }
  3492. multiclass Load128RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3493. string asm, ValueType Ty, SDPatternOperator loadop> {
  3494. let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  3495. def roW : LoadStore128RO<sz, V, opc, asm, (outs regtype:$Rt),
  3496. (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
  3497. [(set (Ty regtype:$Rt),
  3498. (loadop (ro_Windexed128 GPR64sp:$Rn, GPR32:$Rm,
  3499. ro_Wextend128:$extend)))]>,
  3500. Sched<[WriteLDIdx, ReadAdrBase]> {
  3501. let Inst{13} = 0b0;
  3502. }
  3503. let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  3504. def roX : LoadStore128RO<sz, V, opc, asm, (outs regtype:$Rt),
  3505. (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
  3506. [(set (Ty regtype:$Rt),
  3507. (loadop (ro_Xindexed128 GPR64sp:$Rn, GPR64:$Rm,
  3508. ro_Xextend128:$extend)))]>,
  3509. Sched<[WriteLDIdx, ReadAdrBase]> {
  3510. let Inst{13} = 0b1;
  3511. }
  3512. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3513. }
  3514. multiclass Store128RO<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3515. string asm> {
  3516. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3517. def roW : LoadStore128RO<sz, V, opc, asm, (outs),
  3518. (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
  3519. []>,
  3520. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3521. let Inst{13} = 0b0;
  3522. }
  3523. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  3524. def roX : LoadStore128RO<sz, V, opc, asm, (outs),
  3525. (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
  3526. []>,
  3527. Sched<[WriteSTIdx, ReadST, ReadAdrBase]> {
  3528. let Inst{13} = 0b1;
  3529. }
  3530. def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
  3531. }
  3532. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  3533. class BasePrefetchRO<bits<2> sz, bit V, bits<2> opc, dag outs, dag ins,
  3534. string asm, list<dag> pat>
  3535. : I<outs, ins, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat>,
  3536. Sched<[WriteLD]> {
  3537. bits<5> Rt;
  3538. bits<5> Rn;
  3539. bits<5> Rm;
  3540. bits<2> extend;
  3541. let Inst{31-30} = sz;
  3542. let Inst{29-27} = 0b111;
  3543. let Inst{26} = V;
  3544. let Inst{25-24} = 0b00;
  3545. let Inst{23-22} = opc;
  3546. let Inst{21} = 1;
  3547. let Inst{20-16} = Rm;
  3548. let Inst{15} = extend{1}; // sign extend Rm?
  3549. let Inst{14} = 1;
  3550. let Inst{12} = extend{0}; // do shift?
  3551. let Inst{11-10} = 0b10;
  3552. let Inst{9-5} = Rn;
  3553. let Inst{4-0} = Rt;
  3554. let DecoderMethod = "DecodePRFMRegInstruction";
  3555. // PRFM (reg) aliases with RPRFM added to the base A64 instruction set. When
  3556. // the decoder method returns Fail, the decoder should attempt to decode the
  3557. // instruction as RPRFM.
  3558. let hasCompleteDecoder = 0;
  3559. }
  3560. multiclass PrefetchRO<bits<2> sz, bit V, bits<2> opc, string asm> {
  3561. def roW : BasePrefetchRO<sz, V, opc, (outs),
  3562. (ins prfop:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
  3563. asm, [(AArch64Prefetch timm:$Rt,
  3564. (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
  3565. ro_Wextend64:$extend))]> {
  3566. let Inst{13} = 0b0;
  3567. }
  3568. def roX : BasePrefetchRO<sz, V, opc, (outs),
  3569. (ins prfop:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
  3570. asm, [(AArch64Prefetch timm:$Rt,
  3571. (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
  3572. ro_Xextend64:$extend))]> {
  3573. let Inst{13} = 0b1;
  3574. }
  3575. def : InstAlias<"prfm $Rt, [$Rn, $Rm]",
  3576. (!cast<Instruction>(NAME # "roX") prfop:$Rt,
  3577. GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
  3578. }
  3579. //---
  3580. // Load/store unscaled immediate
  3581. //---
  3582. def am_unscaled8 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled8", []>;
  3583. def am_unscaled16 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled16", []>;
  3584. def am_unscaled32 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled32", []>;
  3585. def am_unscaled64 : ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled64", []>;
  3586. def am_unscaled128 :ComplexPattern<iPTR, 2, "SelectAddrModeUnscaled128", []>;
  3587. def gi_am_unscaled8 :
  3588. GIComplexOperandMatcher<s64, "selectAddrModeUnscaled8">,
  3589. GIComplexPatternEquiv<am_unscaled8>;
  3590. def gi_am_unscaled16 :
  3591. GIComplexOperandMatcher<s64, "selectAddrModeUnscaled16">,
  3592. GIComplexPatternEquiv<am_unscaled16>;
  3593. def gi_am_unscaled32 :
  3594. GIComplexOperandMatcher<s64, "selectAddrModeUnscaled32">,
  3595. GIComplexPatternEquiv<am_unscaled32>;
  3596. def gi_am_unscaled64 :
  3597. GIComplexOperandMatcher<s64, "selectAddrModeUnscaled64">,
  3598. GIComplexPatternEquiv<am_unscaled64>;
  3599. def gi_am_unscaled128 :
  3600. GIComplexOperandMatcher<s64, "selectAddrModeUnscaled128">,
  3601. GIComplexPatternEquiv<am_unscaled128>;
  3602. class BaseLoadStoreUnscale<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
  3603. string asm, list<dag> pattern>
  3604. : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
  3605. bits<5> Rt;
  3606. bits<5> Rn;
  3607. bits<9> offset;
  3608. let Inst{31-30} = sz;
  3609. let Inst{29-27} = 0b111;
  3610. let Inst{26} = V;
  3611. let Inst{25-24} = 0b00;
  3612. let Inst{23-22} = opc;
  3613. let Inst{21} = 0;
  3614. let Inst{20-12} = offset;
  3615. let Inst{11-10} = 0b00;
  3616. let Inst{9-5} = Rn;
  3617. let Inst{4-0} = Rt;
  3618. let DecoderMethod = "DecodeSignedLdStInstruction";
  3619. }
  3620. // Armv8.4 LDAPR & STLR with Immediate Offset instruction
  3621. multiclass BaseLoadUnscaleV84<string asm, bits<2> sz, bits<2> opc,
  3622. DAGOperand regtype > {
  3623. def i : BaseLoadStoreUnscale<sz, 0, opc, (outs regtype:$Rt),
  3624. (ins GPR64sp:$Rn, simm9:$offset), asm, []>,
  3625. Sched<[WriteST]> {
  3626. let Inst{29} = 0;
  3627. let Inst{24} = 1;
  3628. }
  3629. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3630. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3631. }
  3632. multiclass BaseStoreUnscaleV84<string asm, bits<2> sz, bits<2> opc,
  3633. DAGOperand regtype > {
  3634. def i : BaseLoadStoreUnscale<sz, 0, opc, (outs),
  3635. (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
  3636. asm, []>,
  3637. Sched<[WriteST]> {
  3638. let Inst{29} = 0;
  3639. let Inst{24} = 1;
  3640. }
  3641. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3642. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3643. }
  3644. multiclass LoadUnscaled<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3645. string asm, list<dag> pattern> {
  3646. let AddedComplexity = 1 in // try this before LoadUI
  3647. def i : BaseLoadStoreUnscale<sz, V, opc, (outs regtype:$Rt),
  3648. (ins GPR64sp:$Rn, simm9:$offset), asm, pattern>,
  3649. Sched<[WriteLD]>;
  3650. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3651. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3652. }
  3653. multiclass StoreUnscaled<bits<2> sz, bit V, bits<2> opc, DAGOperand regtype,
  3654. string asm, list<dag> pattern> {
  3655. let AddedComplexity = 1 in // try this before StoreUI
  3656. def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
  3657. (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
  3658. asm, pattern>,
  3659. Sched<[WriteST]>;
  3660. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3661. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3662. }
  3663. multiclass PrefetchUnscaled<bits<2> sz, bit V, bits<2> opc, string asm,
  3664. list<dag> pat> {
  3665. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  3666. def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
  3667. (ins prfop:$Rt, GPR64sp:$Rn, simm9:$offset),
  3668. asm, pat>,
  3669. Sched<[WriteLD]>;
  3670. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3671. (!cast<Instruction>(NAME # "i") prfop:$Rt, GPR64sp:$Rn, 0)>;
  3672. }
  3673. //---
  3674. // Load/store unscaled immediate, unprivileged
  3675. //---
  3676. class BaseLoadStoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
  3677. dag oops, dag iops, string asm>
  3678. : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", []> {
  3679. bits<5> Rt;
  3680. bits<5> Rn;
  3681. bits<9> offset;
  3682. let Inst{31-30} = sz;
  3683. let Inst{29-27} = 0b111;
  3684. let Inst{26} = V;
  3685. let Inst{25-24} = 0b00;
  3686. let Inst{23-22} = opc;
  3687. let Inst{21} = 0;
  3688. let Inst{20-12} = offset;
  3689. let Inst{11-10} = 0b10;
  3690. let Inst{9-5} = Rn;
  3691. let Inst{4-0} = Rt;
  3692. let DecoderMethod = "DecodeSignedLdStInstruction";
  3693. }
  3694. multiclass LoadUnprivileged<bits<2> sz, bit V, bits<2> opc,
  3695. RegisterClass regtype, string asm> {
  3696. let mayStore = 0, mayLoad = 1, hasSideEffects = 0 in
  3697. def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs regtype:$Rt),
  3698. (ins GPR64sp:$Rn, simm9:$offset), asm>,
  3699. Sched<[WriteLD]>;
  3700. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3701. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3702. }
  3703. multiclass StoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
  3704. RegisterClass regtype, string asm> {
  3705. let mayStore = 1, mayLoad = 0, hasSideEffects = 0 in
  3706. def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs),
  3707. (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
  3708. asm>,
  3709. Sched<[WriteST]>;
  3710. def : InstAlias<asm # "\t$Rt, [$Rn]",
  3711. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  3712. }
  3713. //---
  3714. // Load/store pre-indexed
  3715. //---
  3716. class BaseLoadStorePreIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
  3717. string asm, string cstr, list<dag> pat>
  3718. : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]!", cstr, pat> {
  3719. bits<5> Rt;
  3720. bits<5> Rn;
  3721. bits<9> offset;
  3722. let Inst{31-30} = sz;
  3723. let Inst{29-27} = 0b111;
  3724. let Inst{26} = V;
  3725. let Inst{25-24} = 0;
  3726. let Inst{23-22} = opc;
  3727. let Inst{21} = 0;
  3728. let Inst{20-12} = offset;
  3729. let Inst{11-10} = 0b11;
  3730. let Inst{9-5} = Rn;
  3731. let Inst{4-0} = Rt;
  3732. let DecoderMethod = "DecodeSignedLdStInstruction";
  3733. }
  3734. let hasSideEffects = 0 in {
  3735. let mayStore = 0, mayLoad = 1 in
  3736. class LoadPreIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
  3737. string asm>
  3738. : BaseLoadStorePreIdx<sz, V, opc,
  3739. (outs GPR64sp:$wback, regtype:$Rt),
  3740. (ins GPR64sp:$Rn, simm9:$offset), asm,
  3741. "$Rn = $wback,@earlyclobber $wback", []>,
  3742. Sched<[WriteAdr, WriteLD]>;
  3743. let mayStore = 1, mayLoad = 0 in
  3744. class StorePreIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
  3745. string asm, SDPatternOperator storeop, ValueType Ty>
  3746. : BaseLoadStorePreIdx<sz, V, opc,
  3747. (outs GPR64sp:$wback),
  3748. (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
  3749. asm, "$Rn = $wback,@earlyclobber $wback",
  3750. [(set GPR64sp:$wback,
  3751. (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
  3752. Sched<[WriteAdr, WriteST]>;
  3753. } // hasSideEffects = 0
  3754. //---
  3755. // Load/store post-indexed
  3756. //---
  3757. class BaseLoadStorePostIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
  3758. string asm, string cstr, list<dag> pat>
  3759. : I<oops, iops, asm, "\t$Rt, [$Rn], $offset", cstr, pat> {
  3760. bits<5> Rt;
  3761. bits<5> Rn;
  3762. bits<9> offset;
  3763. let Inst{31-30} = sz;
  3764. let Inst{29-27} = 0b111;
  3765. let Inst{26} = V;
  3766. let Inst{25-24} = 0b00;
  3767. let Inst{23-22} = opc;
  3768. let Inst{21} = 0b0;
  3769. let Inst{20-12} = offset;
  3770. let Inst{11-10} = 0b01;
  3771. let Inst{9-5} = Rn;
  3772. let Inst{4-0} = Rt;
  3773. let DecoderMethod = "DecodeSignedLdStInstruction";
  3774. }
  3775. let hasSideEffects = 0 in {
  3776. let mayStore = 0, mayLoad = 1 in
  3777. class LoadPostIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
  3778. string asm>
  3779. : BaseLoadStorePostIdx<sz, V, opc,
  3780. (outs GPR64sp:$wback, regtype:$Rt),
  3781. (ins GPR64sp:$Rn, simm9:$offset),
  3782. asm, "$Rn = $wback,@earlyclobber $wback", []>,
  3783. Sched<[WriteAdr, WriteLD]>;
  3784. let mayStore = 1, mayLoad = 0 in
  3785. class StorePostIdx<bits<2> sz, bit V, bits<2> opc, RegisterOperand regtype,
  3786. string asm, SDPatternOperator storeop, ValueType Ty>
  3787. : BaseLoadStorePostIdx<sz, V, opc,
  3788. (outs GPR64sp:$wback),
  3789. (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
  3790. asm, "$Rn = $wback,@earlyclobber $wback",
  3791. [(set GPR64sp:$wback,
  3792. (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
  3793. Sched<[WriteAdr, WriteST]>;
  3794. } // hasSideEffects = 0
  3795. //---
  3796. // Load/store pair
  3797. //---
  3798. // (indexed, offset)
  3799. class BaseLoadStorePairOffset<bits<2> opc, bit V, bit L, dag oops, dag iops,
  3800. string asm>
  3801. : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
  3802. bits<5> Rt;
  3803. bits<5> Rt2;
  3804. bits<5> Rn;
  3805. bits<7> offset;
  3806. let Inst{31-30} = opc;
  3807. let Inst{29-27} = 0b101;
  3808. let Inst{26} = V;
  3809. let Inst{25-23} = 0b010;
  3810. let Inst{22} = L;
  3811. let Inst{21-15} = offset;
  3812. let Inst{14-10} = Rt2;
  3813. let Inst{9-5} = Rn;
  3814. let Inst{4-0} = Rt;
  3815. let DecoderMethod = "DecodePairLdStInstruction";
  3816. }
  3817. multiclass LoadPairOffset<bits<2> opc, bit V, RegisterOperand regtype,
  3818. Operand indextype, string asm> {
  3819. let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
  3820. def i : BaseLoadStorePairOffset<opc, V, 1,
  3821. (outs regtype:$Rt, regtype:$Rt2),
  3822. (ins GPR64sp:$Rn, indextype:$offset), asm>,
  3823. Sched<[WriteLD, WriteLDHi]>;
  3824. def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
  3825. (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
  3826. GPR64sp:$Rn, 0)>;
  3827. }
  3828. multiclass StorePairOffset<bits<2> opc, bit V, RegisterOperand regtype,
  3829. Operand indextype, string asm> {
  3830. let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in
  3831. def i : BaseLoadStorePairOffset<opc, V, 0, (outs),
  3832. (ins regtype:$Rt, regtype:$Rt2,
  3833. GPR64sp:$Rn, indextype:$offset),
  3834. asm>,
  3835. Sched<[WriteSTP]>;
  3836. def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
  3837. (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
  3838. GPR64sp:$Rn, 0)>;
  3839. }
  3840. // (pre-indexed)
  3841. class BaseLoadStorePairPreIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
  3842. string asm>
  3843. : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]!", "$Rn = $wback,@earlyclobber $wback", []> {
  3844. bits<5> Rt;
  3845. bits<5> Rt2;
  3846. bits<5> Rn;
  3847. bits<7> offset;
  3848. let Inst{31-30} = opc;
  3849. let Inst{29-27} = 0b101;
  3850. let Inst{26} = V;
  3851. let Inst{25-23} = 0b011;
  3852. let Inst{22} = L;
  3853. let Inst{21-15} = offset;
  3854. let Inst{14-10} = Rt2;
  3855. let Inst{9-5} = Rn;
  3856. let Inst{4-0} = Rt;
  3857. let DecoderMethod = "DecodePairLdStInstruction";
  3858. }
  3859. let hasSideEffects = 0 in {
  3860. let mayStore = 0, mayLoad = 1 in
  3861. class LoadPairPreIdx<bits<2> opc, bit V, RegisterOperand regtype,
  3862. Operand indextype, string asm>
  3863. : BaseLoadStorePairPreIdx<opc, V, 1,
  3864. (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
  3865. (ins GPR64sp:$Rn, indextype:$offset), asm>,
  3866. Sched<[WriteAdr, WriteLD, WriteLDHi]>;
  3867. let mayStore = 1, mayLoad = 0 in
  3868. class StorePairPreIdx<bits<2> opc, bit V, RegisterOperand regtype,
  3869. Operand indextype, string asm>
  3870. : BaseLoadStorePairPreIdx<opc, V, 0, (outs GPR64sp:$wback),
  3871. (ins regtype:$Rt, regtype:$Rt2,
  3872. GPR64sp:$Rn, indextype:$offset),
  3873. asm>,
  3874. Sched<[WriteAdr, WriteSTP]>;
  3875. } // hasSideEffects = 0
  3876. // (post-indexed)
  3877. class BaseLoadStorePairPostIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
  3878. string asm>
  3879. : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn], $offset", "$Rn = $wback,@earlyclobber $wback", []> {
  3880. bits<5> Rt;
  3881. bits<5> Rt2;
  3882. bits<5> Rn;
  3883. bits<7> offset;
  3884. let Inst{31-30} = opc;
  3885. let Inst{29-27} = 0b101;
  3886. let Inst{26} = V;
  3887. let Inst{25-23} = 0b001;
  3888. let Inst{22} = L;
  3889. let Inst{21-15} = offset;
  3890. let Inst{14-10} = Rt2;
  3891. let Inst{9-5} = Rn;
  3892. let Inst{4-0} = Rt;
  3893. let DecoderMethod = "DecodePairLdStInstruction";
  3894. }
  3895. let hasSideEffects = 0 in {
  3896. let mayStore = 0, mayLoad = 1 in
  3897. class LoadPairPostIdx<bits<2> opc, bit V, RegisterOperand regtype,
  3898. Operand idxtype, string asm>
  3899. : BaseLoadStorePairPostIdx<opc, V, 1,
  3900. (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
  3901. (ins GPR64sp:$Rn, idxtype:$offset), asm>,
  3902. Sched<[WriteAdr, WriteLD, WriteLDHi]>;
  3903. let mayStore = 1, mayLoad = 0 in
  3904. class StorePairPostIdx<bits<2> opc, bit V, RegisterOperand regtype,
  3905. Operand idxtype, string asm>
  3906. : BaseLoadStorePairPostIdx<opc, V, 0, (outs GPR64sp:$wback),
  3907. (ins regtype:$Rt, regtype:$Rt2,
  3908. GPR64sp:$Rn, idxtype:$offset),
  3909. asm>,
  3910. Sched<[WriteAdr, WriteSTP]>;
  3911. } // hasSideEffects = 0
  3912. // (no-allocate)
  3913. class BaseLoadStorePairNoAlloc<bits<2> opc, bit V, bit L, dag oops, dag iops,
  3914. string asm>
  3915. : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
  3916. bits<5> Rt;
  3917. bits<5> Rt2;
  3918. bits<5> Rn;
  3919. bits<7> offset;
  3920. let Inst{31-30} = opc;
  3921. let Inst{29-27} = 0b101;
  3922. let Inst{26} = V;
  3923. let Inst{25-23} = 0b000;
  3924. let Inst{22} = L;
  3925. let Inst{21-15} = offset;
  3926. let Inst{14-10} = Rt2;
  3927. let Inst{9-5} = Rn;
  3928. let Inst{4-0} = Rt;
  3929. let DecoderMethod = "DecodePairLdStInstruction";
  3930. }
  3931. multiclass LoadPairNoAlloc<bits<2> opc, bit V, DAGOperand regtype,
  3932. Operand indextype, string asm> {
  3933. let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
  3934. def i : BaseLoadStorePairNoAlloc<opc, V, 1,
  3935. (outs regtype:$Rt, regtype:$Rt2),
  3936. (ins GPR64sp:$Rn, indextype:$offset), asm>,
  3937. Sched<[WriteLD, WriteLDHi]>;
  3938. def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
  3939. (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
  3940. GPR64sp:$Rn, 0)>;
  3941. }
  3942. multiclass StorePairNoAlloc<bits<2> opc, bit V, DAGOperand regtype,
  3943. Operand indextype, string asm> {
  3944. let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in
  3945. def i : BaseLoadStorePairNoAlloc<opc, V, 0, (outs),
  3946. (ins regtype:$Rt, regtype:$Rt2,
  3947. GPR64sp:$Rn, indextype:$offset),
  3948. asm>,
  3949. Sched<[WriteSTP]>;
  3950. def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
  3951. (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
  3952. GPR64sp:$Rn, 0)>;
  3953. }
  3954. //---
  3955. // Load/store exclusive
  3956. //---
  3957. // True exclusive operations write to and/or read from the system's exclusive
  3958. // monitors, which as far as a compiler is concerned can be modelled as a
  3959. // random shared memory address. Hence LoadExclusive mayStore.
  3960. //
  3961. // Since these instructions have the undefined register bits set to 1 in
  3962. // their canonical form, we need a post encoder method to set those bits
  3963. // to 1 when encoding these instructions. We do this using the
  3964. // fixLoadStoreExclusive function. This function has template parameters:
  3965. //
  3966. // fixLoadStoreExclusive<int hasRs, int hasRt2>
  3967. //
  3968. // hasRs indicates that the instruction uses the Rs field, so we won't set
  3969. // it to 1 (and the same for Rt2). We don't need template parameters for
  3970. // the other register fields since Rt and Rn are always used.
  3971. //
  3972. let hasSideEffects = 1, mayLoad = 1, mayStore = 1 in
  3973. class BaseLoadStoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  3974. dag oops, dag iops, string asm, string operands>
  3975. : I<oops, iops, asm, operands, "", []> {
  3976. let Inst{31-30} = sz;
  3977. let Inst{29-24} = 0b001000;
  3978. let Inst{23} = o2;
  3979. let Inst{22} = L;
  3980. let Inst{21} = o1;
  3981. let Inst{15} = o0;
  3982. let DecoderMethod = "DecodeExclusiveLdStInstruction";
  3983. }
  3984. // Neither Rs nor Rt2 operands.
  3985. class LoadStoreExclusiveSimple<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  3986. dag oops, dag iops, string asm, string operands>
  3987. : BaseLoadStoreExclusive<sz, o2, L, o1, o0, oops, iops, asm, operands> {
  3988. bits<5> Rt;
  3989. bits<5> Rn;
  3990. let Inst{20-16} = 0b11111;
  3991. let Unpredictable{20-16} = 0b11111;
  3992. let Inst{14-10} = 0b11111;
  3993. let Unpredictable{14-10} = 0b11111;
  3994. let Inst{9-5} = Rn;
  3995. let Inst{4-0} = Rt;
  3996. let PostEncoderMethod = "fixLoadStoreExclusive<0,0>";
  3997. }
  3998. // Simple load acquires don't set the exclusive monitor
  3999. let mayLoad = 1, mayStore = 0 in
  4000. class LoadAcquire<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4001. RegisterClass regtype, string asm>
  4002. : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
  4003. (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
  4004. Sched<[WriteLD]>;
  4005. class LoadExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4006. RegisterClass regtype, string asm>
  4007. : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
  4008. (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
  4009. Sched<[WriteLD]>;
  4010. class LoadExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4011. RegisterClass regtype, string asm>
  4012. : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
  4013. (outs regtype:$Rt, regtype:$Rt2),
  4014. (ins GPR64sp0:$Rn), asm,
  4015. "\t$Rt, $Rt2, [$Rn]">,
  4016. Sched<[WriteLD, WriteLDHi]> {
  4017. bits<5> Rt;
  4018. bits<5> Rt2;
  4019. bits<5> Rn;
  4020. let Inst{14-10} = Rt2;
  4021. let Inst{9-5} = Rn;
  4022. let Inst{4-0} = Rt;
  4023. let PostEncoderMethod = "fixLoadStoreExclusive<0,1>";
  4024. }
  4025. // Simple store release operations do not check the exclusive monitor.
  4026. let mayLoad = 0, mayStore = 1 in
  4027. class StoreRelease<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4028. RegisterClass regtype, string asm>
  4029. : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs),
  4030. (ins regtype:$Rt, GPR64sp:$Rn),
  4031. asm, "\t$Rt, [$Rn]">,
  4032. Sched<[WriteST]>;
  4033. let mayLoad = 1, mayStore = 1 in
  4034. class StoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4035. RegisterClass regtype, string asm>
  4036. : BaseLoadStoreExclusive<sz, o2, L, o1, o0, (outs GPR32:$Ws),
  4037. (ins regtype:$Rt, GPR64sp0:$Rn),
  4038. asm, "\t$Ws, $Rt, [$Rn]">,
  4039. Sched<[WriteSTX]> {
  4040. bits<5> Ws;
  4041. bits<5> Rt;
  4042. bits<5> Rn;
  4043. let Inst{20-16} = Ws;
  4044. let Inst{9-5} = Rn;
  4045. let Inst{4-0} = Rt;
  4046. let Constraints = "@earlyclobber $Ws";
  4047. let PostEncoderMethod = "fixLoadStoreExclusive<1,0>";
  4048. }
  4049. class StoreExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
  4050. RegisterClass regtype, string asm>
  4051. : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
  4052. (outs GPR32:$Ws),
  4053. (ins regtype:$Rt, regtype:$Rt2, GPR64sp0:$Rn),
  4054. asm, "\t$Ws, $Rt, $Rt2, [$Rn]">,
  4055. Sched<[WriteSTX]> {
  4056. bits<5> Ws;
  4057. bits<5> Rt;
  4058. bits<5> Rt2;
  4059. bits<5> Rn;
  4060. let Inst{20-16} = Ws;
  4061. let Inst{14-10} = Rt2;
  4062. let Inst{9-5} = Rn;
  4063. let Inst{4-0} = Rt;
  4064. let Constraints = "@earlyclobber $Ws";
  4065. }
  4066. // Armv8.5-A Memory Tagging Extension
  4067. class BaseMemTag<bits<2> opc1, bits<2> opc2, string asm_insn,
  4068. string asm_opnds, string cstr, dag oops, dag iops>
  4069. : I<oops, iops, asm_insn, asm_opnds, cstr, []>,
  4070. Sched<[]> {
  4071. bits<5> Rn;
  4072. let Inst{31-24} = 0b11011001;
  4073. let Inst{23-22} = opc1;
  4074. let Inst{21} = 1;
  4075. // Inst{20-12} defined by subclass
  4076. let Inst{11-10} = opc2;
  4077. let Inst{9-5} = Rn;
  4078. // Inst{4-0} defined by subclass
  4079. }
  4080. class MemTagVector<bit Load, string asm_insn, string asm_opnds,
  4081. dag oops, dag iops>
  4082. : BaseMemTag<{0b1, Load}, 0b00, asm_insn, asm_opnds,
  4083. "", oops, iops> {
  4084. bits<5> Rt;
  4085. let Inst{20-12} = 0b000000000;
  4086. let Inst{4-0} = Rt;
  4087. let mayLoad = Load;
  4088. }
  4089. class MemTagLoad<string asm_insn, string asm_opnds>
  4090. : BaseMemTag<0b01, 0b00, asm_insn, asm_opnds, "$Rt = $wback",
  4091. (outs GPR64:$wback),
  4092. (ins GPR64:$Rt, GPR64sp:$Rn, simm9s16:$offset)> {
  4093. bits<5> Rt;
  4094. bits<9> offset;
  4095. let Inst{20-12} = offset;
  4096. let Inst{4-0} = Rt;
  4097. let mayLoad = 1;
  4098. }
  4099. class BaseMemTagStore<bits<2> opc1, bits<2> opc2, string asm_insn,
  4100. string asm_opnds, string cstr, dag oops, dag iops>
  4101. : BaseMemTag<opc1, opc2, asm_insn, asm_opnds, cstr, oops, iops> {
  4102. bits<5> Rt;
  4103. bits<9> offset;
  4104. let Inst{20-12} = offset;
  4105. let Inst{4-0} = Rt;
  4106. let mayStore = 1;
  4107. }
  4108. multiclass MemTagStore<bits<2> opc1, string insn> {
  4109. def Offset :
  4110. BaseMemTagStore<opc1, 0b10, insn, "\t$Rt, [$Rn, $offset]", "",
  4111. (outs), (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
  4112. def PreIndex :
  4113. BaseMemTagStore<opc1, 0b11, insn, "\t$Rt, [$Rn, $offset]!",
  4114. "$Rn = $wback",
  4115. (outs GPR64sp:$wback),
  4116. (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
  4117. def PostIndex :
  4118. BaseMemTagStore<opc1, 0b01, insn, "\t$Rt, [$Rn], $offset",
  4119. "$Rn = $wback",
  4120. (outs GPR64sp:$wback),
  4121. (ins GPR64sp:$Rt, GPR64sp:$Rn, simm9s16:$offset)>;
  4122. def : InstAlias<insn # "\t$Rt, [$Rn]",
  4123. (!cast<Instruction>(NAME # "Offset") GPR64sp:$Rt, GPR64sp:$Rn, 0)>;
  4124. }
  4125. //---
  4126. // Exception generation
  4127. //---
  4128. let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
  4129. class ExceptionGeneration<bits<3> op1, bits<2> ll, string asm,
  4130. list<dag> pattern = []>
  4131. : I<(outs), (ins timm32_0_65535:$imm), asm, "\t$imm", "", pattern>,
  4132. Sched<[WriteSys]> {
  4133. bits<16> imm;
  4134. let Inst{31-24} = 0b11010100;
  4135. let Inst{23-21} = op1;
  4136. let Inst{20-5} = imm;
  4137. let Inst{4-2} = 0b000;
  4138. let Inst{1-0} = ll;
  4139. }
  4140. //---
  4141. // UDF : Permanently UNDEFINED instructions. Format: Opc = 0x0000, 16 bit imm.
  4142. //--
  4143. let hasSideEffects = 1, isTrap = 1, mayLoad = 0, mayStore = 0 in {
  4144. class UDFType<bits<16> opc, string asm>
  4145. : I<(outs), (ins uimm16:$imm),
  4146. asm, "\t$imm", "", []>,
  4147. Sched<[]> {
  4148. bits<16> imm;
  4149. let Inst{31-16} = opc;
  4150. let Inst{15-0} = imm;
  4151. }
  4152. }
  4153. let Predicates = [HasFPARMv8] in {
  4154. //---
  4155. // Floating point to integer conversion
  4156. //---
  4157. let mayRaiseFPException = 1, Uses = [FPCR] in
  4158. class BaseFPToIntegerUnscaled<bits<2> type, bits<2> rmode, bits<3> opcode,
  4159. RegisterClass srcType, RegisterClass dstType,
  4160. string asm, list<dag> pattern>
  4161. : I<(outs dstType:$Rd), (ins srcType:$Rn),
  4162. asm, "\t$Rd, $Rn", "", pattern>,
  4163. Sched<[WriteFCvt]> {
  4164. bits<5> Rd;
  4165. bits<5> Rn;
  4166. let Inst{30-29} = 0b00;
  4167. let Inst{28-24} = 0b11110;
  4168. let Inst{23-22} = type;
  4169. let Inst{21} = 1;
  4170. let Inst{20-19} = rmode;
  4171. let Inst{18-16} = opcode;
  4172. let Inst{15-10} = 0;
  4173. let Inst{9-5} = Rn;
  4174. let Inst{4-0} = Rd;
  4175. }
  4176. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4177. class BaseFPToInteger<bits<2> type, bits<2> rmode, bits<3> opcode,
  4178. RegisterClass srcType, RegisterClass dstType,
  4179. Operand immType, string asm, list<dag> pattern>
  4180. : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
  4181. asm, "\t$Rd, $Rn, $scale", "", pattern>,
  4182. Sched<[WriteFCvt]> {
  4183. bits<5> Rd;
  4184. bits<5> Rn;
  4185. bits<6> scale;
  4186. let Inst{30-29} = 0b00;
  4187. let Inst{28-24} = 0b11110;
  4188. let Inst{23-22} = type;
  4189. let Inst{21} = 0;
  4190. let Inst{20-19} = rmode;
  4191. let Inst{18-16} = opcode;
  4192. let Inst{15-10} = scale;
  4193. let Inst{9-5} = Rn;
  4194. let Inst{4-0} = Rd;
  4195. }
  4196. multiclass FPToIntegerUnscaled<bits<2> rmode, bits<3> opcode, string asm,
  4197. SDPatternOperator OpN> {
  4198. // Unscaled half-precision to 32-bit
  4199. def UWHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR32, asm,
  4200. [(set GPR32:$Rd, (OpN (f16 FPR16:$Rn)))]> {
  4201. let Inst{31} = 0; // 32-bit GPR flag
  4202. let Predicates = [HasFullFP16];
  4203. }
  4204. // Unscaled half-precision to 64-bit
  4205. def UXHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR64, asm,
  4206. [(set GPR64:$Rd, (OpN (f16 FPR16:$Rn)))]> {
  4207. let Inst{31} = 1; // 64-bit GPR flag
  4208. let Predicates = [HasFullFP16];
  4209. }
  4210. // Unscaled single-precision to 32-bit
  4211. def UWSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR32, asm,
  4212. [(set GPR32:$Rd, (OpN FPR32:$Rn))]> {
  4213. let Inst{31} = 0; // 32-bit GPR flag
  4214. }
  4215. // Unscaled single-precision to 64-bit
  4216. def UXSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR64, asm,
  4217. [(set GPR64:$Rd, (OpN FPR32:$Rn))]> {
  4218. let Inst{31} = 1; // 64-bit GPR flag
  4219. }
  4220. // Unscaled double-precision to 32-bit
  4221. def UWDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR32, asm,
  4222. [(set GPR32:$Rd, (OpN (f64 FPR64:$Rn)))]> {
  4223. let Inst{31} = 0; // 32-bit GPR flag
  4224. }
  4225. // Unscaled double-precision to 64-bit
  4226. def UXDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR64, asm,
  4227. [(set GPR64:$Rd, (OpN (f64 FPR64:$Rn)))]> {
  4228. let Inst{31} = 1; // 64-bit GPR flag
  4229. }
  4230. }
  4231. multiclass FPToIntegerScaled<bits<2> rmode, bits<3> opcode, string asm,
  4232. SDPatternOperator OpN> {
  4233. // Scaled half-precision to 32-bit
  4234. def SWHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR32,
  4235. fixedpoint_f16_i32, asm,
  4236. [(set GPR32:$Rd, (OpN (fmul (f16 FPR16:$Rn),
  4237. fixedpoint_f16_i32:$scale)))]> {
  4238. let Inst{31} = 0; // 32-bit GPR flag
  4239. let scale{5} = 1;
  4240. let Predicates = [HasFullFP16];
  4241. }
  4242. // Scaled half-precision to 64-bit
  4243. def SXHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR64,
  4244. fixedpoint_f16_i64, asm,
  4245. [(set GPR64:$Rd, (OpN (fmul (f16 FPR16:$Rn),
  4246. fixedpoint_f16_i64:$scale)))]> {
  4247. let Inst{31} = 1; // 64-bit GPR flag
  4248. let Predicates = [HasFullFP16];
  4249. }
  4250. // Scaled single-precision to 32-bit
  4251. def SWSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR32,
  4252. fixedpoint_f32_i32, asm,
  4253. [(set GPR32:$Rd, (OpN (fmul FPR32:$Rn,
  4254. fixedpoint_f32_i32:$scale)))]> {
  4255. let Inst{31} = 0; // 32-bit GPR flag
  4256. let scale{5} = 1;
  4257. }
  4258. // Scaled single-precision to 64-bit
  4259. def SXSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR64,
  4260. fixedpoint_f32_i64, asm,
  4261. [(set GPR64:$Rd, (OpN (fmul FPR32:$Rn,
  4262. fixedpoint_f32_i64:$scale)))]> {
  4263. let Inst{31} = 1; // 64-bit GPR flag
  4264. }
  4265. // Scaled double-precision to 32-bit
  4266. def SWDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR32,
  4267. fixedpoint_f64_i32, asm,
  4268. [(set GPR32:$Rd, (OpN (fmul FPR64:$Rn,
  4269. fixedpoint_f64_i32:$scale)))]> {
  4270. let Inst{31} = 0; // 32-bit GPR flag
  4271. let scale{5} = 1;
  4272. }
  4273. // Scaled double-precision to 64-bit
  4274. def SXDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR64,
  4275. fixedpoint_f64_i64, asm,
  4276. [(set GPR64:$Rd, (OpN (fmul FPR64:$Rn,
  4277. fixedpoint_f64_i64:$scale)))]> {
  4278. let Inst{31} = 1; // 64-bit GPR flag
  4279. }
  4280. }
  4281. //---
  4282. // Integer to floating point conversion
  4283. //---
  4284. let mayStore = 0, mayLoad = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4285. class BaseIntegerToFP<bit isUnsigned,
  4286. RegisterClass srcType, RegisterClass dstType,
  4287. Operand immType, string asm, list<dag> pattern>
  4288. : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
  4289. asm, "\t$Rd, $Rn, $scale", "", pattern>,
  4290. Sched<[WriteFCvt]> {
  4291. bits<5> Rd;
  4292. bits<5> Rn;
  4293. bits<6> scale;
  4294. let Inst{30-24} = 0b0011110;
  4295. let Inst{21-17} = 0b00001;
  4296. let Inst{16} = isUnsigned;
  4297. let Inst{15-10} = scale;
  4298. let Inst{9-5} = Rn;
  4299. let Inst{4-0} = Rd;
  4300. }
  4301. let mayRaiseFPException = 1, Uses = [FPCR] in
  4302. class BaseIntegerToFPUnscaled<bit isUnsigned,
  4303. RegisterClass srcType, RegisterClass dstType,
  4304. ValueType dvt, string asm, SDPatternOperator node>
  4305. : I<(outs dstType:$Rd), (ins srcType:$Rn),
  4306. asm, "\t$Rd, $Rn", "", [(set (dvt dstType:$Rd), (node srcType:$Rn))]>,
  4307. Sched<[WriteFCvt]> {
  4308. bits<5> Rd;
  4309. bits<5> Rn;
  4310. bits<6> scale;
  4311. let Inst{30-24} = 0b0011110;
  4312. let Inst{21-17} = 0b10001;
  4313. let Inst{16} = isUnsigned;
  4314. let Inst{15-10} = 0b000000;
  4315. let Inst{9-5} = Rn;
  4316. let Inst{4-0} = Rd;
  4317. }
  4318. multiclass IntegerToFP<bit isUnsigned, string asm, SDPatternOperator node> {
  4319. // Unscaled
  4320. def UWHri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR16, f16, asm, node> {
  4321. let Inst{31} = 0; // 32-bit GPR flag
  4322. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4323. let Predicates = [HasFullFP16];
  4324. }
  4325. def UWSri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR32, f32, asm, node> {
  4326. let Inst{31} = 0; // 32-bit GPR flag
  4327. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4328. }
  4329. def UWDri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR64, f64, asm, node> {
  4330. let Inst{31} = 0; // 32-bit GPR flag
  4331. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4332. }
  4333. def UXHri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR16, f16, asm, node> {
  4334. let Inst{31} = 1; // 64-bit GPR flag
  4335. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4336. let Predicates = [HasFullFP16];
  4337. }
  4338. def UXSri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR32, f32, asm, node> {
  4339. let Inst{31} = 1; // 64-bit GPR flag
  4340. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4341. }
  4342. def UXDri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR64, f64, asm, node> {
  4343. let Inst{31} = 1; // 64-bit GPR flag
  4344. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4345. }
  4346. // Scaled
  4347. def SWHri: BaseIntegerToFP<isUnsigned, GPR32, FPR16, fixedpoint_f16_i32, asm,
  4348. [(set (f16 FPR16:$Rd),
  4349. (fdiv (node GPR32:$Rn),
  4350. fixedpoint_f16_i32:$scale))]> {
  4351. let Inst{31} = 0; // 32-bit GPR flag
  4352. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4353. let scale{5} = 1;
  4354. let Predicates = [HasFullFP16];
  4355. }
  4356. def SWSri: BaseIntegerToFP<isUnsigned, GPR32, FPR32, fixedpoint_f32_i32, asm,
  4357. [(set FPR32:$Rd,
  4358. (fdiv (node GPR32:$Rn),
  4359. fixedpoint_f32_i32:$scale))]> {
  4360. let Inst{31} = 0; // 32-bit GPR flag
  4361. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4362. let scale{5} = 1;
  4363. }
  4364. def SWDri: BaseIntegerToFP<isUnsigned, GPR32, FPR64, fixedpoint_f64_i32, asm,
  4365. [(set FPR64:$Rd,
  4366. (fdiv (node GPR32:$Rn),
  4367. fixedpoint_f64_i32:$scale))]> {
  4368. let Inst{31} = 0; // 32-bit GPR flag
  4369. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4370. let scale{5} = 1;
  4371. }
  4372. def SXHri: BaseIntegerToFP<isUnsigned, GPR64, FPR16, fixedpoint_f16_i64, asm,
  4373. [(set (f16 FPR16:$Rd),
  4374. (fdiv (node GPR64:$Rn),
  4375. fixedpoint_f16_i64:$scale))]> {
  4376. let Inst{31} = 1; // 64-bit GPR flag
  4377. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4378. let Predicates = [HasFullFP16];
  4379. }
  4380. def SXSri: BaseIntegerToFP<isUnsigned, GPR64, FPR32, fixedpoint_f32_i64, asm,
  4381. [(set FPR32:$Rd,
  4382. (fdiv (node GPR64:$Rn),
  4383. fixedpoint_f32_i64:$scale))]> {
  4384. let Inst{31} = 1; // 64-bit GPR flag
  4385. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4386. }
  4387. def SXDri: BaseIntegerToFP<isUnsigned, GPR64, FPR64, fixedpoint_f64_i64, asm,
  4388. [(set FPR64:$Rd,
  4389. (fdiv (node GPR64:$Rn),
  4390. fixedpoint_f64_i64:$scale))]> {
  4391. let Inst{31} = 1; // 64-bit GPR flag
  4392. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4393. }
  4394. }
  4395. //---
  4396. // Unscaled integer <-> floating point conversion (i.e. FMOV)
  4397. //---
  4398. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4399. class BaseUnscaledConversion<bits<2> rmode, bits<3> opcode,
  4400. RegisterClass srcType, RegisterClass dstType,
  4401. string asm>
  4402. : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "",
  4403. // We use COPY_TO_REGCLASS for these bitconvert operations.
  4404. // copyPhysReg() expands the resultant COPY instructions after
  4405. // regalloc is done. This gives greater freedom for the allocator
  4406. // and related passes (coalescing, copy propagation, et. al.) to
  4407. // be more effective.
  4408. [/*(set (dvt dstType:$Rd), (bitconvert (svt srcType:$Rn)))*/]>,
  4409. Sched<[WriteFCopy]> {
  4410. bits<5> Rd;
  4411. bits<5> Rn;
  4412. let Inst{30-24} = 0b0011110;
  4413. let Inst{21} = 1;
  4414. let Inst{20-19} = rmode;
  4415. let Inst{18-16} = opcode;
  4416. let Inst{15-10} = 0b000000;
  4417. let Inst{9-5} = Rn;
  4418. let Inst{4-0} = Rd;
  4419. }
  4420. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4421. class BaseUnscaledConversionToHigh<bits<2> rmode, bits<3> opcode,
  4422. RegisterClass srcType, RegisterOperand dstType, string asm,
  4423. string kind>
  4424. : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
  4425. "{\t$Rd"#kind#"$idx, $Rn|"#kind#"\t$Rd$idx, $Rn}", "", []>,
  4426. Sched<[WriteFCopy]> {
  4427. bits<5> Rd;
  4428. bits<5> Rn;
  4429. let Inst{30-23} = 0b00111101;
  4430. let Inst{21} = 1;
  4431. let Inst{20-19} = rmode;
  4432. let Inst{18-16} = opcode;
  4433. let Inst{15-10} = 0b000000;
  4434. let Inst{9-5} = Rn;
  4435. let Inst{4-0} = Rd;
  4436. let DecoderMethod = "DecodeFMOVLaneInstruction";
  4437. }
  4438. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4439. class BaseUnscaledConversionFromHigh<bits<2> rmode, bits<3> opcode,
  4440. RegisterOperand srcType, RegisterClass dstType, string asm,
  4441. string kind>
  4442. : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
  4443. "{\t$Rd, $Rn"#kind#"$idx|"#kind#"\t$Rd, $Rn$idx}", "", []>,
  4444. Sched<[WriteFCopy]> {
  4445. bits<5> Rd;
  4446. bits<5> Rn;
  4447. let Inst{30-23} = 0b00111101;
  4448. let Inst{21} = 1;
  4449. let Inst{20-19} = rmode;
  4450. let Inst{18-16} = opcode;
  4451. let Inst{15-10} = 0b000000;
  4452. let Inst{9-5} = Rn;
  4453. let Inst{4-0} = Rd;
  4454. let DecoderMethod = "DecodeFMOVLaneInstruction";
  4455. }
  4456. multiclass UnscaledConversion<string asm> {
  4457. def WHr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR16, asm> {
  4458. let Inst{31} = 0; // 32-bit GPR flag
  4459. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4460. let Predicates = [HasFullFP16];
  4461. }
  4462. def XHr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR16, asm> {
  4463. let Inst{31} = 1; // 64-bit GPR flag
  4464. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4465. let Predicates = [HasFullFP16];
  4466. }
  4467. def WSr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR32, asm> {
  4468. let Inst{31} = 0; // 32-bit GPR flag
  4469. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4470. }
  4471. def XDr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR64, asm> {
  4472. let Inst{31} = 1; // 64-bit GPR flag
  4473. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4474. }
  4475. def HWr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR32, asm> {
  4476. let Inst{31} = 0; // 32-bit GPR flag
  4477. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4478. let Predicates = [HasFullFP16];
  4479. }
  4480. def HXr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR64, asm> {
  4481. let Inst{31} = 1; // 64-bit GPR flag
  4482. let Inst{23-22} = 0b11; // 16-bit FPR flag
  4483. let Predicates = [HasFullFP16];
  4484. }
  4485. def SWr : BaseUnscaledConversion<0b00, 0b110, FPR32, GPR32, asm> {
  4486. let Inst{31} = 0; // 32-bit GPR flag
  4487. let Inst{23-22} = 0b00; // 32-bit FPR flag
  4488. }
  4489. def DXr : BaseUnscaledConversion<0b00, 0b110, FPR64, GPR64, asm> {
  4490. let Inst{31} = 1; // 64-bit GPR flag
  4491. let Inst{23-22} = 0b01; // 64-bit FPR flag
  4492. }
  4493. def XDHighr : BaseUnscaledConversionToHigh<0b01, 0b111, GPR64, V128,
  4494. asm, ".d"> {
  4495. let Inst{31} = 1;
  4496. let Inst{22} = 0;
  4497. }
  4498. def DXHighr : BaseUnscaledConversionFromHigh<0b01, 0b110, V128, GPR64,
  4499. asm, ".d"> {
  4500. let Inst{31} = 1;
  4501. let Inst{22} = 0;
  4502. }
  4503. }
  4504. //---
  4505. // Floating point conversion
  4506. //---
  4507. let mayRaiseFPException = 1, Uses = [FPCR] in
  4508. class BaseFPConversion<bits<2> type, bits<2> opcode, RegisterClass dstType,
  4509. RegisterClass srcType, string asm, list<dag> pattern>
  4510. : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "", pattern>,
  4511. Sched<[WriteFCvt]> {
  4512. bits<5> Rd;
  4513. bits<5> Rn;
  4514. let Inst{31-24} = 0b00011110;
  4515. let Inst{23-22} = type;
  4516. let Inst{21-17} = 0b10001;
  4517. let Inst{16-15} = opcode;
  4518. let Inst{14-10} = 0b10000;
  4519. let Inst{9-5} = Rn;
  4520. let Inst{4-0} = Rd;
  4521. }
  4522. multiclass FPConversion<string asm> {
  4523. // Double-precision to Half-precision
  4524. def HDr : BaseFPConversion<0b01, 0b11, FPR16, FPR64, asm,
  4525. [(set (f16 FPR16:$Rd), (any_fpround FPR64:$Rn))]>;
  4526. // Double-precision to Single-precision
  4527. def SDr : BaseFPConversion<0b01, 0b00, FPR32, FPR64, asm,
  4528. [(set FPR32:$Rd, (any_fpround FPR64:$Rn))]>;
  4529. // Half-precision to Double-precision
  4530. def DHr : BaseFPConversion<0b11, 0b01, FPR64, FPR16, asm,
  4531. [(set FPR64:$Rd, (any_fpextend (f16 FPR16:$Rn)))]>;
  4532. // Half-precision to Single-precision
  4533. def SHr : BaseFPConversion<0b11, 0b00, FPR32, FPR16, asm,
  4534. [(set FPR32:$Rd, (any_fpextend (f16 FPR16:$Rn)))]>;
  4535. // Single-precision to Double-precision
  4536. def DSr : BaseFPConversion<0b00, 0b01, FPR64, FPR32, asm,
  4537. [(set FPR64:$Rd, (any_fpextend FPR32:$Rn))]>;
  4538. // Single-precision to Half-precision
  4539. def HSr : BaseFPConversion<0b00, 0b11, FPR16, FPR32, asm,
  4540. [(set (f16 FPR16:$Rd), (any_fpround FPR32:$Rn))]>;
  4541. }
  4542. //---
  4543. // Single operand floating point data processing
  4544. //---
  4545. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4546. class BaseSingleOperandFPData<bits<6> opcode, RegisterClass regtype,
  4547. ValueType vt, string asm, SDPatternOperator node>
  4548. : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
  4549. [(set (vt regtype:$Rd), (node (vt regtype:$Rn)))]>,
  4550. Sched<[WriteF]> {
  4551. bits<5> Rd;
  4552. bits<5> Rn;
  4553. let Inst{31-24} = 0b00011110;
  4554. let Inst{21} = 0b1;
  4555. let Inst{20-15} = opcode;
  4556. let Inst{14-10} = 0b10000;
  4557. let Inst{9-5} = Rn;
  4558. let Inst{4-0} = Rd;
  4559. }
  4560. multiclass SingleOperandFPData<bits<4> opcode, string asm,
  4561. SDPatternOperator node = null_frag,
  4562. int fpexceptions = 1> {
  4563. let mayRaiseFPException = fpexceptions, Uses = !if(fpexceptions,[FPCR],[]<Register>) in {
  4564. def Hr : BaseSingleOperandFPData<{0b00,opcode}, FPR16, f16, asm, node> {
  4565. let Inst{23-22} = 0b11; // 16-bit size flag
  4566. let Predicates = [HasFullFP16];
  4567. }
  4568. def Sr : BaseSingleOperandFPData<{0b00,opcode}, FPR32, f32, asm, node> {
  4569. let Inst{23-22} = 0b00; // 32-bit size flag
  4570. }
  4571. def Dr : BaseSingleOperandFPData<{0b00,opcode}, FPR64, f64, asm, node> {
  4572. let Inst{23-22} = 0b01; // 64-bit size flag
  4573. }
  4574. }
  4575. }
  4576. multiclass SingleOperandFPDataNoException<bits<4> opcode, string asm,
  4577. SDPatternOperator node = null_frag>
  4578. : SingleOperandFPData<opcode, asm, node, 0>;
  4579. let mayRaiseFPException = 1, Uses = [FPCR] in
  4580. multiclass SingleOperandFPNo16<bits<6> opcode, string asm,
  4581. SDPatternOperator node = null_frag>{
  4582. def Sr : BaseSingleOperandFPData<opcode, FPR32, f32, asm, node> {
  4583. let Inst{23-22} = 0b00; // 32-bit registers
  4584. }
  4585. def Dr : BaseSingleOperandFPData<opcode, FPR64, f64, asm, node> {
  4586. let Inst{23-22} = 0b01; // 64-bit registers
  4587. }
  4588. }
  4589. // FRInt[32|64][Z|N] instructions
  4590. multiclass FRIntNNT<bits<2> opcode, string asm, SDPatternOperator node = null_frag> :
  4591. SingleOperandFPNo16<{0b0100,opcode}, asm, node>;
  4592. //---
  4593. // Two operand floating point data processing
  4594. //---
  4595. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4596. class BaseTwoOperandFPData<bits<4> opcode, RegisterClass regtype,
  4597. string asm, list<dag> pat>
  4598. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
  4599. asm, "\t$Rd, $Rn, $Rm", "", pat>,
  4600. Sched<[WriteF]> {
  4601. bits<5> Rd;
  4602. bits<5> Rn;
  4603. bits<5> Rm;
  4604. let Inst{31-24} = 0b00011110;
  4605. let Inst{21} = 1;
  4606. let Inst{20-16} = Rm;
  4607. let Inst{15-12} = opcode;
  4608. let Inst{11-10} = 0b10;
  4609. let Inst{9-5} = Rn;
  4610. let Inst{4-0} = Rd;
  4611. }
  4612. multiclass TwoOperandFPData<bits<4> opcode, string asm,
  4613. SDPatternOperator node = null_frag> {
  4614. def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
  4615. [(set (f16 FPR16:$Rd),
  4616. (node (f16 FPR16:$Rn), (f16 FPR16:$Rm)))]> {
  4617. let Inst{23-22} = 0b11; // 16-bit size flag
  4618. let Predicates = [HasFullFP16];
  4619. }
  4620. def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
  4621. [(set (f32 FPR32:$Rd),
  4622. (node (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]> {
  4623. let Inst{23-22} = 0b00; // 32-bit size flag
  4624. }
  4625. def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
  4626. [(set (f64 FPR64:$Rd),
  4627. (node (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]> {
  4628. let Inst{23-22} = 0b01; // 64-bit size flag
  4629. }
  4630. }
  4631. multiclass TwoOperandFPDataNeg<bits<4> opcode, string asm,
  4632. SDPatternOperator node> {
  4633. def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
  4634. [(set (f16 FPR16:$Rd), (fneg (node (f16 FPR16:$Rn), (f16 FPR16:$Rm))))]> {
  4635. let Inst{23-22} = 0b11; // 16-bit size flag
  4636. let Predicates = [HasFullFP16];
  4637. }
  4638. def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
  4639. [(set FPR32:$Rd, (fneg (node FPR32:$Rn, (f32 FPR32:$Rm))))]> {
  4640. let Inst{23-22} = 0b00; // 32-bit size flag
  4641. }
  4642. def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
  4643. [(set FPR64:$Rd, (fneg (node FPR64:$Rn, (f64 FPR64:$Rm))))]> {
  4644. let Inst{23-22} = 0b01; // 64-bit size flag
  4645. }
  4646. }
  4647. //---
  4648. // Three operand floating point data processing
  4649. //---
  4650. let mayRaiseFPException = 1, Uses = [FPCR] in
  4651. class BaseThreeOperandFPData<bit isNegated, bit isSub,
  4652. RegisterClass regtype, string asm, list<dag> pat>
  4653. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, regtype: $Ra),
  4654. asm, "\t$Rd, $Rn, $Rm, $Ra", "", pat>,
  4655. Sched<[WriteFMul]> {
  4656. bits<5> Rd;
  4657. bits<5> Rn;
  4658. bits<5> Rm;
  4659. bits<5> Ra;
  4660. let Inst{31-24} = 0b00011111;
  4661. let Inst{21} = isNegated;
  4662. let Inst{20-16} = Rm;
  4663. let Inst{15} = isSub;
  4664. let Inst{14-10} = Ra;
  4665. let Inst{9-5} = Rn;
  4666. let Inst{4-0} = Rd;
  4667. }
  4668. multiclass ThreeOperandFPData<bit isNegated, bit isSub,string asm,
  4669. SDPatternOperator node> {
  4670. def Hrrr : BaseThreeOperandFPData<isNegated, isSub, FPR16, asm,
  4671. [(set (f16 FPR16:$Rd),
  4672. (node (f16 FPR16:$Rn), (f16 FPR16:$Rm), (f16 FPR16:$Ra)))]> {
  4673. let Inst{23-22} = 0b11; // 16-bit size flag
  4674. let Predicates = [HasFullFP16];
  4675. }
  4676. def Srrr : BaseThreeOperandFPData<isNegated, isSub, FPR32, asm,
  4677. [(set FPR32:$Rd,
  4678. (node (f32 FPR32:$Rn), (f32 FPR32:$Rm), (f32 FPR32:$Ra)))]> {
  4679. let Inst{23-22} = 0b00; // 32-bit size flag
  4680. }
  4681. def Drrr : BaseThreeOperandFPData<isNegated, isSub, FPR64, asm,
  4682. [(set FPR64:$Rd,
  4683. (node (f64 FPR64:$Rn), (f64 FPR64:$Rm), (f64 FPR64:$Ra)))]> {
  4684. let Inst{23-22} = 0b01; // 64-bit size flag
  4685. }
  4686. }
  4687. //---
  4688. // Floating point data comparisons
  4689. //---
  4690. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4691. class BaseOneOperandFPComparison<bit signalAllNans,
  4692. RegisterClass regtype, string asm,
  4693. list<dag> pat>
  4694. : I<(outs), (ins regtype:$Rn), asm, "\t$Rn, #0.0", "", pat>,
  4695. Sched<[WriteFCmp]> {
  4696. bits<5> Rn;
  4697. let Inst{31-24} = 0b00011110;
  4698. let Inst{21} = 1;
  4699. let Inst{15-10} = 0b001000;
  4700. let Inst{9-5} = Rn;
  4701. let Inst{4} = signalAllNans;
  4702. let Inst{3-0} = 0b1000;
  4703. // Rm should be 0b00000 canonically, but we need to accept any value.
  4704. let PostEncoderMethod = "fixOneOperandFPComparison";
  4705. }
  4706. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4707. class BaseTwoOperandFPComparison<bit signalAllNans, RegisterClass regtype,
  4708. string asm, list<dag> pat>
  4709. : I<(outs), (ins regtype:$Rn, regtype:$Rm), asm, "\t$Rn, $Rm", "", pat>,
  4710. Sched<[WriteFCmp]> {
  4711. bits<5> Rm;
  4712. bits<5> Rn;
  4713. let Inst{31-24} = 0b00011110;
  4714. let Inst{21} = 1;
  4715. let Inst{20-16} = Rm;
  4716. let Inst{15-10} = 0b001000;
  4717. let Inst{9-5} = Rn;
  4718. let Inst{4} = signalAllNans;
  4719. let Inst{3-0} = 0b0000;
  4720. }
  4721. multiclass FPComparison<bit signalAllNans, string asm,
  4722. SDPatternOperator OpNode = null_frag> {
  4723. let Defs = [NZCV] in {
  4724. def Hrr : BaseTwoOperandFPComparison<signalAllNans, FPR16, asm,
  4725. [(OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm)), (implicit NZCV)]> {
  4726. let Inst{23-22} = 0b11;
  4727. let Predicates = [HasFullFP16];
  4728. }
  4729. def Hri : BaseOneOperandFPComparison<signalAllNans, FPR16, asm,
  4730. [(OpNode (f16 FPR16:$Rn), fpimm0), (implicit NZCV)]> {
  4731. let Inst{23-22} = 0b11;
  4732. let Predicates = [HasFullFP16];
  4733. }
  4734. def Srr : BaseTwoOperandFPComparison<signalAllNans, FPR32, asm,
  4735. [(OpNode FPR32:$Rn, (f32 FPR32:$Rm)), (implicit NZCV)]> {
  4736. let Inst{23-22} = 0b00;
  4737. }
  4738. def Sri : BaseOneOperandFPComparison<signalAllNans, FPR32, asm,
  4739. [(OpNode (f32 FPR32:$Rn), fpimm0), (implicit NZCV)]> {
  4740. let Inst{23-22} = 0b00;
  4741. }
  4742. def Drr : BaseTwoOperandFPComparison<signalAllNans, FPR64, asm,
  4743. [(OpNode FPR64:$Rn, (f64 FPR64:$Rm)), (implicit NZCV)]> {
  4744. let Inst{23-22} = 0b01;
  4745. }
  4746. def Dri : BaseOneOperandFPComparison<signalAllNans, FPR64, asm,
  4747. [(OpNode (f64 FPR64:$Rn), fpimm0), (implicit NZCV)]> {
  4748. let Inst{23-22} = 0b01;
  4749. }
  4750. } // Defs = [NZCV]
  4751. }
  4752. //---
  4753. // Floating point conditional comparisons
  4754. //---
  4755. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  4756. class BaseFPCondComparison<bit signalAllNans, RegisterClass regtype,
  4757. string mnemonic, list<dag> pat>
  4758. : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
  4759. mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "", pat>,
  4760. Sched<[WriteFCmp]> {
  4761. let Uses = [NZCV];
  4762. let Defs = [NZCV];
  4763. bits<5> Rn;
  4764. bits<5> Rm;
  4765. bits<4> nzcv;
  4766. bits<4> cond;
  4767. let Inst{31-24} = 0b00011110;
  4768. let Inst{21} = 1;
  4769. let Inst{20-16} = Rm;
  4770. let Inst{15-12} = cond;
  4771. let Inst{11-10} = 0b01;
  4772. let Inst{9-5} = Rn;
  4773. let Inst{4} = signalAllNans;
  4774. let Inst{3-0} = nzcv;
  4775. }
  4776. multiclass FPCondComparison<bit signalAllNans, string mnemonic,
  4777. SDPatternOperator OpNode = null_frag> {
  4778. def Hrr : BaseFPCondComparison<signalAllNans, FPR16, mnemonic,
  4779. [(set NZCV, (OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm), (i32 imm:$nzcv),
  4780. (i32 imm:$cond), NZCV))]> {
  4781. let Inst{23-22} = 0b11;
  4782. let Predicates = [HasFullFP16];
  4783. }
  4784. def Srr : BaseFPCondComparison<signalAllNans, FPR32, mnemonic,
  4785. [(set NZCV, (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm), (i32 imm:$nzcv),
  4786. (i32 imm:$cond), NZCV))]> {
  4787. let Inst{23-22} = 0b00;
  4788. }
  4789. def Drr : BaseFPCondComparison<signalAllNans, FPR64, mnemonic,
  4790. [(set NZCV, (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm), (i32 imm:$nzcv),
  4791. (i32 imm:$cond), NZCV))]> {
  4792. let Inst{23-22} = 0b01;
  4793. }
  4794. }
  4795. //---
  4796. // Floating point conditional select
  4797. //---
  4798. class BaseFPCondSelect<RegisterClass regtype, ValueType vt, string asm>
  4799. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
  4800. asm, "\t$Rd, $Rn, $Rm, $cond", "",
  4801. [(set regtype:$Rd,
  4802. (AArch64csel (vt regtype:$Rn), regtype:$Rm,
  4803. (i32 imm:$cond), NZCV))]>,
  4804. Sched<[WriteF]> {
  4805. bits<5> Rd;
  4806. bits<5> Rn;
  4807. bits<5> Rm;
  4808. bits<4> cond;
  4809. let Inst{31-24} = 0b00011110;
  4810. let Inst{21} = 1;
  4811. let Inst{20-16} = Rm;
  4812. let Inst{15-12} = cond;
  4813. let Inst{11-10} = 0b11;
  4814. let Inst{9-5} = Rn;
  4815. let Inst{4-0} = Rd;
  4816. }
  4817. multiclass FPCondSelect<string asm> {
  4818. let Uses = [NZCV] in {
  4819. def Hrrr : BaseFPCondSelect<FPR16, f16, asm> {
  4820. let Inst{23-22} = 0b11;
  4821. let Predicates = [HasFullFP16];
  4822. }
  4823. def Srrr : BaseFPCondSelect<FPR32, f32, asm> {
  4824. let Inst{23-22} = 0b00;
  4825. }
  4826. def Drrr : BaseFPCondSelect<FPR64, f64, asm> {
  4827. let Inst{23-22} = 0b01;
  4828. }
  4829. } // Uses = [NZCV]
  4830. }
  4831. //---
  4832. // Floating move immediate
  4833. //---
  4834. class BaseFPMoveImmediate<RegisterClass regtype, Operand fpimmtype, string asm>
  4835. : I<(outs regtype:$Rd), (ins fpimmtype:$imm), asm, "\t$Rd, $imm", "",
  4836. [(set regtype:$Rd, fpimmtype:$imm)]>,
  4837. Sched<[WriteFImm]> {
  4838. bits<5> Rd;
  4839. bits<8> imm;
  4840. let Inst{31-24} = 0b00011110;
  4841. let Inst{21} = 1;
  4842. let Inst{20-13} = imm;
  4843. let Inst{12-5} = 0b10000000;
  4844. let Inst{4-0} = Rd;
  4845. }
  4846. multiclass FPMoveImmediate<string asm> {
  4847. def Hi : BaseFPMoveImmediate<FPR16, fpimm16, asm> {
  4848. let Inst{23-22} = 0b11;
  4849. let Predicates = [HasFullFP16];
  4850. }
  4851. def Si : BaseFPMoveImmediate<FPR32, fpimm32, asm> {
  4852. let Inst{23-22} = 0b00;
  4853. }
  4854. def Di : BaseFPMoveImmediate<FPR64, fpimm64, asm> {
  4855. let Inst{23-22} = 0b01;
  4856. }
  4857. }
  4858. } // end of 'let Predicates = [HasFPARMv8]'
  4859. //----------------------------------------------------------------------------
  4860. // AdvSIMD
  4861. //----------------------------------------------------------------------------
  4862. let Predicates = [HasNEON] in {
  4863. //----------------------------------------------------------------------------
  4864. // AdvSIMD three register vector instructions
  4865. //----------------------------------------------------------------------------
  4866. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4867. class BaseSIMDThreeSameVector<bit Q, bit U, bits<3> size, bits<5> opcode,
  4868. RegisterOperand regtype, string asm, string kind,
  4869. list<dag> pattern>
  4870. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
  4871. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
  4872. "|" # kind # "\t$Rd, $Rn, $Rm|}", "", pattern>,
  4873. Sched<[!if(Q, WriteVq, WriteVd)]> {
  4874. bits<5> Rd;
  4875. bits<5> Rn;
  4876. bits<5> Rm;
  4877. let Inst{31} = 0;
  4878. let Inst{30} = Q;
  4879. let Inst{29} = U;
  4880. let Inst{28-24} = 0b01110;
  4881. let Inst{23-21} = size;
  4882. let Inst{20-16} = Rm;
  4883. let Inst{15-11} = opcode;
  4884. let Inst{10} = 1;
  4885. let Inst{9-5} = Rn;
  4886. let Inst{4-0} = Rd;
  4887. }
  4888. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4889. class BaseSIMDThreeSameVectorTied<bit Q, bit U, bits<3> size, bits<5> opcode,
  4890. RegisterOperand regtype, string asm, string kind,
  4891. list<dag> pattern>
  4892. : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn, regtype:$Rm), asm,
  4893. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
  4894. "|" # kind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
  4895. Sched<[!if(Q, WriteVq, WriteVd)]> {
  4896. bits<5> Rd;
  4897. bits<5> Rn;
  4898. bits<5> Rm;
  4899. let Inst{31} = 0;
  4900. let Inst{30} = Q;
  4901. let Inst{29} = U;
  4902. let Inst{28-24} = 0b01110;
  4903. let Inst{23-21} = size;
  4904. let Inst{20-16} = Rm;
  4905. let Inst{15-11} = opcode;
  4906. let Inst{10} = 1;
  4907. let Inst{9-5} = Rn;
  4908. let Inst{4-0} = Rd;
  4909. }
  4910. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  4911. class BaseSIMDThreeSameVectorPseudo<RegisterOperand regtype, list<dag> pattern>
  4912. : Pseudo<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn, regtype:$Rm), pattern>,
  4913. Sched<[!if(!eq(regtype, V128), WriteVq, WriteVd)]>;
  4914. multiclass SIMDLogicalThreeVectorPseudo<SDPatternOperator OpNode> {
  4915. def v8i8 : BaseSIMDThreeSameVectorPseudo<V64,
  4916. [(set (v8i8 V64:$dst),
  4917. (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  4918. def v16i8 : BaseSIMDThreeSameVectorPseudo<V128,
  4919. [(set (v16i8 V128:$dst),
  4920. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
  4921. (v16i8 V128:$Rm)))]>;
  4922. def : Pat<(v4i16 (OpNode (v4i16 V64:$LHS), (v4i16 V64:$MHS),
  4923. (v4i16 V64:$RHS))),
  4924. (!cast<Instruction>(NAME#"v8i8")
  4925. V64:$LHS, V64:$MHS, V64:$RHS)>;
  4926. def : Pat<(v2i32 (OpNode (v2i32 V64:$LHS), (v2i32 V64:$MHS),
  4927. (v2i32 V64:$RHS))),
  4928. (!cast<Instruction>(NAME#"v8i8")
  4929. V64:$LHS, V64:$MHS, V64:$RHS)>;
  4930. def : Pat<(v1i64 (OpNode (v1i64 V64:$LHS), (v1i64 V64:$MHS),
  4931. (v1i64 V64:$RHS))),
  4932. (!cast<Instruction>(NAME#"v8i8")
  4933. V64:$LHS, V64:$MHS, V64:$RHS)>;
  4934. def : Pat<(v8i16 (OpNode (v8i16 V128:$LHS), (v8i16 V128:$MHS),
  4935. (v8i16 V128:$RHS))),
  4936. (!cast<Instruction>(NAME#"v16i8")
  4937. V128:$LHS, V128:$MHS, V128:$RHS)>;
  4938. def : Pat<(v4i32 (OpNode (v4i32 V128:$LHS), (v4i32 V128:$MHS),
  4939. (v4i32 V128:$RHS))),
  4940. (!cast<Instruction>(NAME#"v16i8")
  4941. V128:$LHS, V128:$MHS, V128:$RHS)>;
  4942. def : Pat<(v2i64 (OpNode (v2i64 V128:$LHS), (v2i64 V128:$MHS),
  4943. (v2i64 V128:$RHS))),
  4944. (!cast<Instruction>(NAME#"v16i8")
  4945. V128:$LHS, V128:$MHS, V128:$RHS)>;
  4946. }
  4947. // All operand sizes distinguished in the encoding.
  4948. multiclass SIMDThreeSameVector<bit U, bits<5> opc, string asm,
  4949. SDPatternOperator OpNode> {
  4950. def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
  4951. asm, ".8b",
  4952. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  4953. def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
  4954. asm, ".16b",
  4955. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
  4956. def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
  4957. asm, ".4h",
  4958. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  4959. def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
  4960. asm, ".8h",
  4961. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
  4962. def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
  4963. asm, ".2s",
  4964. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  4965. def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
  4966. asm, ".4s",
  4967. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
  4968. def v2i64 : BaseSIMDThreeSameVector<1, U, 0b111, opc, V128,
  4969. asm, ".2d",
  4970. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
  4971. }
  4972. multiclass SIMDThreeSameVectorExtraPatterns<string inst, SDPatternOperator OpNode> {
  4973. def : Pat<(v8i8 (OpNode V64:$LHS, V64:$RHS)),
  4974. (!cast<Instruction>(inst#"v8i8") V64:$LHS, V64:$RHS)>;
  4975. def : Pat<(v4i16 (OpNode V64:$LHS, V64:$RHS)),
  4976. (!cast<Instruction>(inst#"v4i16") V64:$LHS, V64:$RHS)>;
  4977. def : Pat<(v2i32 (OpNode V64:$LHS, V64:$RHS)),
  4978. (!cast<Instruction>(inst#"v2i32") V64:$LHS, V64:$RHS)>;
  4979. def : Pat<(v16i8 (OpNode V128:$LHS, V128:$RHS)),
  4980. (!cast<Instruction>(inst#"v16i8") V128:$LHS, V128:$RHS)>;
  4981. def : Pat<(v8i16 (OpNode V128:$LHS, V128:$RHS)),
  4982. (!cast<Instruction>(inst#"v8i16") V128:$LHS, V128:$RHS)>;
  4983. def : Pat<(v4i32 (OpNode V128:$LHS, V128:$RHS)),
  4984. (!cast<Instruction>(inst#"v4i32") V128:$LHS, V128:$RHS)>;
  4985. def : Pat<(v2i64 (OpNode V128:$LHS, V128:$RHS)),
  4986. (!cast<Instruction>(inst#"v2i64") V128:$LHS, V128:$RHS)>;
  4987. }
  4988. // As above, but D sized elements unsupported.
  4989. multiclass SIMDThreeSameVectorBHS<bit U, bits<5> opc, string asm,
  4990. SDPatternOperator OpNode> {
  4991. def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
  4992. asm, ".8b",
  4993. [(set V64:$Rd, (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))]>;
  4994. def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
  4995. asm, ".16b",
  4996. [(set V128:$Rd, (v16i8 (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm))))]>;
  4997. def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
  4998. asm, ".4h",
  4999. [(set V64:$Rd, (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))]>;
  5000. def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
  5001. asm, ".8h",
  5002. [(set V128:$Rd, (v8i16 (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm))))]>;
  5003. def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
  5004. asm, ".2s",
  5005. [(set V64:$Rd, (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))]>;
  5006. def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
  5007. asm, ".4s",
  5008. [(set V128:$Rd, (v4i32 (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm))))]>;
  5009. }
  5010. multiclass SIMDThreeSameVectorBHSTied<bit U, bits<5> opc, string asm,
  5011. SDPatternOperator OpNode> {
  5012. def v8i8 : BaseSIMDThreeSameVectorTied<0, U, 0b001, opc, V64,
  5013. asm, ".8b",
  5014. [(set (v8i8 V64:$dst),
  5015. (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  5016. def v16i8 : BaseSIMDThreeSameVectorTied<1, U, 0b001, opc, V128,
  5017. asm, ".16b",
  5018. [(set (v16i8 V128:$dst),
  5019. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
  5020. def v4i16 : BaseSIMDThreeSameVectorTied<0, U, 0b011, opc, V64,
  5021. asm, ".4h",
  5022. [(set (v4i16 V64:$dst),
  5023. (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  5024. def v8i16 : BaseSIMDThreeSameVectorTied<1, U, 0b011, opc, V128,
  5025. asm, ".8h",
  5026. [(set (v8i16 V128:$dst),
  5027. (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
  5028. def v2i32 : BaseSIMDThreeSameVectorTied<0, U, 0b101, opc, V64,
  5029. asm, ".2s",
  5030. [(set (v2i32 V64:$dst),
  5031. (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  5032. def v4i32 : BaseSIMDThreeSameVectorTied<1, U, 0b101, opc, V128,
  5033. asm, ".4s",
  5034. [(set (v4i32 V128:$dst),
  5035. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
  5036. }
  5037. // As above, but only B sized elements supported.
  5038. multiclass SIMDThreeSameVectorB<bit U, bits<5> opc, string asm,
  5039. SDPatternOperator OpNode> {
  5040. def v8i8 : BaseSIMDThreeSameVector<0, U, 0b001, opc, V64,
  5041. asm, ".8b",
  5042. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  5043. def v16i8 : BaseSIMDThreeSameVector<1, U, 0b001, opc, V128,
  5044. asm, ".16b",
  5045. [(set (v16i8 V128:$Rd),
  5046. (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
  5047. }
  5048. // As above, but only floating point elements supported.
  5049. let mayRaiseFPException = 1, Uses = [FPCR] in
  5050. multiclass SIMDThreeSameVectorFP<bit U, bit S, bits<3> opc,
  5051. string asm, SDPatternOperator OpNode> {
  5052. let Predicates = [HasNEON, HasFullFP16] in {
  5053. def v4f16 : BaseSIMDThreeSameVector<0, U, {S,0b10}, {0b00,opc}, V64,
  5054. asm, ".4h",
  5055. [(set (v4f16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
  5056. def v8f16 : BaseSIMDThreeSameVector<1, U, {S,0b10}, {0b00,opc}, V128,
  5057. asm, ".8h",
  5058. [(set (v8f16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
  5059. } // Predicates = [HasNEON, HasFullFP16]
  5060. def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0b01}, {0b11,opc}, V64,
  5061. asm, ".2s",
  5062. [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
  5063. def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0b01}, {0b11,opc}, V128,
  5064. asm, ".4s",
  5065. [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
  5066. def v2f64 : BaseSIMDThreeSameVector<1, U, {S,0b11}, {0b11,opc}, V128,
  5067. asm, ".2d",
  5068. [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
  5069. }
  5070. let mayRaiseFPException = 1, Uses = [FPCR] in
  5071. multiclass SIMDThreeSameVectorFPCmp<bit U, bit S, bits<3> opc,
  5072. string asm,
  5073. SDPatternOperator OpNode> {
  5074. let Predicates = [HasNEON, HasFullFP16] in {
  5075. def v4f16 : BaseSIMDThreeSameVector<0, U, {S,0b10}, {0b00,opc}, V64,
  5076. asm, ".4h",
  5077. [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
  5078. def v8f16 : BaseSIMDThreeSameVector<1, U, {S,0b10}, {0b00,opc}, V128,
  5079. asm, ".8h",
  5080. [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
  5081. } // Predicates = [HasNEON, HasFullFP16]
  5082. def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0b01}, {0b11,opc}, V64,
  5083. asm, ".2s",
  5084. [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
  5085. def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0b01}, {0b11,opc}, V128,
  5086. asm, ".4s",
  5087. [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
  5088. def v2f64 : BaseSIMDThreeSameVector<1, U, {S,0b11}, {0b11,opc}, V128,
  5089. asm, ".2d",
  5090. [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
  5091. }
  5092. let mayRaiseFPException = 1, Uses = [FPCR] in
  5093. multiclass SIMDThreeSameVectorFPTied<bit U, bit S, bits<3> opc,
  5094. string asm, SDPatternOperator OpNode> {
  5095. let Predicates = [HasNEON, HasFullFP16] in {
  5096. def v4f16 : BaseSIMDThreeSameVectorTied<0, U, {S,0b10}, {0b00,opc}, V64,
  5097. asm, ".4h",
  5098. [(set (v4f16 V64:$dst),
  5099. (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn), (v4f16 V64:$Rm)))]>;
  5100. def v8f16 : BaseSIMDThreeSameVectorTied<1, U, {S,0b10}, {0b00,opc}, V128,
  5101. asm, ".8h",
  5102. [(set (v8f16 V128:$dst),
  5103. (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn), (v8f16 V128:$Rm)))]>;
  5104. } // Predicates = [HasNEON, HasFullFP16]
  5105. def v2f32 : BaseSIMDThreeSameVectorTied<0, U, {S,0b01}, {0b11,opc}, V64,
  5106. asm, ".2s",
  5107. [(set (v2f32 V64:$dst),
  5108. (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
  5109. def v4f32 : BaseSIMDThreeSameVectorTied<1, U, {S,0b01}, {0b11,opc}, V128,
  5110. asm, ".4s",
  5111. [(set (v4f32 V128:$dst),
  5112. (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
  5113. def v2f64 : BaseSIMDThreeSameVectorTied<1, U, {S,0b11}, {0b11,opc}, V128,
  5114. asm, ".2d",
  5115. [(set (v2f64 V128:$dst),
  5116. (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
  5117. }
  5118. // As above, but D and B sized elements unsupported.
  5119. let mayRaiseFPException = 1, Uses = [FPCR] in
  5120. multiclass SIMDThreeSameVectorHS<bit U, bits<5> opc, string asm,
  5121. SDPatternOperator OpNode> {
  5122. def v4i16 : BaseSIMDThreeSameVector<0, U, 0b011, opc, V64,
  5123. asm, ".4h",
  5124. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  5125. def v8i16 : BaseSIMDThreeSameVector<1, U, 0b011, opc, V128,
  5126. asm, ".8h",
  5127. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
  5128. def v2i32 : BaseSIMDThreeSameVector<0, U, 0b101, opc, V64,
  5129. asm, ".2s",
  5130. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  5131. def v4i32 : BaseSIMDThreeSameVector<1, U, 0b101, opc, V128,
  5132. asm, ".4s",
  5133. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
  5134. }
  5135. // Logical three vector ops share opcode bits, and only use B sized elements.
  5136. multiclass SIMDLogicalThreeVector<bit U, bits<2> size, string asm,
  5137. SDPatternOperator OpNode = null_frag> {
  5138. def v8i8 : BaseSIMDThreeSameVector<0, U, {size,1}, 0b00011, V64,
  5139. asm, ".8b",
  5140. [(set (v8i8 V64:$Rd), (OpNode V64:$Rn, V64:$Rm))]>;
  5141. def v16i8 : BaseSIMDThreeSameVector<1, U, {size,1}, 0b00011, V128,
  5142. asm, ".16b",
  5143. [(set (v16i8 V128:$Rd), (OpNode V128:$Rn, V128:$Rm))]>;
  5144. def : Pat<(v4i16 (OpNode V64:$LHS, V64:$RHS)),
  5145. (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
  5146. def : Pat<(v2i32 (OpNode V64:$LHS, V64:$RHS)),
  5147. (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
  5148. def : Pat<(v1i64 (OpNode V64:$LHS, V64:$RHS)),
  5149. (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
  5150. def : Pat<(v8i16 (OpNode V128:$LHS, V128:$RHS)),
  5151. (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
  5152. def : Pat<(v4i32 (OpNode V128:$LHS, V128:$RHS)),
  5153. (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
  5154. def : Pat<(v2i64 (OpNode V128:$LHS, V128:$RHS)),
  5155. (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
  5156. }
  5157. multiclass SIMDLogicalThreeVectorTied<bit U, bits<2> size,
  5158. string asm, SDPatternOperator OpNode = null_frag> {
  5159. def v8i8 : BaseSIMDThreeSameVectorTied<0, U, {size,1}, 0b00011, V64,
  5160. asm, ".8b",
  5161. [(set (v8i8 V64:$dst),
  5162. (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  5163. def v16i8 : BaseSIMDThreeSameVectorTied<1, U, {size,1}, 0b00011, V128,
  5164. asm, ".16b",
  5165. [(set (v16i8 V128:$dst),
  5166. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
  5167. (v16i8 V128:$Rm)))]>;
  5168. def : Pat<(v4i16 (OpNode (v4i16 V64:$LHS), (v4i16 V64:$MHS),
  5169. (v4i16 V64:$RHS))),
  5170. (!cast<Instruction>(NAME#"v8i8")
  5171. V64:$LHS, V64:$MHS, V64:$RHS)>;
  5172. def : Pat<(v2i32 (OpNode (v2i32 V64:$LHS), (v2i32 V64:$MHS),
  5173. (v2i32 V64:$RHS))),
  5174. (!cast<Instruction>(NAME#"v8i8")
  5175. V64:$LHS, V64:$MHS, V64:$RHS)>;
  5176. def : Pat<(v1i64 (OpNode (v1i64 V64:$LHS), (v1i64 V64:$MHS),
  5177. (v1i64 V64:$RHS))),
  5178. (!cast<Instruction>(NAME#"v8i8")
  5179. V64:$LHS, V64:$MHS, V64:$RHS)>;
  5180. def : Pat<(v8i16 (OpNode (v8i16 V128:$LHS), (v8i16 V128:$MHS),
  5181. (v8i16 V128:$RHS))),
  5182. (!cast<Instruction>(NAME#"v16i8")
  5183. V128:$LHS, V128:$MHS, V128:$RHS)>;
  5184. def : Pat<(v4i32 (OpNode (v4i32 V128:$LHS), (v4i32 V128:$MHS),
  5185. (v4i32 V128:$RHS))),
  5186. (!cast<Instruction>(NAME#"v16i8")
  5187. V128:$LHS, V128:$MHS, V128:$RHS)>;
  5188. def : Pat<(v2i64 (OpNode (v2i64 V128:$LHS), (v2i64 V128:$MHS),
  5189. (v2i64 V128:$RHS))),
  5190. (!cast<Instruction>(NAME#"v16i8")
  5191. V128:$LHS, V128:$MHS, V128:$RHS)>;
  5192. }
  5193. // ARMv8.2-A Dot Product Instructions (Vector): These instructions extract
  5194. // bytes from S-sized elements.
  5195. class BaseSIMDThreeSameVectorDot<bit Q, bit U, bit Mixed, string asm, string kind1,
  5196. string kind2, RegisterOperand RegType,
  5197. ValueType AccumType, ValueType InputType,
  5198. SDPatternOperator OpNode> :
  5199. BaseSIMDThreeSameVectorTied<Q, U, 0b100, {0b1001, Mixed}, RegType, asm, kind1,
  5200. [(set (AccumType RegType:$dst),
  5201. (OpNode (AccumType RegType:$Rd),
  5202. (InputType RegType:$Rn),
  5203. (InputType RegType:$Rm)))]> {
  5204. let AsmString = !strconcat(asm, "{\t$Rd" # kind1 # ", $Rn" # kind2 # ", $Rm" # kind2 # "}");
  5205. }
  5206. multiclass SIMDThreeSameVectorDot<bit U, bit Mixed, string asm, SDPatternOperator OpNode> {
  5207. def v8i8 : BaseSIMDThreeSameVectorDot<0, U, Mixed, asm, ".2s", ".8b", V64,
  5208. v2i32, v8i8, OpNode>;
  5209. def v16i8 : BaseSIMDThreeSameVectorDot<1, U, Mixed, asm, ".4s", ".16b", V128,
  5210. v4i32, v16i8, OpNode>;
  5211. }
  5212. // ARMv8.2-A Fused Multiply Add-Long Instructions (Vector): These instructions
  5213. // select inputs from 4H vectors and accumulate outputs to a 2S vector (or from
  5214. // 8H to 4S, when Q=1).
  5215. let mayRaiseFPException = 1, Uses = [FPCR] in
  5216. class BaseSIMDThreeSameVectorFML<bit Q, bit U, bit b13, bits<3> size, string asm, string kind1,
  5217. string kind2, RegisterOperand RegType,
  5218. ValueType AccumType, ValueType InputType,
  5219. SDPatternOperator OpNode> :
  5220. BaseSIMDThreeSameVectorTied<Q, U, size, 0b11101, RegType, asm, kind1,
  5221. [(set (AccumType RegType:$dst),
  5222. (OpNode (AccumType RegType:$Rd),
  5223. (InputType RegType:$Rn),
  5224. (InputType RegType:$Rm)))]> {
  5225. let AsmString = !strconcat(asm, "{\t$Rd" # kind1 # ", $Rn" # kind2 # ", $Rm" # kind2 # "}");
  5226. let Inst{13} = b13;
  5227. }
  5228. multiclass SIMDThreeSameVectorFML<bit U, bit b13, bits<3> size, string asm,
  5229. SDPatternOperator OpNode> {
  5230. def v4f16 : BaseSIMDThreeSameVectorFML<0, U, b13, size, asm, ".2s", ".2h", V64,
  5231. v2f32, v4f16, OpNode>;
  5232. def v8f16 : BaseSIMDThreeSameVectorFML<1, U, b13, size, asm, ".4s", ".4h", V128,
  5233. v4f32, v8f16, OpNode>;
  5234. }
  5235. //----------------------------------------------------------------------------
  5236. // AdvSIMD two register vector instructions.
  5237. //----------------------------------------------------------------------------
  5238. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5239. class BaseSIMDTwoSameVector<bit Q, bit U, bits<2> size, bits<5> opcode,
  5240. bits<2> size2, RegisterOperand regtype, string asm,
  5241. string dstkind, string srckind, list<dag> pattern>
  5242. : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
  5243. "{\t$Rd" # dstkind # ", $Rn" # srckind #
  5244. "|" # dstkind # "\t$Rd, $Rn}", "", pattern>,
  5245. Sched<[!if(Q, WriteVq, WriteVd)]> {
  5246. bits<5> Rd;
  5247. bits<5> Rn;
  5248. let Inst{31} = 0;
  5249. let Inst{30} = Q;
  5250. let Inst{29} = U;
  5251. let Inst{28-24} = 0b01110;
  5252. let Inst{23-22} = size;
  5253. let Inst{21} = 0b1;
  5254. let Inst{20-19} = size2;
  5255. let Inst{18-17} = 0b00;
  5256. let Inst{16-12} = opcode;
  5257. let Inst{11-10} = 0b10;
  5258. let Inst{9-5} = Rn;
  5259. let Inst{4-0} = Rd;
  5260. }
  5261. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5262. class BaseSIMDTwoSameVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
  5263. bits<2> size2, RegisterOperand regtype,
  5264. string asm, string dstkind, string srckind,
  5265. list<dag> pattern>
  5266. : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn), asm,
  5267. "{\t$Rd" # dstkind # ", $Rn" # srckind #
  5268. "|" # dstkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
  5269. Sched<[!if(Q, WriteVq, WriteVd)]> {
  5270. bits<5> Rd;
  5271. bits<5> Rn;
  5272. let Inst{31} = 0;
  5273. let Inst{30} = Q;
  5274. let Inst{29} = U;
  5275. let Inst{28-24} = 0b01110;
  5276. let Inst{23-22} = size;
  5277. let Inst{21} = 0b1;
  5278. let Inst{20-19} = size2;
  5279. let Inst{18-17} = 0b00;
  5280. let Inst{16-12} = opcode;
  5281. let Inst{11-10} = 0b10;
  5282. let Inst{9-5} = Rn;
  5283. let Inst{4-0} = Rd;
  5284. }
  5285. // Supports B, H, and S element sizes.
  5286. multiclass SIMDTwoVectorBHS<bit U, bits<5> opc, string asm,
  5287. SDPatternOperator OpNode> {
  5288. def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
  5289. asm, ".8b", ".8b",
  5290. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
  5291. def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
  5292. asm, ".16b", ".16b",
  5293. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
  5294. def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
  5295. asm, ".4h", ".4h",
  5296. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
  5297. def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
  5298. asm, ".8h", ".8h",
  5299. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
  5300. def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
  5301. asm, ".2s", ".2s",
  5302. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
  5303. def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
  5304. asm, ".4s", ".4s",
  5305. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5306. }
  5307. class BaseSIMDVectorLShiftLongBySize<bit Q, bits<2> size,
  5308. RegisterOperand regtype, string asm, string dstkind,
  5309. string srckind, string amount>
  5310. : I<(outs V128:$Rd), (ins regtype:$Rn), asm,
  5311. "{\t$Rd" # dstkind # ", $Rn" # srckind # ", #" # amount #
  5312. "|" # dstkind # "\t$Rd, $Rn, #" # amount # "}", "", []>,
  5313. Sched<[WriteVq]> {
  5314. bits<5> Rd;
  5315. bits<5> Rn;
  5316. let Inst{31} = 0;
  5317. let Inst{30} = Q;
  5318. let Inst{29-24} = 0b101110;
  5319. let Inst{23-22} = size;
  5320. let Inst{21-10} = 0b100001001110;
  5321. let Inst{9-5} = Rn;
  5322. let Inst{4-0} = Rd;
  5323. }
  5324. multiclass SIMDVectorLShiftLongBySizeBHS {
  5325. let hasSideEffects = 0 in {
  5326. def v8i8 : BaseSIMDVectorLShiftLongBySize<0, 0b00, V64,
  5327. "shll", ".8h", ".8b", "8">;
  5328. def v16i8 : BaseSIMDVectorLShiftLongBySize<1, 0b00, V128,
  5329. "shll2", ".8h", ".16b", "8">;
  5330. def v4i16 : BaseSIMDVectorLShiftLongBySize<0, 0b01, V64,
  5331. "shll", ".4s", ".4h", "16">;
  5332. def v8i16 : BaseSIMDVectorLShiftLongBySize<1, 0b01, V128,
  5333. "shll2", ".4s", ".8h", "16">;
  5334. def v2i32 : BaseSIMDVectorLShiftLongBySize<0, 0b10, V64,
  5335. "shll", ".2d", ".2s", "32">;
  5336. def v4i32 : BaseSIMDVectorLShiftLongBySize<1, 0b10, V128,
  5337. "shll2", ".2d", ".4s", "32">;
  5338. }
  5339. }
  5340. // Supports all element sizes.
  5341. multiclass SIMDLongTwoVector<bit U, bits<5> opc, string asm,
  5342. SDPatternOperator OpNode> {
  5343. def v8i8_v4i16 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
  5344. asm, ".4h", ".8b",
  5345. [(set (v4i16 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
  5346. def v16i8_v8i16 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
  5347. asm, ".8h", ".16b",
  5348. [(set (v8i16 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
  5349. def v4i16_v2i32 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
  5350. asm, ".2s", ".4h",
  5351. [(set (v2i32 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
  5352. def v8i16_v4i32 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
  5353. asm, ".4s", ".8h",
  5354. [(set (v4i32 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
  5355. def v2i32_v1i64 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
  5356. asm, ".1d", ".2s",
  5357. [(set (v1i64 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
  5358. def v4i32_v2i64 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
  5359. asm, ".2d", ".4s",
  5360. [(set (v2i64 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5361. }
  5362. multiclass SIMDLongTwoVectorTied<bit U, bits<5> opc, string asm,
  5363. SDPatternOperator OpNode> {
  5364. def v8i8_v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, 0b00, V64,
  5365. asm, ".4h", ".8b",
  5366. [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd),
  5367. (v8i8 V64:$Rn)))]>;
  5368. def v16i8_v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, 0b00, V128,
  5369. asm, ".8h", ".16b",
  5370. [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd),
  5371. (v16i8 V128:$Rn)))]>;
  5372. def v4i16_v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, 0b00, V64,
  5373. asm, ".2s", ".4h",
  5374. [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd),
  5375. (v4i16 V64:$Rn)))]>;
  5376. def v8i16_v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, 0b00, V128,
  5377. asm, ".4s", ".8h",
  5378. [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd),
  5379. (v8i16 V128:$Rn)))]>;
  5380. def v2i32_v1i64 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, 0b00, V64,
  5381. asm, ".1d", ".2s",
  5382. [(set (v1i64 V64:$dst), (OpNode (v1i64 V64:$Rd),
  5383. (v2i32 V64:$Rn)))]>;
  5384. def v4i32_v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, 0b00, V128,
  5385. asm, ".2d", ".4s",
  5386. [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd),
  5387. (v4i32 V128:$Rn)))]>;
  5388. }
  5389. // Supports all element sizes, except 1xD.
  5390. multiclass SIMDTwoVectorBHSDTied<bit U, bits<5> opc, string asm,
  5391. SDPatternOperator OpNode> {
  5392. def v8i8 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, 0b00, V64,
  5393. asm, ".8b", ".8b",
  5394. [(set (v8i8 V64:$dst), (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn)))]>;
  5395. def v16i8 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, 0b00, V128,
  5396. asm, ".16b", ".16b",
  5397. [(set (v16i8 V128:$dst), (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
  5398. def v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, 0b00, V64,
  5399. asm, ".4h", ".4h",
  5400. [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn)))]>;
  5401. def v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, 0b00, V128,
  5402. asm, ".8h", ".8h",
  5403. [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn)))]>;
  5404. def v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, 0b00, V64,
  5405. asm, ".2s", ".2s",
  5406. [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn)))]>;
  5407. def v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, 0b00, V128,
  5408. asm, ".4s", ".4s",
  5409. [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
  5410. def v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b11, opc, 0b00, V128,
  5411. asm, ".2d", ".2d",
  5412. [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn)))]>;
  5413. }
  5414. multiclass SIMDTwoVectorBHSD<bit U, bits<5> opc, string asm,
  5415. SDPatternOperator OpNode = null_frag> {
  5416. def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
  5417. asm, ".8b", ".8b",
  5418. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
  5419. def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
  5420. asm, ".16b", ".16b",
  5421. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
  5422. def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
  5423. asm, ".4h", ".4h",
  5424. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
  5425. def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
  5426. asm, ".8h", ".8h",
  5427. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
  5428. def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, 0b00, V64,
  5429. asm, ".2s", ".2s",
  5430. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
  5431. def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, 0b00, V128,
  5432. asm, ".4s", ".4s",
  5433. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5434. def v2i64 : BaseSIMDTwoSameVector<1, U, 0b11, opc, 0b00, V128,
  5435. asm, ".2d", ".2d",
  5436. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
  5437. }
  5438. // Supports only B element sizes.
  5439. multiclass SIMDTwoVectorB<bit U, bits<2> size, bits<5> opc, string asm,
  5440. SDPatternOperator OpNode> {
  5441. def v8i8 : BaseSIMDTwoSameVector<0, U, size, opc, 0b00, V64,
  5442. asm, ".8b", ".8b",
  5443. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
  5444. def v16i8 : BaseSIMDTwoSameVector<1, U, size, opc, 0b00, V128,
  5445. asm, ".16b", ".16b",
  5446. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
  5447. }
  5448. // Supports only B and H element sizes.
  5449. multiclass SIMDTwoVectorBH<bit U, bits<5> opc, string asm,
  5450. SDPatternOperator OpNode> {
  5451. def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, 0b00, V64,
  5452. asm, ".8b", ".8b",
  5453. [(set (v8i8 V64:$Rd), (OpNode V64:$Rn))]>;
  5454. def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, 0b00, V128,
  5455. asm, ".16b", ".16b",
  5456. [(set (v16i8 V128:$Rd), (OpNode V128:$Rn))]>;
  5457. def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, 0b00, V64,
  5458. asm, ".4h", ".4h",
  5459. [(set (v4i16 V64:$Rd), (OpNode V64:$Rn))]>;
  5460. def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, 0b00, V128,
  5461. asm, ".8h", ".8h",
  5462. [(set (v8i16 V128:$Rd), (OpNode V128:$Rn))]>;
  5463. }
  5464. // Supports H, S and D element sizes, uses high bit of the size field
  5465. // as an extra opcode bit.
  5466. multiclass SIMDTwoVectorFP<bit U, bit S, bits<5> opc, string asm,
  5467. SDPatternOperator OpNode,
  5468. int fpexceptions = 1> {
  5469. let mayRaiseFPException = fpexceptions, Uses = !if(fpexceptions,[FPCR],[]<Register>) in {
  5470. let Predicates = [HasNEON, HasFullFP16] in {
  5471. def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
  5472. asm, ".4h", ".4h",
  5473. [(set (v4f16 V64:$Rd), (OpNode (v4f16 V64:$Rn)))]>;
  5474. def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
  5475. asm, ".8h", ".8h",
  5476. [(set (v8f16 V128:$Rd), (OpNode (v8f16 V128:$Rn)))]>;
  5477. } // Predicates = [HasNEON, HasFullFP16]
  5478. def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
  5479. asm, ".2s", ".2s",
  5480. [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
  5481. def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
  5482. asm, ".4s", ".4s",
  5483. [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
  5484. def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
  5485. asm, ".2d", ".2d",
  5486. [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
  5487. }
  5488. }
  5489. multiclass SIMDTwoVectorFPNoException<bit U, bit S, bits<5> opc, string asm,
  5490. SDPatternOperator OpNode>
  5491. : SIMDTwoVectorFP<U, S, opc, asm, OpNode, 0>;
  5492. // Supports only S and D element sizes
  5493. let mayRaiseFPException = 1, Uses = [FPCR] in
  5494. multiclass SIMDTwoVectorSD<bit U, bits<5> opc, string asm,
  5495. SDPatternOperator OpNode = null_frag> {
  5496. def v2f32 : BaseSIMDTwoSameVector<0, U, 00, opc, 0b00, V64,
  5497. asm, ".2s", ".2s",
  5498. [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
  5499. def v4f32 : BaseSIMDTwoSameVector<1, U, 00, opc, 0b00, V128,
  5500. asm, ".4s", ".4s",
  5501. [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
  5502. def v2f64 : BaseSIMDTwoSameVector<1, U, 01, opc, 0b00, V128,
  5503. asm, ".2d", ".2d",
  5504. [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
  5505. }
  5506. multiclass FRIntNNTVector<bit U, bit op, string asm,
  5507. SDPatternOperator OpNode = null_frag> :
  5508. SIMDTwoVectorSD<U, {0b1111,op}, asm, OpNode>;
  5509. // Supports only S element size.
  5510. multiclass SIMDTwoVectorS<bit U, bit S, bits<5> opc, string asm,
  5511. SDPatternOperator OpNode> {
  5512. def v2i32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
  5513. asm, ".2s", ".2s",
  5514. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
  5515. def v4i32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
  5516. asm, ".4s", ".4s",
  5517. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5518. }
  5519. let mayRaiseFPException = 1, Uses = [FPCR] in
  5520. multiclass SIMDTwoVectorFPToInt<bit U, bit S, bits<5> opc, string asm,
  5521. SDPatternOperator OpNode> {
  5522. let Predicates = [HasNEON, HasFullFP16] in {
  5523. def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
  5524. asm, ".4h", ".4h",
  5525. [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn)))]>;
  5526. def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
  5527. asm, ".8h", ".8h",
  5528. [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn)))]>;
  5529. } // Predicates = [HasNEON, HasFullFP16]
  5530. def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
  5531. asm, ".2s", ".2s",
  5532. [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
  5533. def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
  5534. asm, ".4s", ".4s",
  5535. [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
  5536. def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
  5537. asm, ".2d", ".2d",
  5538. [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
  5539. }
  5540. let mayRaiseFPException = 1, Uses = [FPCR] in
  5541. multiclass SIMDTwoVectorIntToFP<bit U, bit S, bits<5> opc, string asm,
  5542. SDPatternOperator OpNode> {
  5543. let Predicates = [HasNEON, HasFullFP16] in {
  5544. def v4f16 : BaseSIMDTwoSameVector<0, U, {S,1}, opc, 0b11, V64,
  5545. asm, ".4h", ".4h",
  5546. [(set (v4f16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
  5547. def v8f16 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b11, V128,
  5548. asm, ".8h", ".8h",
  5549. [(set (v8f16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
  5550. } // Predicates = [HasNEON, HasFullFP16]
  5551. def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, 0b00, V64,
  5552. asm, ".2s", ".2s",
  5553. [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
  5554. def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, 0b00, V128,
  5555. asm, ".4s", ".4s",
  5556. [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5557. def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, 0b00, V128,
  5558. asm, ".2d", ".2d",
  5559. [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
  5560. }
  5561. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5562. class BaseSIMDMixedTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
  5563. RegisterOperand inreg, RegisterOperand outreg,
  5564. string asm, string outkind, string inkind,
  5565. list<dag> pattern>
  5566. : I<(outs outreg:$Rd), (ins inreg:$Rn), asm,
  5567. "{\t$Rd" # outkind # ", $Rn" # inkind #
  5568. "|" # outkind # "\t$Rd, $Rn}", "", pattern>,
  5569. Sched<[WriteVq]> {
  5570. bits<5> Rd;
  5571. bits<5> Rn;
  5572. let Inst{31} = 0;
  5573. let Inst{30} = Q;
  5574. let Inst{29} = U;
  5575. let Inst{28-24} = 0b01110;
  5576. let Inst{23-22} = size;
  5577. let Inst{21-17} = 0b10000;
  5578. let Inst{16-12} = opcode;
  5579. let Inst{11-10} = 0b10;
  5580. let Inst{9-5} = Rn;
  5581. let Inst{4-0} = Rd;
  5582. }
  5583. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5584. class BaseSIMDMixedTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
  5585. RegisterOperand inreg, RegisterOperand outreg,
  5586. string asm, string outkind, string inkind,
  5587. list<dag> pattern>
  5588. : I<(outs outreg:$dst), (ins outreg:$Rd, inreg:$Rn), asm,
  5589. "{\t$Rd" # outkind # ", $Rn" # inkind #
  5590. "|" # outkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
  5591. Sched<[WriteVq]> {
  5592. bits<5> Rd;
  5593. bits<5> Rn;
  5594. let Inst{31} = 0;
  5595. let Inst{30} = Q;
  5596. let Inst{29} = U;
  5597. let Inst{28-24} = 0b01110;
  5598. let Inst{23-22} = size;
  5599. let Inst{21-17} = 0b10000;
  5600. let Inst{16-12} = opcode;
  5601. let Inst{11-10} = 0b10;
  5602. let Inst{9-5} = Rn;
  5603. let Inst{4-0} = Rd;
  5604. }
  5605. multiclass SIMDMixedTwoVector<bit U, bits<5> opc, string asm,
  5606. SDPatternOperator OpNode> {
  5607. def v8i8 : BaseSIMDMixedTwoVector<0, U, 0b00, opc, V128, V64,
  5608. asm, ".8b", ".8h",
  5609. [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
  5610. def v16i8 : BaseSIMDMixedTwoVectorTied<1, U, 0b00, opc, V128, V128,
  5611. asm#"2", ".16b", ".8h", []>;
  5612. def v4i16 : BaseSIMDMixedTwoVector<0, U, 0b01, opc, V128, V64,
  5613. asm, ".4h", ".4s",
  5614. [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
  5615. def v8i16 : BaseSIMDMixedTwoVectorTied<1, U, 0b01, opc, V128, V128,
  5616. asm#"2", ".8h", ".4s", []>;
  5617. def v2i32 : BaseSIMDMixedTwoVector<0, U, 0b10, opc, V128, V64,
  5618. asm, ".2s", ".2d",
  5619. [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
  5620. def v4i32 : BaseSIMDMixedTwoVectorTied<1, U, 0b10, opc, V128, V128,
  5621. asm#"2", ".4s", ".2d", []>;
  5622. def : Pat<(concat_vectors (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn))),
  5623. (!cast<Instruction>(NAME # "v16i8")
  5624. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
  5625. def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn))),
  5626. (!cast<Instruction>(NAME # "v8i16")
  5627. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
  5628. def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn))),
  5629. (!cast<Instruction>(NAME # "v4i32")
  5630. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
  5631. }
  5632. class BaseSIMDCmpTwoVector<bit Q, bit U, bits<2> size, bits<2> size2,
  5633. bits<5> opcode, RegisterOperand regtype, string asm,
  5634. string kind, string zero, ValueType dty,
  5635. ValueType sty, SDNode OpNode>
  5636. : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
  5637. "{\t$Rd" # kind # ", $Rn" # kind # ", #" # zero #
  5638. "|" # kind # "\t$Rd, $Rn, #" # zero # "}", "",
  5639. [(set (dty regtype:$Rd), (OpNode (sty regtype:$Rn)))]>,
  5640. Sched<[!if(Q, WriteVq, WriteVd)]> {
  5641. bits<5> Rd;
  5642. bits<5> Rn;
  5643. let Inst{31} = 0;
  5644. let Inst{30} = Q;
  5645. let Inst{29} = U;
  5646. let Inst{28-24} = 0b01110;
  5647. let Inst{23-22} = size;
  5648. let Inst{21} = 0b1;
  5649. let Inst{20-19} = size2;
  5650. let Inst{18-17} = 0b00;
  5651. let Inst{16-12} = opcode;
  5652. let Inst{11-10} = 0b10;
  5653. let Inst{9-5} = Rn;
  5654. let Inst{4-0} = Rd;
  5655. }
  5656. // Comparisons support all element sizes, except 1xD.
  5657. multiclass SIMDCmpTwoVector<bit U, bits<5> opc, string asm,
  5658. SDNode OpNode> {
  5659. def v8i8rz : BaseSIMDCmpTwoVector<0, U, 0b00, 0b00, opc, V64,
  5660. asm, ".8b", "0",
  5661. v8i8, v8i8, OpNode>;
  5662. def v16i8rz : BaseSIMDCmpTwoVector<1, U, 0b00, 0b00, opc, V128,
  5663. asm, ".16b", "0",
  5664. v16i8, v16i8, OpNode>;
  5665. def v4i16rz : BaseSIMDCmpTwoVector<0, U, 0b01, 0b00, opc, V64,
  5666. asm, ".4h", "0",
  5667. v4i16, v4i16, OpNode>;
  5668. def v8i16rz : BaseSIMDCmpTwoVector<1, U, 0b01, 0b00, opc, V128,
  5669. asm, ".8h", "0",
  5670. v8i16, v8i16, OpNode>;
  5671. def v2i32rz : BaseSIMDCmpTwoVector<0, U, 0b10, 0b00, opc, V64,
  5672. asm, ".2s", "0",
  5673. v2i32, v2i32, OpNode>;
  5674. def v4i32rz : BaseSIMDCmpTwoVector<1, U, 0b10, 0b00, opc, V128,
  5675. asm, ".4s", "0",
  5676. v4i32, v4i32, OpNode>;
  5677. def v2i64rz : BaseSIMDCmpTwoVector<1, U, 0b11, 0b00, opc, V128,
  5678. asm, ".2d", "0",
  5679. v2i64, v2i64, OpNode>;
  5680. }
  5681. // FP Comparisons support only S and D element sizes (and H for v8.2a).
  5682. multiclass SIMDFPCmpTwoVector<bit U, bit S, bits<5> opc,
  5683. string asm, SDNode OpNode> {
  5684. let mayRaiseFPException = 1, Uses = [FPCR] in {
  5685. let Predicates = [HasNEON, HasFullFP16] in {
  5686. def v4i16rz : BaseSIMDCmpTwoVector<0, U, {S,1}, 0b11, opc, V64,
  5687. asm, ".4h", "0.0",
  5688. v4i16, v4f16, OpNode>;
  5689. def v8i16rz : BaseSIMDCmpTwoVector<1, U, {S,1}, 0b11, opc, V128,
  5690. asm, ".8h", "0.0",
  5691. v8i16, v8f16, OpNode>;
  5692. } // Predicates = [HasNEON, HasFullFP16]
  5693. def v2i32rz : BaseSIMDCmpTwoVector<0, U, {S,0}, 0b00, opc, V64,
  5694. asm, ".2s", "0.0",
  5695. v2i32, v2f32, OpNode>;
  5696. def v4i32rz : BaseSIMDCmpTwoVector<1, U, {S,0}, 0b00, opc, V128,
  5697. asm, ".4s", "0.0",
  5698. v4i32, v4f32, OpNode>;
  5699. def v2i64rz : BaseSIMDCmpTwoVector<1, U, {S,1}, 0b00, opc, V128,
  5700. asm, ".2d", "0.0",
  5701. v2i64, v2f64, OpNode>;
  5702. }
  5703. let Predicates = [HasNEON, HasFullFP16] in {
  5704. def : InstAlias<asm # "\t$Vd.4h, $Vn.4h, #0",
  5705. (!cast<Instruction>(NAME # v4i16rz) V64:$Vd, V64:$Vn), 0>;
  5706. def : InstAlias<asm # "\t$Vd.8h, $Vn.8h, #0",
  5707. (!cast<Instruction>(NAME # v8i16rz) V128:$Vd, V128:$Vn), 0>;
  5708. }
  5709. def : InstAlias<asm # "\t$Vd.2s, $Vn.2s, #0",
  5710. (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
  5711. def : InstAlias<asm # "\t$Vd.4s, $Vn.4s, #0",
  5712. (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
  5713. def : InstAlias<asm # "\t$Vd.2d, $Vn.2d, #0",
  5714. (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
  5715. let Predicates = [HasNEON, HasFullFP16] in {
  5716. def : InstAlias<asm # ".4h\t$Vd, $Vn, #0",
  5717. (!cast<Instruction>(NAME # v4i16rz) V64:$Vd, V64:$Vn), 0>;
  5718. def : InstAlias<asm # ".8h\t$Vd, $Vn, #0",
  5719. (!cast<Instruction>(NAME # v8i16rz) V128:$Vd, V128:$Vn), 0>;
  5720. }
  5721. def : InstAlias<asm # ".2s\t$Vd, $Vn, #0",
  5722. (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
  5723. def : InstAlias<asm # ".4s\t$Vd, $Vn, #0",
  5724. (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
  5725. def : InstAlias<asm # ".2d\t$Vd, $Vn, #0",
  5726. (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
  5727. }
  5728. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  5729. class BaseSIMDFPCvtTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
  5730. RegisterOperand outtype, RegisterOperand intype,
  5731. string asm, string VdTy, string VnTy,
  5732. list<dag> pattern>
  5733. : I<(outs outtype:$Rd), (ins intype:$Rn), asm,
  5734. !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "", pattern>,
  5735. Sched<[WriteVq]> {
  5736. bits<5> Rd;
  5737. bits<5> Rn;
  5738. let Inst{31} = 0;
  5739. let Inst{30} = Q;
  5740. let Inst{29} = U;
  5741. let Inst{28-24} = 0b01110;
  5742. let Inst{23-22} = size;
  5743. let Inst{21-17} = 0b10000;
  5744. let Inst{16-12} = opcode;
  5745. let Inst{11-10} = 0b10;
  5746. let Inst{9-5} = Rn;
  5747. let Inst{4-0} = Rd;
  5748. }
  5749. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  5750. class BaseSIMDFPCvtTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
  5751. RegisterOperand outtype, RegisterOperand intype,
  5752. string asm, string VdTy, string VnTy,
  5753. list<dag> pattern>
  5754. : I<(outs outtype:$dst), (ins outtype:$Rd, intype:$Rn), asm,
  5755. !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "$Rd = $dst", pattern>,
  5756. Sched<[WriteVq]> {
  5757. bits<5> Rd;
  5758. bits<5> Rn;
  5759. let Inst{31} = 0;
  5760. let Inst{30} = Q;
  5761. let Inst{29} = U;
  5762. let Inst{28-24} = 0b01110;
  5763. let Inst{23-22} = size;
  5764. let Inst{21-17} = 0b10000;
  5765. let Inst{16-12} = opcode;
  5766. let Inst{11-10} = 0b10;
  5767. let Inst{9-5} = Rn;
  5768. let Inst{4-0} = Rd;
  5769. }
  5770. multiclass SIMDFPWidenTwoVector<bit U, bit S, bits<5> opc, string asm> {
  5771. def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V128, V64,
  5772. asm, ".4s", ".4h", []>;
  5773. def v8i16 : BaseSIMDFPCvtTwoVector<1, U, {S,0}, opc, V128, V128,
  5774. asm#"2", ".4s", ".8h", []>;
  5775. def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V128, V64,
  5776. asm, ".2d", ".2s", []>;
  5777. def v4i32 : BaseSIMDFPCvtTwoVector<1, U, {S,1}, opc, V128, V128,
  5778. asm#"2", ".2d", ".4s", []>;
  5779. }
  5780. multiclass SIMDFPNarrowTwoVector<bit U, bit S, bits<5> opc, string asm> {
  5781. def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V64, V128,
  5782. asm, ".4h", ".4s", []>;
  5783. def v8i16 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,0}, opc, V128, V128,
  5784. asm#"2", ".8h", ".4s", []>;
  5785. def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
  5786. asm, ".2s", ".2d", []>;
  5787. def v4i32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
  5788. asm#"2", ".4s", ".2d", []>;
  5789. }
  5790. multiclass SIMDFPInexactCvtTwoVector<bit U, bit S, bits<5> opc, string asm,
  5791. Intrinsic OpNode> {
  5792. def v2f32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
  5793. asm, ".2s", ".2d",
  5794. [(set (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
  5795. def v4f32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
  5796. asm#"2", ".4s", ".2d", []>;
  5797. def : Pat<(concat_vectors (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn))),
  5798. (!cast<Instruction>(NAME # "v4f32")
  5799. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
  5800. }
  5801. //----------------------------------------------------------------------------
  5802. // AdvSIMD three register different-size vector instructions.
  5803. //----------------------------------------------------------------------------
  5804. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5805. class BaseSIMDDifferentThreeVector<bit U, bits<3> size, bits<4> opcode,
  5806. RegisterOperand outtype, RegisterOperand intype1,
  5807. RegisterOperand intype2, string asm,
  5808. string outkind, string inkind1, string inkind2,
  5809. list<dag> pattern>
  5810. : I<(outs outtype:$Rd), (ins intype1:$Rn, intype2:$Rm), asm,
  5811. "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
  5812. "|" # outkind # "\t$Rd, $Rn, $Rm}", "", pattern>,
  5813. Sched<[WriteVq]> {
  5814. bits<5> Rd;
  5815. bits<5> Rn;
  5816. bits<5> Rm;
  5817. let Inst{31} = 0;
  5818. let Inst{30} = size{0};
  5819. let Inst{29} = U;
  5820. let Inst{28-24} = 0b01110;
  5821. let Inst{23-22} = size{2-1};
  5822. let Inst{21} = 1;
  5823. let Inst{20-16} = Rm;
  5824. let Inst{15-12} = opcode;
  5825. let Inst{11-10} = 0b00;
  5826. let Inst{9-5} = Rn;
  5827. let Inst{4-0} = Rd;
  5828. }
  5829. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  5830. class BaseSIMDDifferentThreeVectorTied<bit U, bits<3> size, bits<4> opcode,
  5831. RegisterOperand outtype, RegisterOperand intype1,
  5832. RegisterOperand intype2, string asm,
  5833. string outkind, string inkind1, string inkind2,
  5834. list<dag> pattern>
  5835. : I<(outs outtype:$dst), (ins outtype:$Rd, intype1:$Rn, intype2:$Rm), asm,
  5836. "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
  5837. "|" # outkind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
  5838. Sched<[WriteVq]> {
  5839. bits<5> Rd;
  5840. bits<5> Rn;
  5841. bits<5> Rm;
  5842. let Inst{31} = 0;
  5843. let Inst{30} = size{0};
  5844. let Inst{29} = U;
  5845. let Inst{28-24} = 0b01110;
  5846. let Inst{23-22} = size{2-1};
  5847. let Inst{21} = 1;
  5848. let Inst{20-16} = Rm;
  5849. let Inst{15-12} = opcode;
  5850. let Inst{11-10} = 0b00;
  5851. let Inst{9-5} = Rn;
  5852. let Inst{4-0} = Rd;
  5853. }
  5854. // FIXME: TableGen doesn't know how to deal with expanded types that also
  5855. // change the element count (in this case, placing the results in
  5856. // the high elements of the result register rather than the low
  5857. // elements). Until that's fixed, we can't code-gen those.
  5858. multiclass SIMDNarrowThreeVectorBHS<bit U, bits<4> opc, string asm,
  5859. Intrinsic IntOp> {
  5860. def v8i16_v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
  5861. V64, V128, V128,
  5862. asm, ".8b", ".8h", ".8h",
  5863. [(set (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
  5864. def v8i16_v16i8 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
  5865. V128, V128, V128,
  5866. asm#"2", ".16b", ".8h", ".8h",
  5867. []>;
  5868. def v4i32_v4i16 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
  5869. V64, V128, V128,
  5870. asm, ".4h", ".4s", ".4s",
  5871. [(set (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
  5872. def v4i32_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
  5873. V128, V128, V128,
  5874. asm#"2", ".8h", ".4s", ".4s",
  5875. []>;
  5876. def v2i64_v2i32 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
  5877. V64, V128, V128,
  5878. asm, ".2s", ".2d", ".2d",
  5879. [(set (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
  5880. def v2i64_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
  5881. V128, V128, V128,
  5882. asm#"2", ".4s", ".2d", ".2d",
  5883. []>;
  5884. // Patterns for the '2' variants involve INSERT_SUBREG, which you can't put in
  5885. // a version attached to an instruction.
  5886. def : Pat<(concat_vectors (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn),
  5887. (v8i16 V128:$Rm))),
  5888. (!cast<Instruction>(NAME # "v8i16_v16i8")
  5889. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  5890. V128:$Rn, V128:$Rm)>;
  5891. def : Pat<(concat_vectors (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn),
  5892. (v4i32 V128:$Rm))),
  5893. (!cast<Instruction>(NAME # "v4i32_v8i16")
  5894. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  5895. V128:$Rn, V128:$Rm)>;
  5896. def : Pat<(concat_vectors (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn),
  5897. (v2i64 V128:$Rm))),
  5898. (!cast<Instruction>(NAME # "v2i64_v4i32")
  5899. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  5900. V128:$Rn, V128:$Rm)>;
  5901. }
  5902. multiclass SIMDDifferentThreeVectorBD<bit U, bits<4> opc, string asm,
  5903. SDPatternOperator OpNode> {
  5904. def v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
  5905. V128, V64, V64,
  5906. asm, ".8h", ".8b", ".8b",
  5907. [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  5908. def v16i8 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
  5909. V128, V128, V128,
  5910. asm#"2", ".8h", ".16b", ".16b", []>;
  5911. let Predicates = [HasAES] in {
  5912. def v1i64 : BaseSIMDDifferentThreeVector<U, 0b110, opc,
  5913. V128, V64, V64,
  5914. asm, ".1q", ".1d", ".1d",
  5915. [(set (v16i8 V128:$Rd), (OpNode (v1i64 V64:$Rn), (v1i64 V64:$Rm)))]>;
  5916. def v2i64 : BaseSIMDDifferentThreeVector<U, 0b111, opc,
  5917. V128, V128, V128,
  5918. asm#"2", ".1q", ".2d", ".2d",
  5919. [(set (v16i8 V128:$Rd), (OpNode (extract_high_v2i64 (v2i64 V128:$Rn)),
  5920. (extract_high_v2i64 (v2i64 V128:$Rm))))]>;
  5921. }
  5922. def : Pat<(v8i16 (OpNode (v8i8 (extract_high_v16i8 (v16i8 V128:$Rn))),
  5923. (v8i8 (extract_high_v16i8 (v16i8 V128:$Rm))))),
  5924. (!cast<Instruction>(NAME#"v16i8") V128:$Rn, V128:$Rm)>;
  5925. }
  5926. multiclass SIMDLongThreeVectorHS<bit U, bits<4> opc, string asm,
  5927. SDPatternOperator OpNode> {
  5928. def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
  5929. V128, V64, V64,
  5930. asm, ".4s", ".4h", ".4h",
  5931. [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  5932. def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
  5933. V128, V128, V128,
  5934. asm#"2", ".4s", ".8h", ".8h",
  5935. [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  5936. (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
  5937. def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
  5938. V128, V64, V64,
  5939. asm, ".2d", ".2s", ".2s",
  5940. [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  5941. def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
  5942. V128, V128, V128,
  5943. asm#"2", ".2d", ".4s", ".4s",
  5944. [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  5945. (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
  5946. }
  5947. multiclass SIMDLongThreeVectorBHSabdl<bit U, bits<4> opc, string asm,
  5948. SDPatternOperator OpNode = null_frag> {
  5949. def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
  5950. V128, V64, V64,
  5951. asm, ".8h", ".8b", ".8b",
  5952. [(set (v8i16 V128:$Rd),
  5953. (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))))]>;
  5954. def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
  5955. V128, V128, V128,
  5956. asm#"2", ".8h", ".16b", ".16b",
  5957. [(set (v8i16 V128:$Rd),
  5958. (zext (v8i8 (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
  5959. (extract_high_v16i8 (v16i8 V128:$Rm))))))]>;
  5960. def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
  5961. V128, V64, V64,
  5962. asm, ".4s", ".4h", ".4h",
  5963. [(set (v4i32 V128:$Rd),
  5964. (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))))]>;
  5965. def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
  5966. V128, V128, V128,
  5967. asm#"2", ".4s", ".8h", ".8h",
  5968. [(set (v4i32 V128:$Rd),
  5969. (zext (v4i16 (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  5970. (extract_high_v8i16 (v8i16 V128:$Rm))))))]>;
  5971. def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
  5972. V128, V64, V64,
  5973. asm, ".2d", ".2s", ".2s",
  5974. [(set (v2i64 V128:$Rd),
  5975. (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))))]>;
  5976. def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
  5977. V128, V128, V128,
  5978. asm#"2", ".2d", ".4s", ".4s",
  5979. [(set (v2i64 V128:$Rd),
  5980. (zext (v2i32 (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  5981. (extract_high_v4i32 (v4i32 V128:$Rm))))))]>;
  5982. }
  5983. multiclass SIMDLongThreeVectorTiedBHSabal<bit U, bits<4> opc,
  5984. string asm,
  5985. SDPatternOperator OpNode> {
  5986. def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
  5987. V128, V64, V64,
  5988. asm, ".8h", ".8b", ".8b",
  5989. [(set (v8i16 V128:$dst),
  5990. (add (v8i16 V128:$Rd),
  5991. (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))))]>;
  5992. def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
  5993. V128, V128, V128,
  5994. asm#"2", ".8h", ".16b", ".16b",
  5995. [(set (v8i16 V128:$dst),
  5996. (add (v8i16 V128:$Rd),
  5997. (zext (v8i8 (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
  5998. (extract_high_v16i8 (v16i8 V128:$Rm)))))))]>;
  5999. def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
  6000. V128, V64, V64,
  6001. asm, ".4s", ".4h", ".4h",
  6002. [(set (v4i32 V128:$dst),
  6003. (add (v4i32 V128:$Rd),
  6004. (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))))]>;
  6005. def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
  6006. V128, V128, V128,
  6007. asm#"2", ".4s", ".8h", ".8h",
  6008. [(set (v4i32 V128:$dst),
  6009. (add (v4i32 V128:$Rd),
  6010. (zext (v4i16 (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  6011. (extract_high_v8i16 (v8i16 V128:$Rm)))))))]>;
  6012. def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
  6013. V128, V64, V64,
  6014. asm, ".2d", ".2s", ".2s",
  6015. [(set (v2i64 V128:$dst),
  6016. (add (v2i64 V128:$Rd),
  6017. (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))))]>;
  6018. def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
  6019. V128, V128, V128,
  6020. asm#"2", ".2d", ".4s", ".4s",
  6021. [(set (v2i64 V128:$dst),
  6022. (add (v2i64 V128:$Rd),
  6023. (zext (v2i32 (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  6024. (extract_high_v4i32 (v4i32 V128:$Rm)))))))]>;
  6025. }
  6026. multiclass SIMDLongThreeVectorBHS<bit U, bits<4> opc, string asm,
  6027. SDPatternOperator OpNode = null_frag> {
  6028. def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
  6029. V128, V64, V64,
  6030. asm, ".8h", ".8b", ".8b",
  6031. [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  6032. def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
  6033. V128, V128, V128,
  6034. asm#"2", ".8h", ".16b", ".16b",
  6035. [(set (v8i16 V128:$Rd), (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)),
  6036. (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
  6037. def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
  6038. V128, V64, V64,
  6039. asm, ".4s", ".4h", ".4h",
  6040. [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  6041. def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
  6042. V128, V128, V128,
  6043. asm#"2", ".4s", ".8h", ".8h",
  6044. [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  6045. (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
  6046. def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
  6047. V128, V64, V64,
  6048. asm, ".2d", ".2s", ".2s",
  6049. [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  6050. def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
  6051. V128, V128, V128,
  6052. asm#"2", ".2d", ".4s", ".4s",
  6053. [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  6054. (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
  6055. }
  6056. multiclass SIMDLongThreeVectorTiedBHS<bit U, bits<4> opc,
  6057. string asm,
  6058. SDPatternOperator OpNode> {
  6059. def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
  6060. V128, V64, V64,
  6061. asm, ".8h", ".8b", ".8b",
  6062. [(set (v8i16 V128:$dst),
  6063. (OpNode (v8i16 V128:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
  6064. def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
  6065. V128, V128, V128,
  6066. asm#"2", ".8h", ".16b", ".16b",
  6067. [(set (v8i16 V128:$dst),
  6068. (OpNode (v8i16 V128:$Rd),
  6069. (extract_high_v16i8 (v16i8 V128:$Rn)),
  6070. (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
  6071. def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
  6072. V128, V64, V64,
  6073. asm, ".4s", ".4h", ".4h",
  6074. [(set (v4i32 V128:$dst),
  6075. (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
  6076. def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
  6077. V128, V128, V128,
  6078. asm#"2", ".4s", ".8h", ".8h",
  6079. [(set (v4i32 V128:$dst),
  6080. (OpNode (v4i32 V128:$Rd),
  6081. (extract_high_v8i16 (v8i16 V128:$Rn)),
  6082. (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
  6083. def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
  6084. V128, V64, V64,
  6085. asm, ".2d", ".2s", ".2s",
  6086. [(set (v2i64 V128:$dst),
  6087. (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
  6088. def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
  6089. V128, V128, V128,
  6090. asm#"2", ".2d", ".4s", ".4s",
  6091. [(set (v2i64 V128:$dst),
  6092. (OpNode (v2i64 V128:$Rd),
  6093. (extract_high_v4i32 (v4i32 V128:$Rn)),
  6094. (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
  6095. }
  6096. multiclass SIMDLongThreeVectorSQDMLXTiedHS<bit U, bits<4> opc, string asm,
  6097. SDPatternOperator Accum> {
  6098. def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
  6099. V128, V64, V64,
  6100. asm, ".4s", ".4h", ".4h",
  6101. [(set (v4i32 V128:$dst),
  6102. (Accum (v4i32 V128:$Rd),
  6103. (v4i32 (int_aarch64_neon_sqdmull (v4i16 V64:$Rn),
  6104. (v4i16 V64:$Rm)))))]>;
  6105. def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
  6106. V128, V128, V128,
  6107. asm#"2", ".4s", ".8h", ".8h",
  6108. [(set (v4i32 V128:$dst),
  6109. (Accum (v4i32 V128:$Rd),
  6110. (v4i32 (int_aarch64_neon_sqdmull (extract_high_v8i16 (v8i16 V128:$Rn)),
  6111. (extract_high_v8i16 (v8i16 V128:$Rm))))))]>;
  6112. def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
  6113. V128, V64, V64,
  6114. asm, ".2d", ".2s", ".2s",
  6115. [(set (v2i64 V128:$dst),
  6116. (Accum (v2i64 V128:$Rd),
  6117. (v2i64 (int_aarch64_neon_sqdmull (v2i32 V64:$Rn),
  6118. (v2i32 V64:$Rm)))))]>;
  6119. def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
  6120. V128, V128, V128,
  6121. asm#"2", ".2d", ".4s", ".4s",
  6122. [(set (v2i64 V128:$dst),
  6123. (Accum (v2i64 V128:$Rd),
  6124. (v2i64 (int_aarch64_neon_sqdmull (extract_high_v4i32 (v4i32 V128:$Rn)),
  6125. (extract_high_v4i32 (v4i32 V128:$Rm))))))]>;
  6126. }
  6127. multiclass SIMDWideThreeVectorBHS<bit U, bits<4> opc, string asm,
  6128. SDPatternOperator OpNode> {
  6129. def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
  6130. V128, V128, V64,
  6131. asm, ".8h", ".8h", ".8b",
  6132. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i8 V64:$Rm)))]>;
  6133. def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
  6134. V128, V128, V128,
  6135. asm#"2", ".8h", ".8h", ".16b",
  6136. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
  6137. (extract_high_v16i8 (v16i8 V128:$Rm))))]>;
  6138. def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
  6139. V128, V128, V64,
  6140. asm, ".4s", ".4s", ".4h",
  6141. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i16 V64:$Rm)))]>;
  6142. def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
  6143. V128, V128, V128,
  6144. asm#"2", ".4s", ".4s", ".8h",
  6145. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
  6146. (extract_high_v8i16 (v8i16 V128:$Rm))))]>;
  6147. def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
  6148. V128, V128, V64,
  6149. asm, ".2d", ".2d", ".2s",
  6150. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i32 V64:$Rm)))]>;
  6151. def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
  6152. V128, V128, V128,
  6153. asm#"2", ".2d", ".2d", ".4s",
  6154. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
  6155. (extract_high_v4i32 (v4i32 V128:$Rm))))]>;
  6156. }
  6157. //----------------------------------------------------------------------------
  6158. // AdvSIMD bitwise extract from vector
  6159. //----------------------------------------------------------------------------
  6160. class BaseSIMDBitwiseExtract<bit size, RegisterOperand regtype, ValueType vty,
  6161. string asm, string kind>
  6162. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, i32imm:$imm), asm,
  6163. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $imm" #
  6164. "|" # kind # "\t$Rd, $Rn, $Rm, $imm}", "",
  6165. [(set (vty regtype:$Rd),
  6166. (AArch64ext regtype:$Rn, regtype:$Rm, (i32 imm:$imm)))]>,
  6167. Sched<[!if(size, WriteVq, WriteVd)]> {
  6168. bits<5> Rd;
  6169. bits<5> Rn;
  6170. bits<5> Rm;
  6171. bits<4> imm;
  6172. let Inst{31} = 0;
  6173. let Inst{30} = size;
  6174. let Inst{29-21} = 0b101110000;
  6175. let Inst{20-16} = Rm;
  6176. let Inst{15} = 0;
  6177. let Inst{14-11} = imm;
  6178. let Inst{10} = 0;
  6179. let Inst{9-5} = Rn;
  6180. let Inst{4-0} = Rd;
  6181. }
  6182. multiclass SIMDBitwiseExtract<string asm> {
  6183. def v8i8 : BaseSIMDBitwiseExtract<0, V64, v8i8, asm, ".8b"> {
  6184. let imm{3} = 0;
  6185. }
  6186. def v16i8 : BaseSIMDBitwiseExtract<1, V128, v16i8, asm, ".16b">;
  6187. }
  6188. //----------------------------------------------------------------------------
  6189. // AdvSIMD zip vector
  6190. //----------------------------------------------------------------------------
  6191. class BaseSIMDZipVector<bits<3> size, bits<3> opc, RegisterOperand regtype,
  6192. string asm, string kind, SDNode OpNode, ValueType valty>
  6193. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
  6194. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
  6195. "|" # kind # "\t$Rd, $Rn, $Rm}", "",
  6196. [(set (valty regtype:$Rd), (OpNode regtype:$Rn, regtype:$Rm))]>,
  6197. Sched<[!if(!eq(regtype, V128), WriteVq, WriteVd)]> {
  6198. bits<5> Rd;
  6199. bits<5> Rn;
  6200. bits<5> Rm;
  6201. let Inst{31} = 0;
  6202. let Inst{30} = size{0};
  6203. let Inst{29-24} = 0b001110;
  6204. let Inst{23-22} = size{2-1};
  6205. let Inst{21} = 0;
  6206. let Inst{20-16} = Rm;
  6207. let Inst{15} = 0;
  6208. let Inst{14-12} = opc;
  6209. let Inst{11-10} = 0b10;
  6210. let Inst{9-5} = Rn;
  6211. let Inst{4-0} = Rd;
  6212. }
  6213. multiclass SIMDZipVector<bits<3>opc, string asm,
  6214. SDNode OpNode> {
  6215. def v8i8 : BaseSIMDZipVector<0b000, opc, V64,
  6216. asm, ".8b", OpNode, v8i8>;
  6217. def v16i8 : BaseSIMDZipVector<0b001, opc, V128,
  6218. asm, ".16b", OpNode, v16i8>;
  6219. def v4i16 : BaseSIMDZipVector<0b010, opc, V64,
  6220. asm, ".4h", OpNode, v4i16>;
  6221. def v8i16 : BaseSIMDZipVector<0b011, opc, V128,
  6222. asm, ".8h", OpNode, v8i16>;
  6223. def v2i32 : BaseSIMDZipVector<0b100, opc, V64,
  6224. asm, ".2s", OpNode, v2i32>;
  6225. def v4i32 : BaseSIMDZipVector<0b101, opc, V128,
  6226. asm, ".4s", OpNode, v4i32>;
  6227. def v2i64 : BaseSIMDZipVector<0b111, opc, V128,
  6228. asm, ".2d", OpNode, v2i64>;
  6229. def : Pat<(v4f16 (OpNode V64:$Rn, V64:$Rm)),
  6230. (!cast<Instruction>(NAME#"v4i16") V64:$Rn, V64:$Rm)>;
  6231. def : Pat<(v4bf16 (OpNode V64:$Rn, V64:$Rm)),
  6232. (!cast<Instruction>(NAME#"v4i16") V64:$Rn, V64:$Rm)>;
  6233. def : Pat<(v8f16 (OpNode V128:$Rn, V128:$Rm)),
  6234. (!cast<Instruction>(NAME#"v8i16") V128:$Rn, V128:$Rm)>;
  6235. def : Pat<(v8bf16 (OpNode V128:$Rn, V128:$Rm)),
  6236. (!cast<Instruction>(NAME#"v8i16") V128:$Rn, V128:$Rm)>;
  6237. def : Pat<(v2f32 (OpNode V64:$Rn, V64:$Rm)),
  6238. (!cast<Instruction>(NAME#"v2i32") V64:$Rn, V64:$Rm)>;
  6239. def : Pat<(v4f32 (OpNode V128:$Rn, V128:$Rm)),
  6240. (!cast<Instruction>(NAME#"v4i32") V128:$Rn, V128:$Rm)>;
  6241. def : Pat<(v2f64 (OpNode V128:$Rn, V128:$Rm)),
  6242. (!cast<Instruction>(NAME#"v2i64") V128:$Rn, V128:$Rm)>;
  6243. }
  6244. //----------------------------------------------------------------------------
  6245. // AdvSIMD three register scalar instructions
  6246. //----------------------------------------------------------------------------
  6247. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  6248. class BaseSIMDThreeScalar<bit U, bits<3> size, bits<5> opcode,
  6249. RegisterClass regtype, string asm,
  6250. list<dag> pattern>
  6251. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
  6252. "\t$Rd, $Rn, $Rm", "", pattern>,
  6253. Sched<[WriteVd]> {
  6254. bits<5> Rd;
  6255. bits<5> Rn;
  6256. bits<5> Rm;
  6257. let Inst{31-30} = 0b01;
  6258. let Inst{29} = U;
  6259. let Inst{28-24} = 0b11110;
  6260. let Inst{23-21} = size;
  6261. let Inst{20-16} = Rm;
  6262. let Inst{15-11} = opcode;
  6263. let Inst{10} = 1;
  6264. let Inst{9-5} = Rn;
  6265. let Inst{4-0} = Rd;
  6266. }
  6267. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  6268. class BaseSIMDThreeScalarTied<bit U, bits<2> size, bit R, bits<5> opcode,
  6269. dag oops, dag iops, string asm,
  6270. list<dag> pattern>
  6271. : I<oops, iops, asm, "\t$Rd, $Rn, $Rm", "$Rd = $dst", pattern>,
  6272. Sched<[WriteVd]> {
  6273. bits<5> Rd;
  6274. bits<5> Rn;
  6275. bits<5> Rm;
  6276. let Inst{31-30} = 0b01;
  6277. let Inst{29} = U;
  6278. let Inst{28-24} = 0b11110;
  6279. let Inst{23-22} = size;
  6280. let Inst{21} = R;
  6281. let Inst{20-16} = Rm;
  6282. let Inst{15-11} = opcode;
  6283. let Inst{10} = 1;
  6284. let Inst{9-5} = Rn;
  6285. let Inst{4-0} = Rd;
  6286. }
  6287. multiclass SIMDThreeScalarD<bit U, bits<5> opc, string asm,
  6288. SDPatternOperator OpNode> {
  6289. def v1i64 : BaseSIMDThreeScalar<U, 0b111, opc, FPR64, asm,
  6290. [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
  6291. }
  6292. multiclass SIMDThreeScalarBHSD<bit U, bits<5> opc, string asm,
  6293. SDPatternOperator OpNode> {
  6294. def v1i64 : BaseSIMDThreeScalar<U, 0b111, opc, FPR64, asm,
  6295. [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
  6296. def v1i32 : BaseSIMDThreeScalar<U, 0b101, opc, FPR32, asm, []>;
  6297. def v1i16 : BaseSIMDThreeScalar<U, 0b011, opc, FPR16, asm, []>;
  6298. def v1i8 : BaseSIMDThreeScalar<U, 0b001, opc, FPR8 , asm, []>;
  6299. def : Pat<(i64 (OpNode (i64 FPR64:$Rn), (i64 FPR64:$Rm))),
  6300. (!cast<Instruction>(NAME#"v1i64") FPR64:$Rn, FPR64:$Rm)>;
  6301. def : Pat<(i32 (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm))),
  6302. (!cast<Instruction>(NAME#"v1i32") FPR32:$Rn, FPR32:$Rm)>;
  6303. }
  6304. multiclass SIMDThreeScalarHS<bit U, bits<5> opc, string asm,
  6305. SDPatternOperator OpNode> {
  6306. def v1i32 : BaseSIMDThreeScalar<U, 0b101, opc, FPR32, asm,
  6307. [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
  6308. def v1i16 : BaseSIMDThreeScalar<U, 0b011, opc, FPR16, asm, []>;
  6309. }
  6310. multiclass SIMDThreeScalarHSTied<bit U, bit R, bits<5> opc, string asm> {
  6311. def v1i32: BaseSIMDThreeScalarTied<U, 0b10, R, opc, (outs FPR32:$dst),
  6312. (ins FPR32:$Rd, FPR32:$Rn, FPR32:$Rm),
  6313. asm, []>;
  6314. def v1i16: BaseSIMDThreeScalarTied<U, 0b01, R, opc, (outs FPR16:$dst),
  6315. (ins FPR16:$Rd, FPR16:$Rn, FPR16:$Rm),
  6316. asm, []>;
  6317. }
  6318. multiclass SIMDFPThreeScalar<bit U, bit S, bits<3> opc, string asm,
  6319. SDPatternOperator OpNode = null_frag,
  6320. Predicate pred = HasNEON> {
  6321. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in {
  6322. let Predicates = [pred] in {
  6323. def NAME#64 : BaseSIMDThreeScalar<U, {S,0b11}, {0b11,opc}, FPR64, asm,
  6324. [(set (f64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
  6325. def NAME#32 : BaseSIMDThreeScalar<U, {S,0b01}, {0b11,opc}, FPR32, asm,
  6326. [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
  6327. }
  6328. let Predicates = [pred, HasFullFP16] in {
  6329. def NAME#16 : BaseSIMDThreeScalar<U, {S,0b10}, {0b00,opc}, FPR16, asm,
  6330. [(set (f16 FPR16:$Rd), (OpNode (f16 FPR16:$Rn), (f16 FPR16:$Rm)))]>;
  6331. }
  6332. }
  6333. def : Pat<(v1f64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
  6334. (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
  6335. }
  6336. multiclass SIMDThreeScalarFPCmp<bit U, bit S, bits<3> opc, string asm,
  6337. SDPatternOperator OpNode = null_frag> {
  6338. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in {
  6339. def NAME#64 : BaseSIMDThreeScalar<U, {S,0b11}, {0b11,opc}, FPR64, asm,
  6340. [(set (i64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
  6341. def NAME#32 : BaseSIMDThreeScalar<U, {S,0b01}, {0b11,opc}, FPR32, asm,
  6342. [(set (i32 FPR32:$Rd), (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]>;
  6343. let Predicates = [HasNEON, HasFullFP16] in {
  6344. def NAME#16 : BaseSIMDThreeScalar<U, {S,0b10}, {0b00,opc}, FPR16, asm,
  6345. []>;
  6346. } // Predicates = [HasNEON, HasFullFP16]
  6347. }
  6348. def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
  6349. (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
  6350. }
  6351. class BaseSIMDThreeScalarMixed<bit U, bits<2> size, bits<5> opcode,
  6352. dag oops, dag iops, string asm, string cstr, list<dag> pat>
  6353. : I<oops, iops, asm,
  6354. "\t$Rd, $Rn, $Rm", cstr, pat>,
  6355. Sched<[WriteVd]> {
  6356. bits<5> Rd;
  6357. bits<5> Rn;
  6358. bits<5> Rm;
  6359. let Inst{31-30} = 0b01;
  6360. let Inst{29} = U;
  6361. let Inst{28-24} = 0b11110;
  6362. let Inst{23-22} = size;
  6363. let Inst{21} = 1;
  6364. let Inst{20-16} = Rm;
  6365. let Inst{15-11} = opcode;
  6366. let Inst{10} = 0;
  6367. let Inst{9-5} = Rn;
  6368. let Inst{4-0} = Rd;
  6369. }
  6370. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6371. multiclass SIMDThreeScalarMixedHS<bit U, bits<5> opc, string asm,
  6372. SDPatternOperator OpNode = null_frag> {
  6373. def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
  6374. (outs FPR32:$Rd),
  6375. (ins FPR16:$Rn, FPR16:$Rm), asm, "", []>;
  6376. def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
  6377. (outs FPR64:$Rd),
  6378. (ins FPR32:$Rn, FPR32:$Rm), asm, "",
  6379. [(set (i64 FPR64:$Rd), (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
  6380. }
  6381. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6382. multiclass SIMDThreeScalarMixedTiedHS<bit U, bits<5> opc, string asm,
  6383. SDPatternOperator OpNode = null_frag> {
  6384. def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
  6385. (outs FPR32:$dst),
  6386. (ins FPR32:$Rd, FPR16:$Rn, FPR16:$Rm),
  6387. asm, "$Rd = $dst", []>;
  6388. def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
  6389. (outs FPR64:$dst),
  6390. (ins FPR64:$Rd, FPR32:$Rn, FPR32:$Rm),
  6391. asm, "$Rd = $dst",
  6392. [(set (i64 FPR64:$dst),
  6393. (OpNode (i64 FPR64:$Rd), (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
  6394. }
  6395. //----------------------------------------------------------------------------
  6396. // AdvSIMD two register scalar instructions
  6397. //----------------------------------------------------------------------------
  6398. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6399. class BaseSIMDTwoScalar<bit U, bits<2> size, bits<2> size2, bits<5> opcode,
  6400. RegisterClass regtype, RegisterClass regtype2,
  6401. string asm, list<dag> pat>
  6402. : I<(outs regtype:$Rd), (ins regtype2:$Rn), asm,
  6403. "\t$Rd, $Rn", "", pat>,
  6404. Sched<[WriteVd]> {
  6405. bits<5> Rd;
  6406. bits<5> Rn;
  6407. let Inst{31-30} = 0b01;
  6408. let Inst{29} = U;
  6409. let Inst{28-24} = 0b11110;
  6410. let Inst{23-22} = size;
  6411. let Inst{21} = 0b1;
  6412. let Inst{20-19} = size2;
  6413. let Inst{18-17} = 0b00;
  6414. let Inst{16-12} = opcode;
  6415. let Inst{11-10} = 0b10;
  6416. let Inst{9-5} = Rn;
  6417. let Inst{4-0} = Rd;
  6418. }
  6419. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6420. class BaseSIMDTwoScalarTied<bit U, bits<2> size, bits<5> opcode,
  6421. RegisterClass regtype, RegisterClass regtype2,
  6422. string asm, list<dag> pat>
  6423. : I<(outs regtype:$dst), (ins regtype:$Rd, regtype2:$Rn), asm,
  6424. "\t$Rd, $Rn", "$Rd = $dst", pat>,
  6425. Sched<[WriteVd]> {
  6426. bits<5> Rd;
  6427. bits<5> Rn;
  6428. let Inst{31-30} = 0b01;
  6429. let Inst{29} = U;
  6430. let Inst{28-24} = 0b11110;
  6431. let Inst{23-22} = size;
  6432. let Inst{21-17} = 0b10000;
  6433. let Inst{16-12} = opcode;
  6434. let Inst{11-10} = 0b10;
  6435. let Inst{9-5} = Rn;
  6436. let Inst{4-0} = Rd;
  6437. }
  6438. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6439. class BaseSIMDCmpTwoScalar<bit U, bits<2> size, bits<2> size2, bits<5> opcode,
  6440. RegisterClass regtype, string asm, string zero>
  6441. : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
  6442. "\t$Rd, $Rn, #" # zero, "", []>,
  6443. Sched<[WriteVd]> {
  6444. bits<5> Rd;
  6445. bits<5> Rn;
  6446. let Inst{31-30} = 0b01;
  6447. let Inst{29} = U;
  6448. let Inst{28-24} = 0b11110;
  6449. let Inst{23-22} = size;
  6450. let Inst{21} = 0b1;
  6451. let Inst{20-19} = size2;
  6452. let Inst{18-17} = 0b00;
  6453. let Inst{16-12} = opcode;
  6454. let Inst{11-10} = 0b10;
  6455. let Inst{9-5} = Rn;
  6456. let Inst{4-0} = Rd;
  6457. }
  6458. let mayRaiseFPException = 1, Uses = [FPCR] in
  6459. class SIMDInexactCvtTwoScalar<bits<5> opcode, string asm>
  6460. : I<(outs FPR32:$Rd), (ins FPR64:$Rn), asm, "\t$Rd, $Rn", "",
  6461. [(set (f32 FPR32:$Rd), (int_aarch64_sisd_fcvtxn (f64 FPR64:$Rn)))]>,
  6462. Sched<[WriteVd]> {
  6463. bits<5> Rd;
  6464. bits<5> Rn;
  6465. let Inst{31-17} = 0b011111100110000;
  6466. let Inst{16-12} = opcode;
  6467. let Inst{11-10} = 0b10;
  6468. let Inst{9-5} = Rn;
  6469. let Inst{4-0} = Rd;
  6470. }
  6471. multiclass SIMDCmpTwoScalarD<bit U, bits<5> opc, string asm,
  6472. SDPatternOperator OpNode> {
  6473. def v1i64rz : BaseSIMDCmpTwoScalar<U, 0b11, 0b00, opc, FPR64, asm, "0">;
  6474. def : Pat<(v1i64 (OpNode FPR64:$Rn)),
  6475. (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
  6476. }
  6477. multiclass SIMDFPCmpTwoScalar<bit U, bit S, bits<5> opc, string asm,
  6478. SDPatternOperator OpNode> {
  6479. let mayRaiseFPException = 1, Uses = [FPCR] in {
  6480. def v1i64rz : BaseSIMDCmpTwoScalar<U, {S,1}, 0b00, opc, FPR64, asm, "0.0">;
  6481. def v1i32rz : BaseSIMDCmpTwoScalar<U, {S,0}, 0b00, opc, FPR32, asm, "0.0">;
  6482. let Predicates = [HasNEON, HasFullFP16] in {
  6483. def v1i16rz : BaseSIMDCmpTwoScalar<U, {S,1}, 0b11, opc, FPR16, asm, "0.0">;
  6484. }
  6485. }
  6486. def : InstAlias<asm # "\t$Rd, $Rn, #0",
  6487. (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rd, FPR64:$Rn), 0>;
  6488. def : InstAlias<asm # "\t$Rd, $Rn, #0",
  6489. (!cast<Instruction>(NAME # v1i32rz) FPR32:$Rd, FPR32:$Rn), 0>;
  6490. let Predicates = [HasNEON, HasFullFP16] in {
  6491. def : InstAlias<asm # "\t$Rd, $Rn, #0",
  6492. (!cast<Instruction>(NAME # v1i16rz) FPR16:$Rd, FPR16:$Rn), 0>;
  6493. }
  6494. def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn))),
  6495. (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
  6496. }
  6497. multiclass SIMDTwoScalarD<bit U, bits<5> opc, string asm,
  6498. SDPatternOperator OpNode = null_frag,
  6499. list<Predicate> preds = []> {
  6500. def v1i64 : BaseSIMDTwoScalar<U, 0b11, 0b00, opc, FPR64, FPR64, asm,
  6501. [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn)))]>;
  6502. let Predicates = preds in {
  6503. def : Pat<(i64 (OpNode (i64 FPR64:$Rn))),
  6504. (!cast<Instruction>(NAME # "v1i64") FPR64:$Rn)>;
  6505. }
  6506. }
  6507. let mayRaiseFPException = 1, Uses = [FPCR] in
  6508. multiclass SIMDFPTwoScalar<bit U, bit S, bits<5> opc, string asm,
  6509. Predicate pred = HasNEON> {
  6510. let Predicates = [pred] in {
  6511. def v1i64 : BaseSIMDTwoScalar<U, {S,1}, 0b00, opc, FPR64, FPR64, asm,[]>;
  6512. def v1i32 : BaseSIMDTwoScalar<U, {S,0}, 0b00, opc, FPR32, FPR32, asm,[]>;
  6513. }
  6514. let Predicates = [pred, HasFullFP16] in {
  6515. def v1f16 : BaseSIMDTwoScalar<U, {S,1}, 0b11, opc, FPR16, FPR16, asm,[]>;
  6516. }
  6517. }
  6518. let mayRaiseFPException = 1, Uses = [FPCR] in
  6519. multiclass SIMDFPTwoScalarCVT<bit U, bit S, bits<5> opc, string asm,
  6520. SDPatternOperator OpNode> {
  6521. def v1i64 : BaseSIMDTwoScalar<U, {S,1}, 0b00, opc, FPR64, FPR64, asm,
  6522. [(set FPR64:$Rd, (OpNode (f64 FPR64:$Rn)))]>;
  6523. def v1i32 : BaseSIMDTwoScalar<U, {S,0}, 0b00, opc, FPR32, FPR32, asm,
  6524. [(set FPR32:$Rd, (OpNode (f32 FPR32:$Rn)))]>;
  6525. let Predicates = [HasNEON, HasFullFP16] in {
  6526. def v1i16 : BaseSIMDTwoScalar<U, {S,1}, 0b11, opc, FPR16, FPR16, asm,
  6527. [(set (f16 FPR16:$Rd), (OpNode (f16 FPR16:$Rn)))]>;
  6528. }
  6529. }
  6530. multiclass SIMDTwoScalarBHSD<bit U, bits<5> opc, string asm,
  6531. SDPatternOperator OpNode = null_frag> {
  6532. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
  6533. def v1i64 : BaseSIMDTwoScalar<U, 0b11, 0b00, opc, FPR64, FPR64, asm,
  6534. [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn)))]>;
  6535. def v1i32 : BaseSIMDTwoScalar<U, 0b10, 0b00, opc, FPR32, FPR32, asm,
  6536. [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
  6537. def v1i16 : BaseSIMDTwoScalar<U, 0b01, 0b00, opc, FPR16, FPR16, asm, []>;
  6538. def v1i8 : BaseSIMDTwoScalar<U, 0b00, 0b00, opc, FPR8 , FPR8 , asm, []>;
  6539. }
  6540. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn))),
  6541. (!cast<Instruction>(NAME # v1i64) FPR64:$Rn)>;
  6542. }
  6543. multiclass SIMDTwoScalarBHSDTied<bit U, bits<5> opc, string asm,
  6544. Intrinsic OpNode> {
  6545. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
  6546. def v1i64 : BaseSIMDTwoScalarTied<U, 0b11, opc, FPR64, FPR64, asm,
  6547. [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn)))]>;
  6548. def v1i32 : BaseSIMDTwoScalarTied<U, 0b10, opc, FPR32, FPR32, asm,
  6549. [(set (i32 FPR32:$dst), (OpNode (i32 FPR32:$Rd), (i32 FPR32:$Rn)))]>;
  6550. def v1i16 : BaseSIMDTwoScalarTied<U, 0b01, opc, FPR16, FPR16, asm, []>;
  6551. def v1i8 : BaseSIMDTwoScalarTied<U, 0b00, opc, FPR8 , FPR8 , asm, []>;
  6552. }
  6553. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn))),
  6554. (!cast<Instruction>(NAME # v1i64) FPR64:$Rd, FPR64:$Rn)>;
  6555. }
  6556. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6557. multiclass SIMDTwoScalarMixedBHS<bit U, bits<5> opc, string asm,
  6558. SDPatternOperator OpNode = null_frag> {
  6559. def v1i32 : BaseSIMDTwoScalar<U, 0b10, 0b00, opc, FPR32, FPR64, asm,
  6560. [(set (f32 FPR32:$Rd), (OpNode (f64 FPR64:$Rn)))]>;
  6561. def v1i16 : BaseSIMDTwoScalar<U, 0b01, 0b00, opc, FPR16, FPR32, asm, []>;
  6562. def v1i8 : BaseSIMDTwoScalar<U, 0b00, 0b00, opc, FPR8 , FPR16, asm, []>;
  6563. }
  6564. //----------------------------------------------------------------------------
  6565. // AdvSIMD scalar pairwise instructions
  6566. //----------------------------------------------------------------------------
  6567. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6568. class BaseSIMDPairwiseScalar<bit U, bits<2> size, bits<5> opcode,
  6569. RegisterOperand regtype, RegisterOperand vectype,
  6570. string asm, string kind>
  6571. : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
  6572. "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", []>,
  6573. Sched<[WriteVd]> {
  6574. bits<5> Rd;
  6575. bits<5> Rn;
  6576. let Inst{31-30} = 0b01;
  6577. let Inst{29} = U;
  6578. let Inst{28-24} = 0b11110;
  6579. let Inst{23-22} = size;
  6580. let Inst{21-17} = 0b11000;
  6581. let Inst{16-12} = opcode;
  6582. let Inst{11-10} = 0b10;
  6583. let Inst{9-5} = Rn;
  6584. let Inst{4-0} = Rd;
  6585. }
  6586. multiclass SIMDPairwiseScalarD<bit U, bits<5> opc, string asm> {
  6587. def v2i64p : BaseSIMDPairwiseScalar<U, 0b11, opc, FPR64Op, V128,
  6588. asm, ".2d">;
  6589. }
  6590. let mayRaiseFPException = 1, Uses = [FPCR] in
  6591. multiclass SIMDFPPairwiseScalar<bit S, bits<5> opc, string asm> {
  6592. let Predicates = [HasNEON, HasFullFP16] in {
  6593. def v2i16p : BaseSIMDPairwiseScalar<0, {S,0}, opc, FPR16Op, V64,
  6594. asm, ".2h">;
  6595. }
  6596. def v2i32p : BaseSIMDPairwiseScalar<1, {S,0}, opc, FPR32Op, V64,
  6597. asm, ".2s">;
  6598. def v2i64p : BaseSIMDPairwiseScalar<1, {S,1}, opc, FPR64Op, V128,
  6599. asm, ".2d">;
  6600. }
  6601. //----------------------------------------------------------------------------
  6602. // AdvSIMD across lanes instructions
  6603. //----------------------------------------------------------------------------
  6604. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  6605. class BaseSIMDAcrossLanes<bit Q, bit U, bits<2> size, bits<5> opcode,
  6606. RegisterClass regtype, RegisterOperand vectype,
  6607. string asm, string kind, list<dag> pattern>
  6608. : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
  6609. "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", pattern>,
  6610. Sched<[!if(Q, WriteVq, WriteVd)]> {
  6611. bits<5> Rd;
  6612. bits<5> Rn;
  6613. let Inst{31} = 0;
  6614. let Inst{30} = Q;
  6615. let Inst{29} = U;
  6616. let Inst{28-24} = 0b01110;
  6617. let Inst{23-22} = size;
  6618. let Inst{21-17} = 0b11000;
  6619. let Inst{16-12} = opcode;
  6620. let Inst{11-10} = 0b10;
  6621. let Inst{9-5} = Rn;
  6622. let Inst{4-0} = Rd;
  6623. }
  6624. multiclass SIMDAcrossLanesBHS<bit U, bits<5> opcode,
  6625. string asm> {
  6626. def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR8, V64,
  6627. asm, ".8b", []>;
  6628. def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR8, V128,
  6629. asm, ".16b", []>;
  6630. def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR16, V64,
  6631. asm, ".4h", []>;
  6632. def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR16, V128,
  6633. asm, ".8h", []>;
  6634. def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR32, V128,
  6635. asm, ".4s", []>;
  6636. }
  6637. multiclass SIMDAcrossLanesHSD<bit U, bits<5> opcode, string asm> {
  6638. def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR16, V64,
  6639. asm, ".8b", []>;
  6640. def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR16, V128,
  6641. asm, ".16b", []>;
  6642. def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR32, V64,
  6643. asm, ".4h", []>;
  6644. def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR32, V128,
  6645. asm, ".8h", []>;
  6646. def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR64, V128,
  6647. asm, ".4s", []>;
  6648. }
  6649. let mayRaiseFPException = 1, Uses = [FPCR] in
  6650. multiclass SIMDFPAcrossLanes<bits<5> opcode, bit sz1, string asm,
  6651. Intrinsic intOp> {
  6652. let Predicates = [HasNEON, HasFullFP16] in {
  6653. def v4i16v : BaseSIMDAcrossLanes<0, 0, {sz1, 0}, opcode, FPR16, V64,
  6654. asm, ".4h",
  6655. [(set (f16 FPR16:$Rd), (intOp (v4f16 V64:$Rn)))]>;
  6656. def v8i16v : BaseSIMDAcrossLanes<1, 0, {sz1, 0}, opcode, FPR16, V128,
  6657. asm, ".8h",
  6658. [(set (f16 FPR16:$Rd), (intOp (v8f16 V128:$Rn)))]>;
  6659. } // Predicates = [HasNEON, HasFullFP16]
  6660. def v4i32v : BaseSIMDAcrossLanes<1, 1, {sz1, 0}, opcode, FPR32, V128,
  6661. asm, ".4s",
  6662. [(set FPR32:$Rd, (intOp (v4f32 V128:$Rn)))]>;
  6663. }
  6664. //----------------------------------------------------------------------------
  6665. // AdvSIMD INS/DUP instructions
  6666. //----------------------------------------------------------------------------
  6667. // FIXME: There has got to be a better way to factor these. ugh.
  6668. class BaseSIMDInsDup<bit Q, bit op, dag outs, dag ins, string asm,
  6669. string operands, string constraints, list<dag> pattern>
  6670. : I<outs, ins, asm, operands, constraints, pattern>,
  6671. Sched<[!if(Q, WriteVq, WriteVd)]> {
  6672. bits<5> Rd;
  6673. bits<5> Rn;
  6674. let Inst{31} = 0;
  6675. let Inst{30} = Q;
  6676. let Inst{29} = op;
  6677. let Inst{28-21} = 0b01110000;
  6678. let Inst{15} = 0;
  6679. let Inst{10} = 1;
  6680. let Inst{9-5} = Rn;
  6681. let Inst{4-0} = Rd;
  6682. }
  6683. class SIMDDupFromMain<bit Q, bits<5> imm5, string size, ValueType vectype,
  6684. RegisterOperand vecreg, RegisterClass regtype>
  6685. : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins regtype:$Rn), "dup",
  6686. "{\t$Rd" # size # ", $Rn" #
  6687. "|" # size # "\t$Rd, $Rn}", "",
  6688. [(set (vectype vecreg:$Rd), (AArch64dup regtype:$Rn))]> {
  6689. let Inst{20-16} = imm5;
  6690. let Inst{14-11} = 0b0001;
  6691. }
  6692. class SIMDDupFromElement<bit Q, string dstkind, string srckind,
  6693. ValueType vectype, ValueType insreg,
  6694. RegisterOperand vecreg, Operand idxtype,
  6695. SDNode OpNode>
  6696. : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins V128:$Rn, idxtype:$idx), "dup",
  6697. "{\t$Rd" # dstkind # ", $Rn" # srckind # "$idx" #
  6698. "|" # dstkind # "\t$Rd, $Rn$idx}", "",
  6699. [(set (vectype vecreg:$Rd),
  6700. (OpNode (insreg V128:$Rn), idxtype:$idx))]> {
  6701. let Inst{14-11} = 0b0000;
  6702. }
  6703. class SIMDDup64FromElement
  6704. : SIMDDupFromElement<1, ".2d", ".d", v2i64, v2i64, V128,
  6705. VectorIndexD, AArch64duplane64> {
  6706. bits<1> idx;
  6707. let Inst{20} = idx;
  6708. let Inst{19-16} = 0b1000;
  6709. }
  6710. class SIMDDup32FromElement<bit Q, string size, ValueType vectype,
  6711. RegisterOperand vecreg>
  6712. : SIMDDupFromElement<Q, size, ".s", vectype, v4i32, vecreg,
  6713. VectorIndexS, AArch64duplane32> {
  6714. bits<2> idx;
  6715. let Inst{20-19} = idx;
  6716. let Inst{18-16} = 0b100;
  6717. }
  6718. class SIMDDup16FromElement<bit Q, string size, ValueType vectype,
  6719. RegisterOperand vecreg>
  6720. : SIMDDupFromElement<Q, size, ".h", vectype, v8i16, vecreg,
  6721. VectorIndexH, AArch64duplane16> {
  6722. bits<3> idx;
  6723. let Inst{20-18} = idx;
  6724. let Inst{17-16} = 0b10;
  6725. }
  6726. class SIMDDup8FromElement<bit Q, string size, ValueType vectype,
  6727. RegisterOperand vecreg>
  6728. : SIMDDupFromElement<Q, size, ".b", vectype, v16i8, vecreg,
  6729. VectorIndexB, AArch64duplane8> {
  6730. bits<4> idx;
  6731. let Inst{20-17} = idx;
  6732. let Inst{16} = 1;
  6733. }
  6734. class BaseSIMDMov<bit Q, string size, bits<4> imm4, RegisterClass regtype,
  6735. Operand idxtype, string asm, list<dag> pattern>
  6736. : BaseSIMDInsDup<Q, 0, (outs regtype:$Rd), (ins V128:$Rn, idxtype:$idx), asm,
  6737. "{\t$Rd, $Rn" # size # "$idx" #
  6738. "|" # size # "\t$Rd, $Rn$idx}", "", pattern> {
  6739. let Inst{14-11} = imm4;
  6740. }
  6741. class SIMDSMov<bit Q, string size, RegisterClass regtype,
  6742. Operand idxtype>
  6743. : BaseSIMDMov<Q, size, 0b0101, regtype, idxtype, "smov", []>;
  6744. class SIMDUMov<bit Q, string size, ValueType vectype, RegisterClass regtype,
  6745. Operand idxtype>
  6746. : BaseSIMDMov<Q, size, 0b0111, regtype, idxtype, "umov",
  6747. [(set regtype:$Rd, (vector_extract (vectype V128:$Rn), idxtype:$idx))]>;
  6748. class SIMDMovAlias<string asm, string size, Instruction inst,
  6749. RegisterClass regtype, Operand idxtype>
  6750. : InstAlias<asm#"{\t$dst, $src"#size#"$idx" #
  6751. "|" # size # "\t$dst, $src$idx}",
  6752. (inst regtype:$dst, V128:$src, idxtype:$idx)>;
  6753. multiclass SMov {
  6754. // SMOV with vector index of 0 are legal in Scalable Matrix Extension (SME)
  6755. // streaming mode.
  6756. let Predicates = [HasNEONorSME] in {
  6757. def vi8to32_idx0 : SIMDSMov<0, ".b", GPR32, VectorIndex0> {
  6758. let Inst{20-16} = 0b00001;
  6759. }
  6760. def vi8to64_idx0 : SIMDSMov<1, ".b", GPR64, VectorIndex0> {
  6761. let Inst{20-16} = 0b00001;
  6762. }
  6763. def vi16to32_idx0 : SIMDSMov<0, ".h", GPR32, VectorIndex0> {
  6764. let Inst{20-16} = 0b00010;
  6765. }
  6766. def vi16to64_idx0 : SIMDSMov<1, ".h", GPR64, VectorIndex0> {
  6767. let Inst{20-16} = 0b00010;
  6768. }
  6769. def vi32to64_idx0 : SIMDSMov<1, ".s", GPR64, VectorIndex0> {
  6770. let Inst{20-16} = 0b00100;
  6771. }
  6772. }
  6773. def vi8to32 : SIMDSMov<0, ".b", GPR32, VectorIndexB> {
  6774. bits<4> idx;
  6775. let Inst{20-17} = idx;
  6776. let Inst{16} = 1;
  6777. }
  6778. def vi8to64 : SIMDSMov<1, ".b", GPR64, VectorIndexB> {
  6779. bits<4> idx;
  6780. let Inst{20-17} = idx;
  6781. let Inst{16} = 1;
  6782. }
  6783. def vi16to32 : SIMDSMov<0, ".h", GPR32, VectorIndexH> {
  6784. bits<3> idx;
  6785. let Inst{20-18} = idx;
  6786. let Inst{17-16} = 0b10;
  6787. }
  6788. def vi16to64 : SIMDSMov<1, ".h", GPR64, VectorIndexH> {
  6789. bits<3> idx;
  6790. let Inst{20-18} = idx;
  6791. let Inst{17-16} = 0b10;
  6792. }
  6793. def vi32to64 : SIMDSMov<1, ".s", GPR64, VectorIndexS> {
  6794. bits<2> idx;
  6795. let Inst{20-19} = idx;
  6796. let Inst{18-16} = 0b100;
  6797. }
  6798. }
  6799. multiclass UMov {
  6800. // UMOV with vector index of 0 are legal in Scalable Matrix Extension (SME)
  6801. // streaming mode.
  6802. let Predicates = [HasNEONorSME] in {
  6803. def vi8_idx0 : SIMDUMov<0, ".b", v16i8, GPR32, VectorIndex0> {
  6804. let Inst{20-16} = 0b00001;
  6805. }
  6806. def vi16_idx0 : SIMDUMov<0, ".h", v8i16, GPR32, VectorIndex0> {
  6807. let Inst{20-16} = 0b00010;
  6808. }
  6809. def vi32_idx0 : SIMDUMov<0, ".s", v4i32, GPR32, VectorIndex0> {
  6810. let Inst{20-16} = 0b00100;
  6811. }
  6812. def vi64_idx0 : SIMDUMov<1, ".d", v2i64, GPR64, VectorIndex0> {
  6813. let Inst{20-16} = 0b01000;
  6814. }
  6815. def : SIMDMovAlias<"mov", ".s",
  6816. !cast<Instruction>(NAME # vi32_idx0),
  6817. GPR32, VectorIndex0>;
  6818. def : SIMDMovAlias<"mov", ".d",
  6819. !cast<Instruction>(NAME # vi64_idx0),
  6820. GPR64, VectorIndex0>;
  6821. }
  6822. def vi8 : SIMDUMov<0, ".b", v16i8, GPR32, VectorIndexB> {
  6823. bits<4> idx;
  6824. let Inst{20-17} = idx;
  6825. let Inst{16} = 1;
  6826. }
  6827. def vi16 : SIMDUMov<0, ".h", v8i16, GPR32, VectorIndexH> {
  6828. bits<3> idx;
  6829. let Inst{20-18} = idx;
  6830. let Inst{17-16} = 0b10;
  6831. }
  6832. def vi32 : SIMDUMov<0, ".s", v4i32, GPR32, VectorIndexS> {
  6833. bits<2> idx;
  6834. let Inst{20-19} = idx;
  6835. let Inst{18-16} = 0b100;
  6836. }
  6837. def vi64 : SIMDUMov<1, ".d", v2i64, GPR64, VectorIndexD> {
  6838. bits<1> idx;
  6839. let Inst{20} = idx;
  6840. let Inst{19-16} = 0b1000;
  6841. }
  6842. def : SIMDMovAlias<"mov", ".s",
  6843. !cast<Instruction>(NAME#"vi32"),
  6844. GPR32, VectorIndexS>;
  6845. def : SIMDMovAlias<"mov", ".d",
  6846. !cast<Instruction>(NAME#"vi64"),
  6847. GPR64, VectorIndexD>;
  6848. }
  6849. class SIMDInsFromMain<string size, ValueType vectype,
  6850. RegisterClass regtype, Operand idxtype>
  6851. : BaseSIMDInsDup<1, 0, (outs V128:$dst),
  6852. (ins V128:$Rd, idxtype:$idx, regtype:$Rn), "ins",
  6853. "{\t$Rd" # size # "$idx, $Rn" #
  6854. "|" # size # "\t$Rd$idx, $Rn}",
  6855. "$Rd = $dst",
  6856. [(set V128:$dst,
  6857. (vector_insert (vectype V128:$Rd), regtype:$Rn, idxtype:$idx))]> {
  6858. let Inst{14-11} = 0b0011;
  6859. }
  6860. class SIMDInsFromElement<string size, ValueType vectype,
  6861. ValueType elttype, Operand idxtype>
  6862. : BaseSIMDInsDup<1, 1, (outs V128:$dst),
  6863. (ins V128:$Rd, idxtype:$idx, V128:$Rn, idxtype:$idx2), "ins",
  6864. "{\t$Rd" # size # "$idx, $Rn" # size # "$idx2" #
  6865. "|" # size # "\t$Rd$idx, $Rn$idx2}",
  6866. "$Rd = $dst",
  6867. [(set V128:$dst,
  6868. (vector_insert
  6869. (vectype V128:$Rd),
  6870. (elttype (vector_extract (vectype V128:$Rn), idxtype:$idx2)),
  6871. idxtype:$idx))]>;
  6872. class SIMDInsMainMovAlias<string size, Instruction inst,
  6873. RegisterClass regtype, Operand idxtype>
  6874. : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" #
  6875. "|" # size #"\t$dst$idx, $src}",
  6876. (inst V128:$dst, idxtype:$idx, regtype:$src)>;
  6877. class SIMDInsElementMovAlias<string size, Instruction inst,
  6878. Operand idxtype>
  6879. : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" # size # "$idx2"
  6880. # "|" # size #"\t$dst$idx, $src$idx2}",
  6881. (inst V128:$dst, idxtype:$idx, V128:$src, idxtype:$idx2)>;
  6882. multiclass SIMDIns {
  6883. def vi8gpr : SIMDInsFromMain<".b", v16i8, GPR32, VectorIndexB> {
  6884. bits<4> idx;
  6885. let Inst{20-17} = idx;
  6886. let Inst{16} = 1;
  6887. }
  6888. def vi16gpr : SIMDInsFromMain<".h", v8i16, GPR32, VectorIndexH> {
  6889. bits<3> idx;
  6890. let Inst{20-18} = idx;
  6891. let Inst{17-16} = 0b10;
  6892. }
  6893. def vi32gpr : SIMDInsFromMain<".s", v4i32, GPR32, VectorIndexS> {
  6894. bits<2> idx;
  6895. let Inst{20-19} = idx;
  6896. let Inst{18-16} = 0b100;
  6897. }
  6898. def vi64gpr : SIMDInsFromMain<".d", v2i64, GPR64, VectorIndexD> {
  6899. bits<1> idx;
  6900. let Inst{20} = idx;
  6901. let Inst{19-16} = 0b1000;
  6902. }
  6903. def vi8lane : SIMDInsFromElement<".b", v16i8, i32, VectorIndexB> {
  6904. bits<4> idx;
  6905. bits<4> idx2;
  6906. let Inst{20-17} = idx;
  6907. let Inst{16} = 1;
  6908. let Inst{14-11} = idx2;
  6909. }
  6910. def vi16lane : SIMDInsFromElement<".h", v8i16, i32, VectorIndexH> {
  6911. bits<3> idx;
  6912. bits<3> idx2;
  6913. let Inst{20-18} = idx;
  6914. let Inst{17-16} = 0b10;
  6915. let Inst{14-12} = idx2;
  6916. let Inst{11} = {?};
  6917. }
  6918. def vi32lane : SIMDInsFromElement<".s", v4i32, i32, VectorIndexS> {
  6919. bits<2> idx;
  6920. bits<2> idx2;
  6921. let Inst{20-19} = idx;
  6922. let Inst{18-16} = 0b100;
  6923. let Inst{14-13} = idx2;
  6924. let Inst{12-11} = {?,?};
  6925. }
  6926. def vi64lane : SIMDInsFromElement<".d", v2i64, i64, VectorIndexD> {
  6927. bits<1> idx;
  6928. bits<1> idx2;
  6929. let Inst{20} = idx;
  6930. let Inst{19-16} = 0b1000;
  6931. let Inst{14} = idx2;
  6932. let Inst{13-11} = {?,?,?};
  6933. }
  6934. // For all forms of the INS instruction, the "mov" mnemonic is the
  6935. // preferred alias. Why they didn't just call the instruction "mov" in
  6936. // the first place is a very good question indeed...
  6937. def : SIMDInsMainMovAlias<".b", !cast<Instruction>(NAME#"vi8gpr"),
  6938. GPR32, VectorIndexB>;
  6939. def : SIMDInsMainMovAlias<".h", !cast<Instruction>(NAME#"vi16gpr"),
  6940. GPR32, VectorIndexH>;
  6941. def : SIMDInsMainMovAlias<".s", !cast<Instruction>(NAME#"vi32gpr"),
  6942. GPR32, VectorIndexS>;
  6943. def : SIMDInsMainMovAlias<".d", !cast<Instruction>(NAME#"vi64gpr"),
  6944. GPR64, VectorIndexD>;
  6945. def : SIMDInsElementMovAlias<".b", !cast<Instruction>(NAME#"vi8lane"),
  6946. VectorIndexB>;
  6947. def : SIMDInsElementMovAlias<".h", !cast<Instruction>(NAME#"vi16lane"),
  6948. VectorIndexH>;
  6949. def : SIMDInsElementMovAlias<".s", !cast<Instruction>(NAME#"vi32lane"),
  6950. VectorIndexS>;
  6951. def : SIMDInsElementMovAlias<".d", !cast<Instruction>(NAME#"vi64lane"),
  6952. VectorIndexD>;
  6953. }
  6954. //----------------------------------------------------------------------------
  6955. // AdvSIMD TBL/TBX
  6956. //----------------------------------------------------------------------------
  6957. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  6958. class BaseSIMDTableLookup<bit Q, bits<2> len, bit op, RegisterOperand vectype,
  6959. RegisterOperand listtype, string asm, string kind>
  6960. : I<(outs vectype:$Vd), (ins listtype:$Vn, vectype:$Vm), asm,
  6961. "\t$Vd" # kind # ", $Vn, $Vm" # kind, "", []>,
  6962. Sched<[!if(Q, WriteVq, WriteVd)]> {
  6963. bits<5> Vd;
  6964. bits<5> Vn;
  6965. bits<5> Vm;
  6966. let Inst{31} = 0;
  6967. let Inst{30} = Q;
  6968. let Inst{29-21} = 0b001110000;
  6969. let Inst{20-16} = Vm;
  6970. let Inst{15} = 0;
  6971. let Inst{14-13} = len;
  6972. let Inst{12} = op;
  6973. let Inst{11-10} = 0b00;
  6974. let Inst{9-5} = Vn;
  6975. let Inst{4-0} = Vd;
  6976. }
  6977. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  6978. class BaseSIMDTableLookupTied<bit Q, bits<2> len, bit op, RegisterOperand vectype,
  6979. RegisterOperand listtype, string asm, string kind>
  6980. : I<(outs vectype:$dst), (ins vectype:$Vd, listtype:$Vn, vectype:$Vm), asm,
  6981. "\t$Vd" # kind # ", $Vn, $Vm" # kind, "$Vd = $dst", []>,
  6982. Sched<[!if(Q, WriteVq, WriteVd)]> {
  6983. bits<5> Vd;
  6984. bits<5> Vn;
  6985. bits<5> Vm;
  6986. let Inst{31} = 0;
  6987. let Inst{30} = Q;
  6988. let Inst{29-21} = 0b001110000;
  6989. let Inst{20-16} = Vm;
  6990. let Inst{15} = 0;
  6991. let Inst{14-13} = len;
  6992. let Inst{12} = op;
  6993. let Inst{11-10} = 0b00;
  6994. let Inst{9-5} = Vn;
  6995. let Inst{4-0} = Vd;
  6996. }
  6997. class SIMDTableLookupAlias<string asm, Instruction inst,
  6998. RegisterOperand vectype, RegisterOperand listtype>
  6999. : InstAlias<!strconcat(asm, "\t$dst, $lst, $index"),
  7000. (inst vectype:$dst, listtype:$lst, vectype:$index), 0>;
  7001. multiclass SIMDTableLookup<bit op, string asm> {
  7002. def v8i8One : BaseSIMDTableLookup<0, 0b00, op, V64, VecListOne16b,
  7003. asm, ".8b">;
  7004. def v8i8Two : BaseSIMDTableLookup<0, 0b01, op, V64, VecListTwo16b,
  7005. asm, ".8b">;
  7006. def v8i8Three : BaseSIMDTableLookup<0, 0b10, op, V64, VecListThree16b,
  7007. asm, ".8b">;
  7008. def v8i8Four : BaseSIMDTableLookup<0, 0b11, op, V64, VecListFour16b,
  7009. asm, ".8b">;
  7010. def v16i8One : BaseSIMDTableLookup<1, 0b00, op, V128, VecListOne16b,
  7011. asm, ".16b">;
  7012. def v16i8Two : BaseSIMDTableLookup<1, 0b01, op, V128, VecListTwo16b,
  7013. asm, ".16b">;
  7014. def v16i8Three: BaseSIMDTableLookup<1, 0b10, op, V128, VecListThree16b,
  7015. asm, ".16b">;
  7016. def v16i8Four : BaseSIMDTableLookup<1, 0b11, op, V128, VecListFour16b,
  7017. asm, ".16b">;
  7018. def : SIMDTableLookupAlias<asm # ".8b",
  7019. !cast<Instruction>(NAME#"v8i8One"),
  7020. V64, VecListOne128>;
  7021. def : SIMDTableLookupAlias<asm # ".8b",
  7022. !cast<Instruction>(NAME#"v8i8Two"),
  7023. V64, VecListTwo128>;
  7024. def : SIMDTableLookupAlias<asm # ".8b",
  7025. !cast<Instruction>(NAME#"v8i8Three"),
  7026. V64, VecListThree128>;
  7027. def : SIMDTableLookupAlias<asm # ".8b",
  7028. !cast<Instruction>(NAME#"v8i8Four"),
  7029. V64, VecListFour128>;
  7030. def : SIMDTableLookupAlias<asm # ".16b",
  7031. !cast<Instruction>(NAME#"v16i8One"),
  7032. V128, VecListOne128>;
  7033. def : SIMDTableLookupAlias<asm # ".16b",
  7034. !cast<Instruction>(NAME#"v16i8Two"),
  7035. V128, VecListTwo128>;
  7036. def : SIMDTableLookupAlias<asm # ".16b",
  7037. !cast<Instruction>(NAME#"v16i8Three"),
  7038. V128, VecListThree128>;
  7039. def : SIMDTableLookupAlias<asm # ".16b",
  7040. !cast<Instruction>(NAME#"v16i8Four"),
  7041. V128, VecListFour128>;
  7042. }
  7043. multiclass SIMDTableLookupTied<bit op, string asm> {
  7044. def v8i8One : BaseSIMDTableLookupTied<0, 0b00, op, V64, VecListOne16b,
  7045. asm, ".8b">;
  7046. def v8i8Two : BaseSIMDTableLookupTied<0, 0b01, op, V64, VecListTwo16b,
  7047. asm, ".8b">;
  7048. def v8i8Three : BaseSIMDTableLookupTied<0, 0b10, op, V64, VecListThree16b,
  7049. asm, ".8b">;
  7050. def v8i8Four : BaseSIMDTableLookupTied<0, 0b11, op, V64, VecListFour16b,
  7051. asm, ".8b">;
  7052. def v16i8One : BaseSIMDTableLookupTied<1, 0b00, op, V128, VecListOne16b,
  7053. asm, ".16b">;
  7054. def v16i8Two : BaseSIMDTableLookupTied<1, 0b01, op, V128, VecListTwo16b,
  7055. asm, ".16b">;
  7056. def v16i8Three: BaseSIMDTableLookupTied<1, 0b10, op, V128, VecListThree16b,
  7057. asm, ".16b">;
  7058. def v16i8Four : BaseSIMDTableLookupTied<1, 0b11, op, V128, VecListFour16b,
  7059. asm, ".16b">;
  7060. def : SIMDTableLookupAlias<asm # ".8b",
  7061. !cast<Instruction>(NAME#"v8i8One"),
  7062. V64, VecListOne128>;
  7063. def : SIMDTableLookupAlias<asm # ".8b",
  7064. !cast<Instruction>(NAME#"v8i8Two"),
  7065. V64, VecListTwo128>;
  7066. def : SIMDTableLookupAlias<asm # ".8b",
  7067. !cast<Instruction>(NAME#"v8i8Three"),
  7068. V64, VecListThree128>;
  7069. def : SIMDTableLookupAlias<asm # ".8b",
  7070. !cast<Instruction>(NAME#"v8i8Four"),
  7071. V64, VecListFour128>;
  7072. def : SIMDTableLookupAlias<asm # ".16b",
  7073. !cast<Instruction>(NAME#"v16i8One"),
  7074. V128, VecListOne128>;
  7075. def : SIMDTableLookupAlias<asm # ".16b",
  7076. !cast<Instruction>(NAME#"v16i8Two"),
  7077. V128, VecListTwo128>;
  7078. def : SIMDTableLookupAlias<asm # ".16b",
  7079. !cast<Instruction>(NAME#"v16i8Three"),
  7080. V128, VecListThree128>;
  7081. def : SIMDTableLookupAlias<asm # ".16b",
  7082. !cast<Instruction>(NAME#"v16i8Four"),
  7083. V128, VecListFour128>;
  7084. }
  7085. //----------------------------------------------------------------------------
  7086. // AdvSIMD scalar DUP
  7087. //----------------------------------------------------------------------------
  7088. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  7089. class BaseSIMDScalarDUP<RegisterClass regtype, RegisterOperand vectype,
  7090. string asm, string kind, Operand idxtype>
  7091. : I<(outs regtype:$dst), (ins vectype:$src, idxtype:$idx), asm,
  7092. "{\t$dst, $src" # kind # "$idx" #
  7093. "|\t$dst, $src$idx}", "", []>,
  7094. Sched<[WriteVd]> {
  7095. bits<5> dst;
  7096. bits<5> src;
  7097. let Inst{31-21} = 0b01011110000;
  7098. let Inst{15-10} = 0b000001;
  7099. let Inst{9-5} = src;
  7100. let Inst{4-0} = dst;
  7101. }
  7102. class SIMDScalarDUPAlias<string asm, string size, Instruction inst,
  7103. RegisterClass regtype, RegisterOperand vectype, Operand idxtype>
  7104. : InstAlias<asm # "{\t$dst, $src" # size # "$index"
  7105. # "|\t$dst, $src$index}",
  7106. (inst regtype:$dst, vectype:$src, idxtype:$index), 0>;
  7107. multiclass SIMDScalarDUP<string asm> {
  7108. def i8 : BaseSIMDScalarDUP<FPR8, V128, asm, ".b", VectorIndexB> {
  7109. bits<4> idx;
  7110. let Inst{20-17} = idx;
  7111. let Inst{16} = 1;
  7112. }
  7113. def i16 : BaseSIMDScalarDUP<FPR16, V128, asm, ".h", VectorIndexH> {
  7114. bits<3> idx;
  7115. let Inst{20-18} = idx;
  7116. let Inst{17-16} = 0b10;
  7117. }
  7118. def i32 : BaseSIMDScalarDUP<FPR32, V128, asm, ".s", VectorIndexS> {
  7119. bits<2> idx;
  7120. let Inst{20-19} = idx;
  7121. let Inst{18-16} = 0b100;
  7122. }
  7123. def i64 : BaseSIMDScalarDUP<FPR64, V128, asm, ".d", VectorIndexD> {
  7124. bits<1> idx;
  7125. let Inst{20} = idx;
  7126. let Inst{19-16} = 0b1000;
  7127. }
  7128. def : Pat<(v1i64 (scalar_to_vector (i64 (vector_extract (v2i64 V128:$src),
  7129. VectorIndexD:$idx)))),
  7130. (!cast<Instruction>(NAME # i64) V128:$src, VectorIndexD:$idx)>;
  7131. // 'DUP' mnemonic aliases.
  7132. def : SIMDScalarDUPAlias<"dup", ".b",
  7133. !cast<Instruction>(NAME#"i8"),
  7134. FPR8, V128, VectorIndexB>;
  7135. def : SIMDScalarDUPAlias<"dup", ".h",
  7136. !cast<Instruction>(NAME#"i16"),
  7137. FPR16, V128, VectorIndexH>;
  7138. def : SIMDScalarDUPAlias<"dup", ".s",
  7139. !cast<Instruction>(NAME#"i32"),
  7140. FPR32, V128, VectorIndexS>;
  7141. def : SIMDScalarDUPAlias<"dup", ".d",
  7142. !cast<Instruction>(NAME#"i64"),
  7143. FPR64, V128, VectorIndexD>;
  7144. }
  7145. //----------------------------------------------------------------------------
  7146. // AdvSIMD modified immediate instructions
  7147. //----------------------------------------------------------------------------
  7148. class BaseSIMDModifiedImm<bit Q, bit op, bit op2, dag oops, dag iops,
  7149. string asm, string op_string,
  7150. string cstr, list<dag> pattern>
  7151. : I<oops, iops, asm, op_string, cstr, pattern>,
  7152. Sched<[!if(Q, WriteVq, WriteVd)]> {
  7153. bits<5> Rd;
  7154. bits<8> imm8;
  7155. let Inst{31} = 0;
  7156. let Inst{30} = Q;
  7157. let Inst{29} = op;
  7158. let Inst{28-19} = 0b0111100000;
  7159. let Inst{18-16} = imm8{7-5};
  7160. let Inst{11} = op2;
  7161. let Inst{10} = 1;
  7162. let Inst{9-5} = imm8{4-0};
  7163. let Inst{4-0} = Rd;
  7164. }
  7165. class BaseSIMDModifiedImmVector<bit Q, bit op, bit op2, RegisterOperand vectype,
  7166. Operand immtype, dag opt_shift_iop,
  7167. string opt_shift, string asm, string kind,
  7168. list<dag> pattern>
  7169. : BaseSIMDModifiedImm<Q, op, op2, (outs vectype:$Rd),
  7170. !con((ins immtype:$imm8), opt_shift_iop), asm,
  7171. "{\t$Rd" # kind # ", $imm8" # opt_shift #
  7172. "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
  7173. "", pattern> {
  7174. let DecoderMethod = "DecodeModImmInstruction";
  7175. }
  7176. class BaseSIMDModifiedImmVectorTied<bit Q, bit op, RegisterOperand vectype,
  7177. Operand immtype, dag opt_shift_iop,
  7178. string opt_shift, string asm, string kind,
  7179. list<dag> pattern>
  7180. : BaseSIMDModifiedImm<Q, op, 0, (outs vectype:$dst),
  7181. !con((ins vectype:$Rd, immtype:$imm8), opt_shift_iop),
  7182. asm, "{\t$Rd" # kind # ", $imm8" # opt_shift #
  7183. "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
  7184. "$Rd = $dst", pattern> {
  7185. let DecoderMethod = "DecodeModImmTiedInstruction";
  7186. }
  7187. class BaseSIMDModifiedImmVectorShift<bit Q, bit op, bits<2> b15_b12,
  7188. RegisterOperand vectype, string asm,
  7189. string kind, list<dag> pattern>
  7190. : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
  7191. (ins logical_vec_shift:$shift),
  7192. "$shift", asm, kind, pattern> {
  7193. bits<2> shift;
  7194. let Inst{15} = b15_b12{1};
  7195. let Inst{14-13} = shift;
  7196. let Inst{12} = b15_b12{0};
  7197. }
  7198. class BaseSIMDModifiedImmVectorShiftTied<bit Q, bit op, bits<2> b15_b12,
  7199. RegisterOperand vectype, string asm,
  7200. string kind, list<dag> pattern>
  7201. : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
  7202. (ins logical_vec_shift:$shift),
  7203. "$shift", asm, kind, pattern> {
  7204. bits<2> shift;
  7205. let Inst{15} = b15_b12{1};
  7206. let Inst{14-13} = shift;
  7207. let Inst{12} = b15_b12{0};
  7208. }
  7209. class BaseSIMDModifiedImmVectorShiftHalf<bit Q, bit op, bits<2> b15_b12,
  7210. RegisterOperand vectype, string asm,
  7211. string kind, list<dag> pattern>
  7212. : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
  7213. (ins logical_vec_hw_shift:$shift),
  7214. "$shift", asm, kind, pattern> {
  7215. bits<2> shift;
  7216. let Inst{15} = b15_b12{1};
  7217. let Inst{14} = 0;
  7218. let Inst{13} = shift{0};
  7219. let Inst{12} = b15_b12{0};
  7220. }
  7221. class BaseSIMDModifiedImmVectorShiftHalfTied<bit Q, bit op, bits<2> b15_b12,
  7222. RegisterOperand vectype, string asm,
  7223. string kind, list<dag> pattern>
  7224. : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
  7225. (ins logical_vec_hw_shift:$shift),
  7226. "$shift", asm, kind, pattern> {
  7227. bits<2> shift;
  7228. let Inst{15} = b15_b12{1};
  7229. let Inst{14} = 0;
  7230. let Inst{13} = shift{0};
  7231. let Inst{12} = b15_b12{0};
  7232. }
  7233. multiclass SIMDModifiedImmVectorShift<bit op, bits<2> hw_cmode, bits<2> w_cmode,
  7234. string asm> {
  7235. def v4i16 : BaseSIMDModifiedImmVectorShiftHalf<0, op, hw_cmode, V64,
  7236. asm, ".4h", []>;
  7237. def v8i16 : BaseSIMDModifiedImmVectorShiftHalf<1, op, hw_cmode, V128,
  7238. asm, ".8h", []>;
  7239. def v2i32 : BaseSIMDModifiedImmVectorShift<0, op, w_cmode, V64,
  7240. asm, ".2s", []>;
  7241. def v4i32 : BaseSIMDModifiedImmVectorShift<1, op, w_cmode, V128,
  7242. asm, ".4s", []>;
  7243. }
  7244. multiclass SIMDModifiedImmVectorShiftTied<bit op, bits<2> hw_cmode,
  7245. bits<2> w_cmode, string asm,
  7246. SDNode OpNode> {
  7247. def v4i16 : BaseSIMDModifiedImmVectorShiftHalfTied<0, op, hw_cmode, V64,
  7248. asm, ".4h",
  7249. [(set (v4i16 V64:$dst), (OpNode V64:$Rd,
  7250. imm0_255:$imm8,
  7251. (i32 imm:$shift)))]>;
  7252. def v8i16 : BaseSIMDModifiedImmVectorShiftHalfTied<1, op, hw_cmode, V128,
  7253. asm, ".8h",
  7254. [(set (v8i16 V128:$dst), (OpNode V128:$Rd,
  7255. imm0_255:$imm8,
  7256. (i32 imm:$shift)))]>;
  7257. def v2i32 : BaseSIMDModifiedImmVectorShiftTied<0, op, w_cmode, V64,
  7258. asm, ".2s",
  7259. [(set (v2i32 V64:$dst), (OpNode V64:$Rd,
  7260. imm0_255:$imm8,
  7261. (i32 imm:$shift)))]>;
  7262. def v4i32 : BaseSIMDModifiedImmVectorShiftTied<1, op, w_cmode, V128,
  7263. asm, ".4s",
  7264. [(set (v4i32 V128:$dst), (OpNode V128:$Rd,
  7265. imm0_255:$imm8,
  7266. (i32 imm:$shift)))]>;
  7267. }
  7268. class SIMDModifiedImmMoveMSL<bit Q, bit op, bits<4> cmode,
  7269. RegisterOperand vectype, string asm,
  7270. string kind, list<dag> pattern>
  7271. : BaseSIMDModifiedImmVector<Q, op, 0, vectype, imm0_255,
  7272. (ins move_vec_shift:$shift),
  7273. "$shift", asm, kind, pattern> {
  7274. bits<1> shift;
  7275. let Inst{15-13} = cmode{3-1};
  7276. let Inst{12} = shift;
  7277. }
  7278. class SIMDModifiedImmVectorNoShift<bit Q, bit op, bit op2, bits<4> cmode,
  7279. RegisterOperand vectype,
  7280. Operand imm_type, string asm,
  7281. string kind, list<dag> pattern>
  7282. : BaseSIMDModifiedImmVector<Q, op, op2, vectype, imm_type, (ins), "",
  7283. asm, kind, pattern> {
  7284. let Inst{15-12} = cmode;
  7285. }
  7286. class SIMDModifiedImmScalarNoShift<bit Q, bit op, bits<4> cmode, string asm,
  7287. list<dag> pattern>
  7288. : BaseSIMDModifiedImm<Q, op, 0, (outs FPR64:$Rd), (ins simdimmtype10:$imm8), asm,
  7289. "\t$Rd, $imm8", "", pattern> {
  7290. let Inst{15-12} = cmode;
  7291. let DecoderMethod = "DecodeModImmInstruction";
  7292. }
  7293. //----------------------------------------------------------------------------
  7294. // AdvSIMD indexed element
  7295. //----------------------------------------------------------------------------
  7296. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  7297. class BaseSIMDIndexed<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
  7298. RegisterOperand dst_reg, RegisterOperand lhs_reg,
  7299. RegisterOperand rhs_reg, Operand vec_idx, string asm,
  7300. string apple_kind, string dst_kind, string lhs_kind,
  7301. string rhs_kind, list<dag> pattern>
  7302. : I<(outs dst_reg:$Rd), (ins lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx),
  7303. asm,
  7304. "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
  7305. "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "", pattern>,
  7306. Sched<[WriteVd]> {
  7307. bits<5> Rd;
  7308. bits<5> Rn;
  7309. bits<5> Rm;
  7310. let Inst{31} = 0;
  7311. let Inst{30} = Q;
  7312. let Inst{29} = U;
  7313. let Inst{28} = Scalar;
  7314. let Inst{27-24} = 0b1111;
  7315. let Inst{23-22} = size;
  7316. // Bit 21 must be set by the derived class.
  7317. let Inst{20-16} = Rm;
  7318. let Inst{15-12} = opc;
  7319. // Bit 11 must be set by the derived class.
  7320. let Inst{10} = 0;
  7321. let Inst{9-5} = Rn;
  7322. let Inst{4-0} = Rd;
  7323. }
  7324. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  7325. class BaseSIMDIndexedTied<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
  7326. RegisterOperand dst_reg, RegisterOperand lhs_reg,
  7327. RegisterOperand rhs_reg, Operand vec_idx, string asm,
  7328. string apple_kind, string dst_kind, string lhs_kind,
  7329. string rhs_kind, list<dag> pattern>
  7330. : I<(outs dst_reg:$dst),
  7331. (ins dst_reg:$Rd, lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx), asm,
  7332. "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
  7333. "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "$Rd = $dst", pattern>,
  7334. Sched<[WriteVd]> {
  7335. bits<5> Rd;
  7336. bits<5> Rn;
  7337. bits<5> Rm;
  7338. let Inst{31} = 0;
  7339. let Inst{30} = Q;
  7340. let Inst{29} = U;
  7341. let Inst{28} = Scalar;
  7342. let Inst{27-24} = 0b1111;
  7343. let Inst{23-22} = size;
  7344. // Bit 21 must be set by the derived class.
  7345. let Inst{20-16} = Rm;
  7346. let Inst{15-12} = opc;
  7347. // Bit 11 must be set by the derived class.
  7348. let Inst{10} = 0;
  7349. let Inst{9-5} = Rn;
  7350. let Inst{4-0} = Rd;
  7351. }
  7352. //----------------------------------------------------------------------------
  7353. // Armv8.6 BFloat16 Extension
  7354. //----------------------------------------------------------------------------
  7355. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in {
  7356. class BaseSIMDThreeSameVectorBFDot<bit Q, bit U, string asm, string kind1,
  7357. string kind2, RegisterOperand RegType,
  7358. ValueType AccumType, ValueType InputType>
  7359. : BaseSIMDThreeSameVectorTied<Q, U, 0b010, 0b11111, RegType, asm, kind1, [(set (AccumType RegType:$dst),
  7360. (int_aarch64_neon_bfdot (AccumType RegType:$Rd),
  7361. (InputType RegType:$Rn),
  7362. (InputType RegType:$Rm)))]> {
  7363. let AsmString = !strconcat(asm,
  7364. "{\t$Rd" # kind1 # ", $Rn" # kind2 #
  7365. ", $Rm" # kind2 # "}");
  7366. }
  7367. multiclass SIMDThreeSameVectorBFDot<bit U, string asm> {
  7368. def v4bf16 : BaseSIMDThreeSameVectorBFDot<0, U, asm, ".2s", ".4h", V64,
  7369. v2f32, v4bf16>;
  7370. def v8bf16 : BaseSIMDThreeSameVectorBFDot<1, U, asm, ".4s", ".8h", V128,
  7371. v4f32, v8bf16>;
  7372. }
  7373. class BaseSIMDThreeSameVectorBF16DotI<bit Q, bit U, string asm,
  7374. string dst_kind, string lhs_kind,
  7375. string rhs_kind,
  7376. RegisterOperand RegType,
  7377. ValueType AccumType,
  7378. ValueType InputType>
  7379. : BaseSIMDIndexedTied<Q, U, 0b0, 0b01, 0b1111,
  7380. RegType, RegType, V128, VectorIndexS,
  7381. asm, "", dst_kind, lhs_kind, rhs_kind,
  7382. [(set (AccumType RegType:$dst),
  7383. (AccumType (int_aarch64_neon_bfdot
  7384. (AccumType RegType:$Rd),
  7385. (InputType RegType:$Rn),
  7386. (InputType (bitconvert (AccumType
  7387. (AArch64duplane32 (v4f32 V128:$Rm),
  7388. VectorIndexS:$idx)))))))]> {
  7389. bits<2> idx;
  7390. let Inst{21} = idx{0}; // L
  7391. let Inst{11} = idx{1}; // H
  7392. }
  7393. multiclass SIMDThreeSameVectorBF16DotI<bit U, string asm> {
  7394. def v4bf16 : BaseSIMDThreeSameVectorBF16DotI<0, U, asm, ".2s", ".4h",
  7395. ".2h", V64, v2f32, v4bf16>;
  7396. def v8bf16 : BaseSIMDThreeSameVectorBF16DotI<1, U, asm, ".4s", ".8h",
  7397. ".2h", V128, v4f32, v8bf16>;
  7398. }
  7399. let mayRaiseFPException = 1, Uses = [FPCR] in
  7400. class SIMDBF16MLAL<bit Q, string asm, SDPatternOperator OpNode>
  7401. : BaseSIMDThreeSameVectorTied<Q, 0b1, 0b110, 0b11111, V128, asm, ".4s",
  7402. [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
  7403. (v8bf16 V128:$Rn),
  7404. (v8bf16 V128:$Rm)))]> {
  7405. let AsmString = !strconcat(asm, "{\t$Rd.4s, $Rn.8h, $Rm.8h}");
  7406. }
  7407. let mayRaiseFPException = 1, Uses = [FPCR] in
  7408. class SIMDBF16MLALIndex<bit Q, string asm, SDPatternOperator OpNode>
  7409. : I<(outs V128:$dst),
  7410. (ins V128:$Rd, V128:$Rn, V128_lo:$Rm, VectorIndexH:$idx), asm,
  7411. "{\t$Rd.4s, $Rn.8h, $Rm.h$idx}", "$Rd = $dst",
  7412. [(set (v4f32 V128:$dst),
  7413. (v4f32 (OpNode (v4f32 V128:$Rd),
  7414. (v8bf16 V128:$Rn),
  7415. (v8bf16
  7416. (AArch64duplane16 (v8bf16 V128_lo:$Rm),
  7417. VectorIndexH:$idx)))))]>,
  7418. Sched<[WriteVq]> {
  7419. bits<5> Rd;
  7420. bits<5> Rn;
  7421. bits<4> Rm;
  7422. bits<3> idx;
  7423. let Inst{31} = 0;
  7424. let Inst{30} = Q;
  7425. let Inst{29-22} = 0b00111111;
  7426. let Inst{21-20} = idx{1-0};
  7427. let Inst{19-16} = Rm;
  7428. let Inst{15-12} = 0b1111;
  7429. let Inst{11} = idx{2}; // H
  7430. let Inst{10} = 0;
  7431. let Inst{9-5} = Rn;
  7432. let Inst{4-0} = Rd;
  7433. }
  7434. class SIMDThreeSameVectorBF16MatrixMul<string asm>
  7435. : BaseSIMDThreeSameVectorTied<1, 1, 0b010, 0b11101,
  7436. V128, asm, ".4s",
  7437. [(set (v4f32 V128:$dst),
  7438. (int_aarch64_neon_bfmmla (v4f32 V128:$Rd),
  7439. (v8bf16 V128:$Rn),
  7440. (v8bf16 V128:$Rm)))]> {
  7441. let AsmString = !strconcat(asm, "{\t$Rd", ".4s", ", $Rn", ".8h",
  7442. ", $Rm", ".8h", "}");
  7443. }
  7444. let mayRaiseFPException = 1, Uses = [FPCR] in
  7445. class SIMD_BFCVTN
  7446. : BaseSIMDMixedTwoVector<0, 0, 0b10, 0b10110, V128, V128,
  7447. "bfcvtn", ".4h", ".4s",
  7448. [(set (v8bf16 V128:$Rd),
  7449. (int_aarch64_neon_bfcvtn (v4f32 V128:$Rn)))]>;
  7450. let mayRaiseFPException = 1, Uses = [FPCR] in
  7451. class SIMD_BFCVTN2
  7452. : BaseSIMDMixedTwoVectorTied<1, 0, 0b10, 0b10110, V128, V128,
  7453. "bfcvtn2", ".8h", ".4s",
  7454. [(set (v8bf16 V128:$dst),
  7455. (int_aarch64_neon_bfcvtn2 (v8bf16 V128:$Rd), (v4f32 V128:$Rn)))]>;
  7456. let mayRaiseFPException = 1, Uses = [FPCR] in
  7457. class BF16ToSinglePrecision<string asm>
  7458. : I<(outs FPR16:$Rd), (ins FPR32:$Rn), asm, "\t$Rd, $Rn", "",
  7459. [(set (bf16 FPR16:$Rd), (int_aarch64_neon_bfcvt (f32 FPR32:$Rn)))]>,
  7460. Sched<[WriteFCvt]> {
  7461. bits<5> Rd;
  7462. bits<5> Rn;
  7463. let Inst{31-10} = 0b0001111001100011010000;
  7464. let Inst{9-5} = Rn;
  7465. let Inst{4-0} = Rd;
  7466. }
  7467. } // End of let mayStore = 0, mayLoad = 0, hasSideEffects = 0
  7468. //----------------------------------------------------------------------------
  7469. // Armv8.6 Matrix Multiply Extension
  7470. //----------------------------------------------------------------------------
  7471. class SIMDThreeSameVectorMatMul<bit B, bit U, string asm, SDPatternOperator OpNode>
  7472. : BaseSIMDThreeSameVectorTied<1, U, 0b100, {0b1010, B}, V128, asm, ".4s",
  7473. [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd),
  7474. (v16i8 V128:$Rn),
  7475. (v16i8 V128:$Rm)))]> {
  7476. let AsmString = asm # "{\t$Rd.4s, $Rn.16b, $Rm.16b}";
  7477. }
  7478. //----------------------------------------------------------------------------
  7479. // ARMv8.2-A Dot Product Instructions (Indexed)
  7480. class BaseSIMDThreeSameVectorDotIndex<bit Q, bit U, bit Mixed, bits<2> size, string asm,
  7481. string dst_kind, string lhs_kind, string rhs_kind,
  7482. RegisterOperand RegType,
  7483. ValueType AccumType, ValueType InputType,
  7484. SDPatternOperator OpNode> :
  7485. BaseSIMDIndexedTied<Q, U, 0b0, size, {0b111, Mixed}, RegType, RegType, V128,
  7486. VectorIndexS, asm, "", dst_kind, lhs_kind, rhs_kind,
  7487. [(set (AccumType RegType:$dst),
  7488. (AccumType (OpNode (AccumType RegType:$Rd),
  7489. (InputType RegType:$Rn),
  7490. (InputType (bitconvert (AccumType
  7491. (AArch64duplane32 (v4i32 V128:$Rm),
  7492. VectorIndexS:$idx)))))))]> {
  7493. bits<2> idx;
  7494. let Inst{21} = idx{0}; // L
  7495. let Inst{11} = idx{1}; // H
  7496. }
  7497. multiclass SIMDThreeSameVectorDotIndex<bit U, bit Mixed, bits<2> size, string asm,
  7498. SDPatternOperator OpNode> {
  7499. def v8i8 : BaseSIMDThreeSameVectorDotIndex<0, U, Mixed, size, asm, ".2s", ".8b", ".4b",
  7500. V64, v2i32, v8i8, OpNode>;
  7501. def v16i8 : BaseSIMDThreeSameVectorDotIndex<1, U, Mixed, size, asm, ".4s", ".16b", ".4b",
  7502. V128, v4i32, v16i8, OpNode>;
  7503. }
  7504. // ARMv8.2-A Fused Multiply Add-Long Instructions (Indexed)
  7505. let mayRaiseFPException = 1, Uses = [FPCR] in
  7506. class BaseSIMDThreeSameVectorFMLIndex<bit Q, bit U, bits<4> opc, string asm,
  7507. string dst_kind, string lhs_kind,
  7508. string rhs_kind, RegisterOperand RegType,
  7509. ValueType AccumType, ValueType InputType,
  7510. SDPatternOperator OpNode> :
  7511. BaseSIMDIndexedTied<Q, U, 0, 0b10, opc, RegType, RegType, V128,
  7512. VectorIndexH, asm, "", dst_kind, lhs_kind, rhs_kind,
  7513. [(set (AccumType RegType:$dst),
  7514. (AccumType (OpNode (AccumType RegType:$Rd),
  7515. (InputType RegType:$Rn),
  7516. (InputType (AArch64duplane16 (v8f16 V128:$Rm),
  7517. VectorIndexH:$idx)))))]> {
  7518. // idx = H:L:M
  7519. bits<3> idx;
  7520. let Inst{11} = idx{2}; // H
  7521. let Inst{21} = idx{1}; // L
  7522. let Inst{20} = idx{0}; // M
  7523. }
  7524. multiclass SIMDThreeSameVectorFMLIndex<bit U, bits<4> opc, string asm,
  7525. SDPatternOperator OpNode> {
  7526. def v4f16 : BaseSIMDThreeSameVectorFMLIndex<0, U, opc, asm, ".2s", ".2h", ".h",
  7527. V64, v2f32, v4f16, OpNode>;
  7528. def v8f16 : BaseSIMDThreeSameVectorFMLIndex<1, U, opc, asm, ".4s", ".4h", ".h",
  7529. V128, v4f32, v8f16, OpNode>;
  7530. }
  7531. let mayRaiseFPException = 1, Uses = [FPCR] in
  7532. multiclass SIMDFPIndexed<bit U, bits<4> opc, string asm,
  7533. SDPatternOperator OpNode> {
  7534. let Predicates = [HasNEON, HasFullFP16] in {
  7535. def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b00, opc,
  7536. V64, V64,
  7537. V128_lo, VectorIndexH,
  7538. asm, ".4h", ".4h", ".4h", ".h",
  7539. [(set (v4f16 V64:$Rd),
  7540. (OpNode (v4f16 V64:$Rn),
  7541. (v4f16 (AArch64duplane16 (v8f16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7542. bits<3> idx;
  7543. let Inst{11} = idx{2};
  7544. let Inst{21} = idx{1};
  7545. let Inst{20} = idx{0};
  7546. }
  7547. def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b00, opc,
  7548. V128, V128,
  7549. V128_lo, VectorIndexH,
  7550. asm, ".8h", ".8h", ".8h", ".h",
  7551. [(set (v8f16 V128:$Rd),
  7552. (OpNode (v8f16 V128:$Rn),
  7553. (v8f16 (AArch64duplane16 (v8f16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7554. bits<3> idx;
  7555. let Inst{11} = idx{2};
  7556. let Inst{21} = idx{1};
  7557. let Inst{20} = idx{0};
  7558. }
  7559. } // Predicates = [HasNEON, HasFullFP16]
  7560. def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
  7561. V64, V64,
  7562. V128, VectorIndexS,
  7563. asm, ".2s", ".2s", ".2s", ".s",
  7564. [(set (v2f32 V64:$Rd),
  7565. (OpNode (v2f32 V64:$Rn),
  7566. (v2f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
  7567. bits<2> idx;
  7568. let Inst{11} = idx{1};
  7569. let Inst{21} = idx{0};
  7570. }
  7571. def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
  7572. V128, V128,
  7573. V128, VectorIndexS,
  7574. asm, ".4s", ".4s", ".4s", ".s",
  7575. [(set (v4f32 V128:$Rd),
  7576. (OpNode (v4f32 V128:$Rn),
  7577. (v4f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
  7578. bits<2> idx;
  7579. let Inst{11} = idx{1};
  7580. let Inst{21} = idx{0};
  7581. }
  7582. def v2i64_indexed : BaseSIMDIndexed<1, U, 0, 0b11, opc,
  7583. V128, V128,
  7584. V128, VectorIndexD,
  7585. asm, ".2d", ".2d", ".2d", ".d",
  7586. [(set (v2f64 V128:$Rd),
  7587. (OpNode (v2f64 V128:$Rn),
  7588. (v2f64 (AArch64duplane64 (v2f64 V128:$Rm), VectorIndexD:$idx))))]> {
  7589. bits<1> idx;
  7590. let Inst{11} = idx{0};
  7591. let Inst{21} = 0;
  7592. }
  7593. let Predicates = [HasNEON, HasFullFP16] in {
  7594. def v1i16_indexed : BaseSIMDIndexed<1, U, 1, 0b00, opc,
  7595. FPR16Op, FPR16Op, V128_lo, VectorIndexH,
  7596. asm, ".h", "", "", ".h",
  7597. [(set (f16 FPR16Op:$Rd),
  7598. (OpNode (f16 FPR16Op:$Rn),
  7599. (f16 (vector_extract (v8f16 V128_lo:$Rm),
  7600. VectorIndexH:$idx))))]> {
  7601. bits<3> idx;
  7602. let Inst{11} = idx{2};
  7603. let Inst{21} = idx{1};
  7604. let Inst{20} = idx{0};
  7605. }
  7606. } // Predicates = [HasNEON, HasFullFP16]
  7607. def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
  7608. FPR32Op, FPR32Op, V128, VectorIndexS,
  7609. asm, ".s", "", "", ".s",
  7610. [(set (f32 FPR32Op:$Rd),
  7611. (OpNode (f32 FPR32Op:$Rn),
  7612. (f32 (vector_extract (v4f32 V128:$Rm),
  7613. VectorIndexS:$idx))))]> {
  7614. bits<2> idx;
  7615. let Inst{11} = idx{1};
  7616. let Inst{21} = idx{0};
  7617. }
  7618. def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b11, opc,
  7619. FPR64Op, FPR64Op, V128, VectorIndexD,
  7620. asm, ".d", "", "", ".d",
  7621. [(set (f64 FPR64Op:$Rd),
  7622. (OpNode (f64 FPR64Op:$Rn),
  7623. (f64 (vector_extract (v2f64 V128:$Rm),
  7624. VectorIndexD:$idx))))]> {
  7625. bits<1> idx;
  7626. let Inst{11} = idx{0};
  7627. let Inst{21} = 0;
  7628. }
  7629. }
  7630. multiclass SIMDFPIndexedTiedPatterns<string INST, SDPatternOperator OpNode> {
  7631. let Predicates = [HasNEON, HasFullFP16] in {
  7632. // Patterns for f16: DUPLANE, DUP scalar and vector_extract.
  7633. def : Pat<(v8f16 (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn),
  7634. (AArch64duplane16 (v8f16 V128_lo:$Rm),
  7635. VectorIndexH:$idx))),
  7636. (!cast<Instruction>(INST # "v8i16_indexed")
  7637. V128:$Rd, V128:$Rn, V128_lo:$Rm, VectorIndexH:$idx)>;
  7638. def : Pat<(v8f16 (OpNode (v8f16 V128:$Rd), (v8f16 V128:$Rn),
  7639. (AArch64dup (f16 FPR16Op_lo:$Rm)))),
  7640. (!cast<Instruction>(INST # "v8i16_indexed") V128:$Rd, V128:$Rn,
  7641. (SUBREG_TO_REG (i32 0), (f16 FPR16Op_lo:$Rm), hsub), (i64 0))>;
  7642. def : Pat<(v4f16 (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn),
  7643. (AArch64duplane16 (v8f16 V128_lo:$Rm),
  7644. VectorIndexH:$idx))),
  7645. (!cast<Instruction>(INST # "v4i16_indexed")
  7646. V64:$Rd, V64:$Rn, V128_lo:$Rm, VectorIndexH:$idx)>;
  7647. def : Pat<(v4f16 (OpNode (v4f16 V64:$Rd), (v4f16 V64:$Rn),
  7648. (AArch64dup (f16 FPR16Op_lo:$Rm)))),
  7649. (!cast<Instruction>(INST # "v4i16_indexed") V64:$Rd, V64:$Rn,
  7650. (SUBREG_TO_REG (i32 0), (f16 FPR16Op_lo:$Rm), hsub), (i64 0))>;
  7651. def : Pat<(f16 (OpNode (f16 FPR16:$Rd), (f16 FPR16:$Rn),
  7652. (vector_extract (v8f16 V128_lo:$Rm), VectorIndexH:$idx))),
  7653. (!cast<Instruction>(INST # "v1i16_indexed") FPR16:$Rd, FPR16:$Rn,
  7654. V128_lo:$Rm, VectorIndexH:$idx)>;
  7655. } // Predicates = [HasNEON, HasFullFP16]
  7656. // 2 variants for the .2s version: DUPLANE from 128-bit and DUP scalar.
  7657. def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
  7658. (AArch64duplane32 (v4f32 V128:$Rm),
  7659. VectorIndexS:$idx))),
  7660. (!cast<Instruction>(INST # v2i32_indexed)
  7661. V64:$Rd, V64:$Rn, V128:$Rm, VectorIndexS:$idx)>;
  7662. def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
  7663. (AArch64dup (f32 FPR32Op:$Rm)))),
  7664. (!cast<Instruction>(INST # "v2i32_indexed") V64:$Rd, V64:$Rn,
  7665. (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
  7666. // 2 variants for the .4s version: DUPLANE from 128-bit and DUP scalar.
  7667. def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
  7668. (AArch64duplane32 (v4f32 V128:$Rm),
  7669. VectorIndexS:$idx))),
  7670. (!cast<Instruction>(INST # "v4i32_indexed")
  7671. V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
  7672. def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
  7673. (AArch64dup (f32 FPR32Op:$Rm)))),
  7674. (!cast<Instruction>(INST # "v4i32_indexed") V128:$Rd, V128:$Rn,
  7675. (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
  7676. // 2 variants for the .2d version: DUPLANE from 128-bit and DUP scalar.
  7677. def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
  7678. (AArch64duplane64 (v2f64 V128:$Rm),
  7679. VectorIndexD:$idx))),
  7680. (!cast<Instruction>(INST # "v2i64_indexed")
  7681. V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
  7682. def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
  7683. (AArch64dup (f64 FPR64Op:$Rm)))),
  7684. (!cast<Instruction>(INST # "v2i64_indexed") V128:$Rd, V128:$Rn,
  7685. (SUBREG_TO_REG (i32 0), FPR64Op:$Rm, dsub), (i64 0))>;
  7686. // Covers 2 variants for 32-bit scalar version: extract from .2s or from .4s
  7687. def : Pat<(f32 (OpNode (f32 FPR32:$Rd), (f32 FPR32:$Rn),
  7688. (vector_extract (v4f32 V128:$Rm), VectorIndexS:$idx))),
  7689. (!cast<Instruction>(INST # "v1i32_indexed") FPR32:$Rd, FPR32:$Rn,
  7690. V128:$Rm, VectorIndexS:$idx)>;
  7691. // 1 variant for 64-bit scalar version: extract from .1d or from .2d
  7692. def : Pat<(f64 (OpNode (f64 FPR64:$Rd), (f64 FPR64:$Rn),
  7693. (vector_extract (v2f64 V128:$Rm), VectorIndexD:$idx))),
  7694. (!cast<Instruction>(INST # "v1i64_indexed") FPR64:$Rd, FPR64:$Rn,
  7695. V128:$Rm, VectorIndexD:$idx)>;
  7696. }
  7697. let mayRaiseFPException = 1, Uses = [FPCR] in
  7698. multiclass SIMDFPIndexedTied<bit U, bits<4> opc, string asm> {
  7699. let Predicates = [HasNEON, HasFullFP16] in {
  7700. def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b00, opc, V64, V64,
  7701. V128_lo, VectorIndexH,
  7702. asm, ".4h", ".4h", ".4h", ".h", []> {
  7703. bits<3> idx;
  7704. let Inst{11} = idx{2};
  7705. let Inst{21} = idx{1};
  7706. let Inst{20} = idx{0};
  7707. }
  7708. def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b00, opc,
  7709. V128, V128,
  7710. V128_lo, VectorIndexH,
  7711. asm, ".8h", ".8h", ".8h", ".h", []> {
  7712. bits<3> idx;
  7713. let Inst{11} = idx{2};
  7714. let Inst{21} = idx{1};
  7715. let Inst{20} = idx{0};
  7716. }
  7717. } // Predicates = [HasNEON, HasFullFP16]
  7718. def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc, V64, V64,
  7719. V128, VectorIndexS,
  7720. asm, ".2s", ".2s", ".2s", ".s", []> {
  7721. bits<2> idx;
  7722. let Inst{11} = idx{1};
  7723. let Inst{21} = idx{0};
  7724. }
  7725. def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
  7726. V128, V128,
  7727. V128, VectorIndexS,
  7728. asm, ".4s", ".4s", ".4s", ".s", []> {
  7729. bits<2> idx;
  7730. let Inst{11} = idx{1};
  7731. let Inst{21} = idx{0};
  7732. }
  7733. def v2i64_indexed : BaseSIMDIndexedTied<1, U, 0, 0b11, opc,
  7734. V128, V128,
  7735. V128, VectorIndexD,
  7736. asm, ".2d", ".2d", ".2d", ".d", []> {
  7737. bits<1> idx;
  7738. let Inst{11} = idx{0};
  7739. let Inst{21} = 0;
  7740. }
  7741. let Predicates = [HasNEON, HasFullFP16] in {
  7742. def v1i16_indexed : BaseSIMDIndexedTied<1, U, 1, 0b00, opc,
  7743. FPR16Op, FPR16Op, V128_lo, VectorIndexH,
  7744. asm, ".h", "", "", ".h", []> {
  7745. bits<3> idx;
  7746. let Inst{11} = idx{2};
  7747. let Inst{21} = idx{1};
  7748. let Inst{20} = idx{0};
  7749. }
  7750. } // Predicates = [HasNEON, HasFullFP16]
  7751. def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
  7752. FPR32Op, FPR32Op, V128, VectorIndexS,
  7753. asm, ".s", "", "", ".s", []> {
  7754. bits<2> idx;
  7755. let Inst{11} = idx{1};
  7756. let Inst{21} = idx{0};
  7757. }
  7758. def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b11, opc,
  7759. FPR64Op, FPR64Op, V128, VectorIndexD,
  7760. asm, ".d", "", "", ".d", []> {
  7761. bits<1> idx;
  7762. let Inst{11} = idx{0};
  7763. let Inst{21} = 0;
  7764. }
  7765. }
  7766. multiclass SIMDIndexedHSPatterns<SDPatternOperator OpNodeLane,
  7767. SDPatternOperator OpNodeLaneQ> {
  7768. def : Pat<(v4i16 (OpNodeLane
  7769. (v4i16 V64:$Rn), (v4i16 V64_lo:$Rm),
  7770. VectorIndexS32b:$idx)),
  7771. (!cast<Instruction>(NAME # v4i16_indexed) $Rn,
  7772. (SUBREG_TO_REG (i32 0), (v4i16 V64_lo:$Rm), dsub),
  7773. (UImmS1XForm $idx))>;
  7774. def : Pat<(v4i16 (OpNodeLaneQ
  7775. (v4i16 V64:$Rn), (v8i16 V128_lo:$Rm),
  7776. VectorIndexH32b:$idx)),
  7777. (!cast<Instruction>(NAME # v4i16_indexed) $Rn, $Rm,
  7778. (UImmS1XForm $idx))>;
  7779. def : Pat<(v8i16 (OpNodeLane
  7780. (v8i16 V128:$Rn), (v4i16 V64_lo:$Rm),
  7781. VectorIndexS32b:$idx)),
  7782. (!cast<Instruction>(NAME # v8i16_indexed) $Rn,
  7783. (SUBREG_TO_REG (i32 0), $Rm, dsub),
  7784. (UImmS1XForm $idx))>;
  7785. def : Pat<(v8i16 (OpNodeLaneQ
  7786. (v8i16 V128:$Rn), (v8i16 V128_lo:$Rm),
  7787. VectorIndexH32b:$idx)),
  7788. (!cast<Instruction>(NAME # v8i16_indexed) $Rn, $Rm,
  7789. (UImmS1XForm $idx))>;
  7790. def : Pat<(v2i32 (OpNodeLane
  7791. (v2i32 V64:$Rn), (v2i32 V64:$Rm),
  7792. VectorIndexD32b:$idx)),
  7793. (!cast<Instruction>(NAME # v2i32_indexed) $Rn,
  7794. (SUBREG_TO_REG (i32 0), (v2i32 V64_lo:$Rm), dsub),
  7795. (UImmS1XForm $idx))>;
  7796. def : Pat<(v2i32 (OpNodeLaneQ
  7797. (v2i32 V64:$Rn), (v4i32 V128:$Rm),
  7798. VectorIndexS32b:$idx)),
  7799. (!cast<Instruction>(NAME # v2i32_indexed) $Rn, $Rm,
  7800. (UImmS1XForm $idx))>;
  7801. def : Pat<(v4i32 (OpNodeLane
  7802. (v4i32 V128:$Rn), (v2i32 V64:$Rm),
  7803. VectorIndexD32b:$idx)),
  7804. (!cast<Instruction>(NAME # v4i32_indexed) $Rn,
  7805. (SUBREG_TO_REG (i32 0), $Rm, dsub),
  7806. (UImmS1XForm $idx))>;
  7807. def : Pat<(v4i32 (OpNodeLaneQ
  7808. (v4i32 V128:$Rn),
  7809. (v4i32 V128:$Rm),
  7810. VectorIndexS32b:$idx)),
  7811. (!cast<Instruction>(NAME # v4i32_indexed) $Rn, $Rm,
  7812. (UImmS1XForm $idx))>;
  7813. }
  7814. multiclass SIMDIndexedHS<bit U, bits<4> opc, string asm,
  7815. SDPatternOperator OpNode> {
  7816. def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc, V64, V64,
  7817. V128_lo, VectorIndexH,
  7818. asm, ".4h", ".4h", ".4h", ".h",
  7819. [(set (v4i16 V64:$Rd),
  7820. (OpNode (v4i16 V64:$Rn),
  7821. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7822. bits<3> idx;
  7823. let Inst{11} = idx{2};
  7824. let Inst{21} = idx{1};
  7825. let Inst{20} = idx{0};
  7826. }
  7827. def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
  7828. V128, V128,
  7829. V128_lo, VectorIndexH,
  7830. asm, ".8h", ".8h", ".8h", ".h",
  7831. [(set (v8i16 V128:$Rd),
  7832. (OpNode (v8i16 V128:$Rn),
  7833. (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7834. bits<3> idx;
  7835. let Inst{11} = idx{2};
  7836. let Inst{21} = idx{1};
  7837. let Inst{20} = idx{0};
  7838. }
  7839. def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
  7840. V64, V64,
  7841. V128, VectorIndexS,
  7842. asm, ".2s", ".2s", ".2s", ".s",
  7843. [(set (v2i32 V64:$Rd),
  7844. (OpNode (v2i32 V64:$Rn),
  7845. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7846. bits<2> idx;
  7847. let Inst{11} = idx{1};
  7848. let Inst{21} = idx{0};
  7849. }
  7850. def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
  7851. V128, V128,
  7852. V128, VectorIndexS,
  7853. asm, ".4s", ".4s", ".4s", ".s",
  7854. [(set (v4i32 V128:$Rd),
  7855. (OpNode (v4i32 V128:$Rn),
  7856. (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7857. bits<2> idx;
  7858. let Inst{11} = idx{1};
  7859. let Inst{21} = idx{0};
  7860. }
  7861. def v1i16_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
  7862. FPR16Op, FPR16Op, V128_lo, VectorIndexH,
  7863. asm, ".h", "", "", ".h", []> {
  7864. bits<3> idx;
  7865. let Inst{11} = idx{2};
  7866. let Inst{21} = idx{1};
  7867. let Inst{20} = idx{0};
  7868. }
  7869. def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
  7870. FPR32Op, FPR32Op, V128, VectorIndexS,
  7871. asm, ".s", "", "", ".s",
  7872. [(set (i32 FPR32Op:$Rd),
  7873. (OpNode FPR32Op:$Rn,
  7874. (i32 (vector_extract (v4i32 V128:$Rm),
  7875. VectorIndexS:$idx))))]> {
  7876. bits<2> idx;
  7877. let Inst{11} = idx{1};
  7878. let Inst{21} = idx{0};
  7879. }
  7880. }
  7881. multiclass SIMDVectorIndexedHS<bit U, bits<4> opc, string asm,
  7882. SDPatternOperator OpNode> {
  7883. def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
  7884. V64, V64,
  7885. V128_lo, VectorIndexH,
  7886. asm, ".4h", ".4h", ".4h", ".h",
  7887. [(set (v4i16 V64:$Rd),
  7888. (OpNode (v4i16 V64:$Rn),
  7889. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7890. bits<3> idx;
  7891. let Inst{11} = idx{2};
  7892. let Inst{21} = idx{1};
  7893. let Inst{20} = idx{0};
  7894. }
  7895. def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
  7896. V128, V128,
  7897. V128_lo, VectorIndexH,
  7898. asm, ".8h", ".8h", ".8h", ".h",
  7899. [(set (v8i16 V128:$Rd),
  7900. (OpNode (v8i16 V128:$Rn),
  7901. (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7902. bits<3> idx;
  7903. let Inst{11} = idx{2};
  7904. let Inst{21} = idx{1};
  7905. let Inst{20} = idx{0};
  7906. }
  7907. def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
  7908. V64, V64,
  7909. V128, VectorIndexS,
  7910. asm, ".2s", ".2s", ".2s", ".s",
  7911. [(set (v2i32 V64:$Rd),
  7912. (OpNode (v2i32 V64:$Rn),
  7913. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7914. bits<2> idx;
  7915. let Inst{11} = idx{1};
  7916. let Inst{21} = idx{0};
  7917. }
  7918. def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
  7919. V128, V128,
  7920. V128, VectorIndexS,
  7921. asm, ".4s", ".4s", ".4s", ".s",
  7922. [(set (v4i32 V128:$Rd),
  7923. (OpNode (v4i32 V128:$Rn),
  7924. (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7925. bits<2> idx;
  7926. let Inst{11} = idx{1};
  7927. let Inst{21} = idx{0};
  7928. }
  7929. }
  7930. multiclass SIMDVectorIndexedHSTied<bit U, bits<4> opc, string asm,
  7931. SDPatternOperator OpNode> {
  7932. def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc, V64, V64,
  7933. V128_lo, VectorIndexH,
  7934. asm, ".4h", ".4h", ".4h", ".h",
  7935. [(set (v4i16 V64:$dst),
  7936. (OpNode (v4i16 V64:$Rd),(v4i16 V64:$Rn),
  7937. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7938. bits<3> idx;
  7939. let Inst{11} = idx{2};
  7940. let Inst{21} = idx{1};
  7941. let Inst{20} = idx{0};
  7942. }
  7943. def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
  7944. V128, V128,
  7945. V128_lo, VectorIndexH,
  7946. asm, ".8h", ".8h", ".8h", ".h",
  7947. [(set (v8i16 V128:$dst),
  7948. (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
  7949. (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7950. bits<3> idx;
  7951. let Inst{11} = idx{2};
  7952. let Inst{21} = idx{1};
  7953. let Inst{20} = idx{0};
  7954. }
  7955. def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
  7956. V64, V64,
  7957. V128, VectorIndexS,
  7958. asm, ".2s", ".2s", ".2s", ".s",
  7959. [(set (v2i32 V64:$dst),
  7960. (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
  7961. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7962. bits<2> idx;
  7963. let Inst{11} = idx{1};
  7964. let Inst{21} = idx{0};
  7965. }
  7966. def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
  7967. V128, V128,
  7968. V128, VectorIndexS,
  7969. asm, ".4s", ".4s", ".4s", ".s",
  7970. [(set (v4i32 V128:$dst),
  7971. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
  7972. (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  7973. bits<2> idx;
  7974. let Inst{11} = idx{1};
  7975. let Inst{21} = idx{0};
  7976. }
  7977. }
  7978. multiclass SIMDIndexedLongSD<bit U, bits<4> opc, string asm,
  7979. SDPatternOperator OpNode> {
  7980. def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
  7981. V128, V64,
  7982. V128_lo, VectorIndexH,
  7983. asm, ".4s", ".4s", ".4h", ".h",
  7984. [(set (v4i32 V128:$Rd),
  7985. (OpNode (v4i16 V64:$Rn),
  7986. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  7987. bits<3> idx;
  7988. let Inst{11} = idx{2};
  7989. let Inst{21} = idx{1};
  7990. let Inst{20} = idx{0};
  7991. }
  7992. def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
  7993. V128, V128,
  7994. V128_lo, VectorIndexH,
  7995. asm#"2", ".4s", ".4s", ".8h", ".h",
  7996. [(set (v4i32 V128:$Rd),
  7997. (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  7998. (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
  7999. bits<3> idx;
  8000. let Inst{11} = idx{2};
  8001. let Inst{21} = idx{1};
  8002. let Inst{20} = idx{0};
  8003. }
  8004. def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
  8005. V128, V64,
  8006. V128, VectorIndexS,
  8007. asm, ".2d", ".2d", ".2s", ".s",
  8008. [(set (v2i64 V128:$Rd),
  8009. (OpNode (v2i32 V64:$Rn),
  8010. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  8011. bits<2> idx;
  8012. let Inst{11} = idx{1};
  8013. let Inst{21} = idx{0};
  8014. }
  8015. def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
  8016. V128, V128,
  8017. V128, VectorIndexS,
  8018. asm#"2", ".2d", ".2d", ".4s", ".s",
  8019. [(set (v2i64 V128:$Rd),
  8020. (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  8021. (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
  8022. bits<2> idx;
  8023. let Inst{11} = idx{1};
  8024. let Inst{21} = idx{0};
  8025. }
  8026. def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
  8027. FPR32Op, FPR16Op, V128_lo, VectorIndexH,
  8028. asm, ".h", "", "", ".h", []> {
  8029. bits<3> idx;
  8030. let Inst{11} = idx{2};
  8031. let Inst{21} = idx{1};
  8032. let Inst{20} = idx{0};
  8033. }
  8034. def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
  8035. FPR64Op, FPR32Op, V128, VectorIndexS,
  8036. asm, ".s", "", "", ".s", []> {
  8037. bits<2> idx;
  8038. let Inst{11} = idx{1};
  8039. let Inst{21} = idx{0};
  8040. }
  8041. }
  8042. multiclass SIMDIndexedLongSQDMLXSDTied<bit U, bits<4> opc, string asm,
  8043. SDPatternOperator Accum> {
  8044. def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
  8045. V128, V64,
  8046. V128_lo, VectorIndexH,
  8047. asm, ".4s", ".4s", ".4h", ".h",
  8048. [(set (v4i32 V128:$dst),
  8049. (Accum (v4i32 V128:$Rd),
  8050. (v4i32 (int_aarch64_neon_sqdmull
  8051. (v4i16 V64:$Rn),
  8052. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
  8053. VectorIndexH:$idx))))))]> {
  8054. bits<3> idx;
  8055. let Inst{11} = idx{2};
  8056. let Inst{21} = idx{1};
  8057. let Inst{20} = idx{0};
  8058. }
  8059. def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
  8060. V128, V128,
  8061. V128_lo, VectorIndexH,
  8062. asm#"2", ".4s", ".4s", ".8h", ".h",
  8063. [(set (v4i32 V128:$dst),
  8064. (Accum (v4i32 V128:$Rd),
  8065. (v4i32 (int_aarch64_neon_sqdmull
  8066. (extract_high_v8i16 (v8i16 V128:$Rn)),
  8067. (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))))]> {
  8068. bits<3> idx;
  8069. let Inst{11} = idx{2};
  8070. let Inst{21} = idx{1};
  8071. let Inst{20} = idx{0};
  8072. }
  8073. def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
  8074. V128, V64,
  8075. V128, VectorIndexS,
  8076. asm, ".2d", ".2d", ".2s", ".s",
  8077. [(set (v2i64 V128:$dst),
  8078. (Accum (v2i64 V128:$Rd),
  8079. (v2i64 (int_aarch64_neon_sqdmull
  8080. (v2i32 V64:$Rn),
  8081. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
  8082. VectorIndexS:$idx))))))]> {
  8083. bits<2> idx;
  8084. let Inst{11} = idx{1};
  8085. let Inst{21} = idx{0};
  8086. }
  8087. def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
  8088. V128, V128,
  8089. V128, VectorIndexS,
  8090. asm#"2", ".2d", ".2d", ".4s", ".s",
  8091. [(set (v2i64 V128:$dst),
  8092. (Accum (v2i64 V128:$Rd),
  8093. (v2i64 (int_aarch64_neon_sqdmull
  8094. (extract_high_v4i32 (v4i32 V128:$Rn)),
  8095. (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))))]> {
  8096. bits<2> idx;
  8097. let Inst{11} = idx{1};
  8098. let Inst{21} = idx{0};
  8099. }
  8100. def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
  8101. FPR32Op, FPR16Op, V128_lo, VectorIndexH,
  8102. asm, ".h", "", "", ".h", []> {
  8103. bits<3> idx;
  8104. let Inst{11} = idx{2};
  8105. let Inst{21} = idx{1};
  8106. let Inst{20} = idx{0};
  8107. }
  8108. def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
  8109. (i32 (vector_extract
  8110. (v4i32 (int_aarch64_neon_sqdmull
  8111. (v4i16 V64:$Rn),
  8112. (v4i16 V64:$Rm))),
  8113. (i64 0))))),
  8114. (!cast<Instruction>(NAME # v1i32_indexed)
  8115. FPR32Op:$Rd,
  8116. (EXTRACT_SUBREG V64:$Rn, hsub),
  8117. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rm, dsub),
  8118. (i64 0))>;
  8119. def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
  8120. (i32 (vector_extract
  8121. (v4i32 (int_aarch64_neon_sqdmull
  8122. (v4i16 V64:$Rn),
  8123. (v4i16 (AArch64duplane16
  8124. (v8i16 V128_lo:$Rm),
  8125. VectorIndexH:$idx)))),
  8126. (i64 0))))),
  8127. (!cast<Instruction>(NAME # v1i32_indexed)
  8128. FPR32Op:$Rd,
  8129. (EXTRACT_SUBREG V64:$Rn, hsub),
  8130. V128_lo:$Rm,
  8131. VectorIndexH:$idx)>;
  8132. def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
  8133. FPR64Op, FPR32Op, V128, VectorIndexS,
  8134. asm, ".s", "", "", ".s",
  8135. [(set (i64 FPR64Op:$dst),
  8136. (Accum (i64 FPR64Op:$Rd),
  8137. (i64 (int_aarch64_neon_sqdmulls_scalar
  8138. (i32 FPR32Op:$Rn),
  8139. (i32 (vector_extract (v4i32 V128:$Rm),
  8140. VectorIndexS:$idx))))))]> {
  8141. bits<2> idx;
  8142. let Inst{11} = idx{1};
  8143. let Inst{21} = idx{0};
  8144. }
  8145. }
  8146. multiclass SIMDVectorIndexedLongSD<bit U, bits<4> opc, string asm,
  8147. SDPatternOperator OpNode> {
  8148. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
  8149. def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
  8150. V128, V64,
  8151. V128_lo, VectorIndexH,
  8152. asm, ".4s", ".4s", ".4h", ".h",
  8153. [(set (v4i32 V128:$Rd),
  8154. (OpNode (v4i16 V64:$Rn),
  8155. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  8156. bits<3> idx;
  8157. let Inst{11} = idx{2};
  8158. let Inst{21} = idx{1};
  8159. let Inst{20} = idx{0};
  8160. }
  8161. def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
  8162. V128, V128,
  8163. V128_lo, VectorIndexH,
  8164. asm#"2", ".4s", ".4s", ".8h", ".h",
  8165. [(set (v4i32 V128:$Rd),
  8166. (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)),
  8167. (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
  8168. bits<3> idx;
  8169. let Inst{11} = idx{2};
  8170. let Inst{21} = idx{1};
  8171. let Inst{20} = idx{0};
  8172. }
  8173. def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
  8174. V128, V64,
  8175. V128, VectorIndexS,
  8176. asm, ".2d", ".2d", ".2s", ".s",
  8177. [(set (v2i64 V128:$Rd),
  8178. (OpNode (v2i32 V64:$Rn),
  8179. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  8180. bits<2> idx;
  8181. let Inst{11} = idx{1};
  8182. let Inst{21} = idx{0};
  8183. }
  8184. def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
  8185. V128, V128,
  8186. V128, VectorIndexS,
  8187. asm#"2", ".2d", ".2d", ".4s", ".s",
  8188. [(set (v2i64 V128:$Rd),
  8189. (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)),
  8190. (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
  8191. bits<2> idx;
  8192. let Inst{11} = idx{1};
  8193. let Inst{21} = idx{0};
  8194. }
  8195. }
  8196. }
  8197. multiclass SIMDVectorIndexedLongSDTied<bit U, bits<4> opc, string asm,
  8198. SDPatternOperator OpNode> {
  8199. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
  8200. def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
  8201. V128, V64,
  8202. V128_lo, VectorIndexH,
  8203. asm, ".4s", ".4s", ".4h", ".h",
  8204. [(set (v4i32 V128:$dst),
  8205. (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn),
  8206. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
  8207. bits<3> idx;
  8208. let Inst{11} = idx{2};
  8209. let Inst{21} = idx{1};
  8210. let Inst{20} = idx{0};
  8211. }
  8212. def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
  8213. V128, V128,
  8214. V128_lo, VectorIndexH,
  8215. asm#"2", ".4s", ".4s", ".8h", ".h",
  8216. [(set (v4i32 V128:$dst),
  8217. (OpNode (v4i32 V128:$Rd),
  8218. (extract_high_v8i16 (v8i16 V128:$Rn)),
  8219. (extract_high_dup_v8i16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx)))]> {
  8220. bits<3> idx;
  8221. let Inst{11} = idx{2};
  8222. let Inst{21} = idx{1};
  8223. let Inst{20} = idx{0};
  8224. }
  8225. def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
  8226. V128, V64,
  8227. V128, VectorIndexS,
  8228. asm, ".2d", ".2d", ".2s", ".s",
  8229. [(set (v2i64 V128:$dst),
  8230. (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn),
  8231. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
  8232. bits<2> idx;
  8233. let Inst{11} = idx{1};
  8234. let Inst{21} = idx{0};
  8235. }
  8236. def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
  8237. V128, V128,
  8238. V128, VectorIndexS,
  8239. asm#"2", ".2d", ".2d", ".4s", ".s",
  8240. [(set (v2i64 V128:$dst),
  8241. (OpNode (v2i64 V128:$Rd),
  8242. (extract_high_v4i32 (v4i32 V128:$Rn)),
  8243. (extract_high_dup_v4i32 (v4i32 V128:$Rm), VectorIndexS:$idx)))]> {
  8244. bits<2> idx;
  8245. let Inst{11} = idx{1};
  8246. let Inst{21} = idx{0};
  8247. }
  8248. }
  8249. }
  8250. //----------------------------------------------------------------------------
  8251. // AdvSIMD scalar shift by immediate
  8252. //----------------------------------------------------------------------------
  8253. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8254. class BaseSIMDScalarShift<bit U, bits<5> opc, bits<7> fixed_imm,
  8255. RegisterClass regtype1, RegisterClass regtype2,
  8256. Operand immtype, string asm, list<dag> pattern>
  8257. : I<(outs regtype1:$Rd), (ins regtype2:$Rn, immtype:$imm),
  8258. asm, "\t$Rd, $Rn, $imm", "", pattern>,
  8259. Sched<[WriteVd]> {
  8260. bits<5> Rd;
  8261. bits<5> Rn;
  8262. bits<7> imm;
  8263. let Inst{31-30} = 0b01;
  8264. let Inst{29} = U;
  8265. let Inst{28-23} = 0b111110;
  8266. let Inst{22-16} = fixed_imm;
  8267. let Inst{15-11} = opc;
  8268. let Inst{10} = 1;
  8269. let Inst{9-5} = Rn;
  8270. let Inst{4-0} = Rd;
  8271. }
  8272. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8273. class BaseSIMDScalarShiftTied<bit U, bits<5> opc, bits<7> fixed_imm,
  8274. RegisterClass regtype1, RegisterClass regtype2,
  8275. Operand immtype, string asm, list<dag> pattern>
  8276. : I<(outs regtype1:$dst), (ins regtype1:$Rd, regtype2:$Rn, immtype:$imm),
  8277. asm, "\t$Rd, $Rn, $imm", "$Rd = $dst", pattern>,
  8278. Sched<[WriteVd]> {
  8279. bits<5> Rd;
  8280. bits<5> Rn;
  8281. bits<7> imm;
  8282. let Inst{31-30} = 0b01;
  8283. let Inst{29} = U;
  8284. let Inst{28-23} = 0b111110;
  8285. let Inst{22-16} = fixed_imm;
  8286. let Inst{15-11} = opc;
  8287. let Inst{10} = 1;
  8288. let Inst{9-5} = Rn;
  8289. let Inst{4-0} = Rd;
  8290. }
  8291. multiclass SIMDFPScalarRShift<bit U, bits<5> opc, string asm> {
  8292. let Predicates = [HasNEON, HasFullFP16] in {
  8293. def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
  8294. FPR16, FPR16, vecshiftR16, asm, []> {
  8295. let Inst{19-16} = imm{3-0};
  8296. }
  8297. } // Predicates = [HasNEON, HasFullFP16]
  8298. def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
  8299. FPR32, FPR32, vecshiftR32, asm, []> {
  8300. let Inst{20-16} = imm{4-0};
  8301. }
  8302. def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
  8303. FPR64, FPR64, vecshiftR64, asm, []> {
  8304. let Inst{21-16} = imm{5-0};
  8305. }
  8306. }
  8307. multiclass SIMDScalarRShiftD<bit U, bits<5> opc, string asm,
  8308. SDPatternOperator OpNode> {
  8309. def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
  8310. FPR64, FPR64, vecshiftR64, asm,
  8311. [(set (i64 FPR64:$Rd),
  8312. (OpNode (i64 FPR64:$Rn), (i32 vecshiftR64:$imm)))]> {
  8313. let Inst{21-16} = imm{5-0};
  8314. }
  8315. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftR64:$imm))),
  8316. (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftR64:$imm)>;
  8317. }
  8318. multiclass SIMDScalarRShiftDTied<bit U, bits<5> opc, string asm,
  8319. SDPatternOperator OpNode = null_frag> {
  8320. def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
  8321. FPR64, FPR64, vecshiftR64, asm,
  8322. [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn),
  8323. (i32 vecshiftR64:$imm)))]> {
  8324. let Inst{21-16} = imm{5-0};
  8325. }
  8326. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn),
  8327. (i32 vecshiftR64:$imm))),
  8328. (!cast<Instruction>(NAME # "d") FPR64:$Rd, FPR64:$Rn,
  8329. vecshiftR64:$imm)>;
  8330. }
  8331. multiclass SIMDScalarLShiftD<bit U, bits<5> opc, string asm,
  8332. SDPatternOperator OpNode> {
  8333. def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
  8334. FPR64, FPR64, vecshiftL64, asm,
  8335. [(set (i64 FPR64:$Rd),
  8336. (OpNode (i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
  8337. let Inst{21-16} = imm{5-0};
  8338. }
  8339. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm))),
  8340. (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftL64:$imm)>;
  8341. }
  8342. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8343. multiclass SIMDScalarLShiftDTied<bit U, bits<5> opc, string asm> {
  8344. def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
  8345. FPR64, FPR64, vecshiftL64, asm, []> {
  8346. let Inst{21-16} = imm{5-0};
  8347. }
  8348. }
  8349. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8350. multiclass SIMDScalarRShiftBHS<bit U, bits<5> opc, string asm,
  8351. SDPatternOperator OpNode = null_frag> {
  8352. def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
  8353. FPR8, FPR16, vecshiftR8, asm, []> {
  8354. let Inst{18-16} = imm{2-0};
  8355. }
  8356. def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
  8357. FPR16, FPR32, vecshiftR16, asm, []> {
  8358. let Inst{19-16} = imm{3-0};
  8359. }
  8360. def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
  8361. FPR32, FPR64, vecshiftR32, asm,
  8362. [(set (i32 FPR32:$Rd), (OpNode (i64 FPR64:$Rn), vecshiftR32:$imm))]> {
  8363. let Inst{20-16} = imm{4-0};
  8364. }
  8365. }
  8366. multiclass SIMDScalarLShiftBHSD<bit U, bits<5> opc, string asm,
  8367. SDPatternOperator OpNode> {
  8368. def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
  8369. FPR8, FPR8, vecshiftL8, asm, []> {
  8370. let Inst{18-16} = imm{2-0};
  8371. }
  8372. def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
  8373. FPR16, FPR16, vecshiftL16, asm, []> {
  8374. let Inst{19-16} = imm{3-0};
  8375. }
  8376. def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
  8377. FPR32, FPR32, vecshiftL32, asm,
  8378. [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn), (i32 vecshiftL32:$imm)))]> {
  8379. let Inst{20-16} = imm{4-0};
  8380. }
  8381. def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
  8382. FPR64, FPR64, vecshiftL64, asm,
  8383. [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
  8384. let Inst{21-16} = imm{5-0};
  8385. }
  8386. def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm))),
  8387. (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftL64:$imm)>;
  8388. }
  8389. multiclass SIMDScalarRShiftBHSD<bit U, bits<5> opc, string asm> {
  8390. def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
  8391. FPR8, FPR8, vecshiftR8, asm, []> {
  8392. let Inst{18-16} = imm{2-0};
  8393. }
  8394. def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
  8395. FPR16, FPR16, vecshiftR16, asm, []> {
  8396. let Inst{19-16} = imm{3-0};
  8397. }
  8398. def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
  8399. FPR32, FPR32, vecshiftR32, asm, []> {
  8400. let Inst{20-16} = imm{4-0};
  8401. }
  8402. def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
  8403. FPR64, FPR64, vecshiftR64, asm, []> {
  8404. let Inst{21-16} = imm{5-0};
  8405. }
  8406. }
  8407. //----------------------------------------------------------------------------
  8408. // AdvSIMD vector x indexed element
  8409. //----------------------------------------------------------------------------
  8410. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8411. class BaseSIMDVectorShift<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
  8412. RegisterOperand dst_reg, RegisterOperand src_reg,
  8413. Operand immtype,
  8414. string asm, string dst_kind, string src_kind,
  8415. list<dag> pattern>
  8416. : I<(outs dst_reg:$Rd), (ins src_reg:$Rn, immtype:$imm),
  8417. asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
  8418. "|" # dst_kind # "\t$Rd, $Rn, $imm}", "", pattern>,
  8419. Sched<[!if(Q, WriteVq, WriteVd)]> {
  8420. bits<5> Rd;
  8421. bits<5> Rn;
  8422. let Inst{31} = 0;
  8423. let Inst{30} = Q;
  8424. let Inst{29} = U;
  8425. let Inst{28-23} = 0b011110;
  8426. let Inst{22-16} = fixed_imm;
  8427. let Inst{15-11} = opc;
  8428. let Inst{10} = 1;
  8429. let Inst{9-5} = Rn;
  8430. let Inst{4-0} = Rd;
  8431. }
  8432. let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
  8433. class BaseSIMDVectorShiftTied<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
  8434. RegisterOperand vectype1, RegisterOperand vectype2,
  8435. Operand immtype,
  8436. string asm, string dst_kind, string src_kind,
  8437. list<dag> pattern>
  8438. : I<(outs vectype1:$dst), (ins vectype1:$Rd, vectype2:$Rn, immtype:$imm),
  8439. asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
  8440. "|" # dst_kind # "\t$Rd, $Rn, $imm}", "$Rd = $dst", pattern>,
  8441. Sched<[!if(Q, WriteVq, WriteVd)]> {
  8442. bits<5> Rd;
  8443. bits<5> Rn;
  8444. let Inst{31} = 0;
  8445. let Inst{30} = Q;
  8446. let Inst{29} = U;
  8447. let Inst{28-23} = 0b011110;
  8448. let Inst{22-16} = fixed_imm;
  8449. let Inst{15-11} = opc;
  8450. let Inst{10} = 1;
  8451. let Inst{9-5} = Rn;
  8452. let Inst{4-0} = Rd;
  8453. }
  8454. multiclass SIMDVectorRShiftSD<bit U, bits<5> opc, string asm,
  8455. Intrinsic OpNode> {
  8456. let Predicates = [HasNEON, HasFullFP16] in {
  8457. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8458. V64, V64, vecshiftR16,
  8459. asm, ".4h", ".4h",
  8460. [(set (v4i16 V64:$Rd), (OpNode (v4f16 V64:$Rn), (i32 imm:$imm)))]> {
  8461. bits<4> imm;
  8462. let Inst{19-16} = imm;
  8463. }
  8464. def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
  8465. V128, V128, vecshiftR16,
  8466. asm, ".8h", ".8h",
  8467. [(set (v8i16 V128:$Rd), (OpNode (v8f16 V128:$Rn), (i32 imm:$imm)))]> {
  8468. bits<4> imm;
  8469. let Inst{19-16} = imm;
  8470. }
  8471. } // Predicates = [HasNEON, HasFullFP16]
  8472. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8473. V64, V64, vecshiftR32,
  8474. asm, ".2s", ".2s",
  8475. [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (i32 imm:$imm)))]> {
  8476. bits<5> imm;
  8477. let Inst{20-16} = imm;
  8478. }
  8479. def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
  8480. V128, V128, vecshiftR32,
  8481. asm, ".4s", ".4s",
  8482. [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (i32 imm:$imm)))]> {
  8483. bits<5> imm;
  8484. let Inst{20-16} = imm;
  8485. }
  8486. def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
  8487. V128, V128, vecshiftR64,
  8488. asm, ".2d", ".2d",
  8489. [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (i32 imm:$imm)))]> {
  8490. bits<6> imm;
  8491. let Inst{21-16} = imm;
  8492. }
  8493. }
  8494. multiclass SIMDVectorRShiftToFP<bit U, bits<5> opc, string asm,
  8495. Intrinsic OpNode> {
  8496. let Predicates = [HasNEON, HasFullFP16] in {
  8497. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8498. V64, V64, vecshiftR16,
  8499. asm, ".4h", ".4h",
  8500. [(set (v4f16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (i32 imm:$imm)))]> {
  8501. bits<4> imm;
  8502. let Inst{19-16} = imm;
  8503. }
  8504. def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
  8505. V128, V128, vecshiftR16,
  8506. asm, ".8h", ".8h",
  8507. [(set (v8f16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (i32 imm:$imm)))]> {
  8508. bits<4> imm;
  8509. let Inst{19-16} = imm;
  8510. }
  8511. } // Predicates = [HasNEON, HasFullFP16]
  8512. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8513. V64, V64, vecshiftR32,
  8514. asm, ".2s", ".2s",
  8515. [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (i32 imm:$imm)))]> {
  8516. bits<5> imm;
  8517. let Inst{20-16} = imm;
  8518. }
  8519. def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
  8520. V128, V128, vecshiftR32,
  8521. asm, ".4s", ".4s",
  8522. [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (i32 imm:$imm)))]> {
  8523. bits<5> imm;
  8524. let Inst{20-16} = imm;
  8525. }
  8526. def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
  8527. V128, V128, vecshiftR64,
  8528. asm, ".2d", ".2d",
  8529. [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (i32 imm:$imm)))]> {
  8530. bits<6> imm;
  8531. let Inst{21-16} = imm;
  8532. }
  8533. }
  8534. multiclass SIMDVectorRShiftNarrowBHS<bit U, bits<5> opc, string asm,
  8535. SDPatternOperator OpNode> {
  8536. def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
  8537. V64, V128, vecshiftR16Narrow,
  8538. asm, ".8b", ".8h",
  8539. [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn), vecshiftR16Narrow:$imm))]> {
  8540. bits<3> imm;
  8541. let Inst{18-16} = imm;
  8542. }
  8543. def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
  8544. V128, V128, vecshiftR16Narrow,
  8545. asm#"2", ".16b", ".8h", []> {
  8546. bits<3> imm;
  8547. let Inst{18-16} = imm;
  8548. let hasSideEffects = 0;
  8549. }
  8550. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8551. V64, V128, vecshiftR32Narrow,
  8552. asm, ".4h", ".4s",
  8553. [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn), vecshiftR32Narrow:$imm))]> {
  8554. bits<4> imm;
  8555. let Inst{19-16} = imm;
  8556. }
  8557. def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
  8558. V128, V128, vecshiftR32Narrow,
  8559. asm#"2", ".8h", ".4s", []> {
  8560. bits<4> imm;
  8561. let Inst{19-16} = imm;
  8562. let hasSideEffects = 0;
  8563. }
  8564. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8565. V64, V128, vecshiftR64Narrow,
  8566. asm, ".2s", ".2d",
  8567. [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn), vecshiftR64Narrow:$imm))]> {
  8568. bits<5> imm;
  8569. let Inst{20-16} = imm;
  8570. }
  8571. def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
  8572. V128, V128, vecshiftR64Narrow,
  8573. asm#"2", ".4s", ".2d", []> {
  8574. bits<5> imm;
  8575. let Inst{20-16} = imm;
  8576. let hasSideEffects = 0;
  8577. }
  8578. // TableGen doesn't like patters w/ INSERT_SUBREG on the instructions
  8579. // themselves, so put them here instead.
  8580. // Patterns involving what's effectively an insert high and a normal
  8581. // intrinsic, represented by CONCAT_VECTORS.
  8582. def : Pat<(concat_vectors (v8i8 V64:$Rd),(OpNode (v8i16 V128:$Rn),
  8583. vecshiftR16Narrow:$imm)),
  8584. (!cast<Instruction>(NAME # "v16i8_shift")
  8585. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  8586. V128:$Rn, vecshiftR16Narrow:$imm)>;
  8587. def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn),
  8588. vecshiftR32Narrow:$imm)),
  8589. (!cast<Instruction>(NAME # "v8i16_shift")
  8590. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  8591. V128:$Rn, vecshiftR32Narrow:$imm)>;
  8592. def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn),
  8593. vecshiftR64Narrow:$imm)),
  8594. (!cast<Instruction>(NAME # "v4i32_shift")
  8595. (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
  8596. V128:$Rn, vecshiftR64Narrow:$imm)>;
  8597. }
  8598. multiclass SIMDVectorLShiftBHSD<bit U, bits<5> opc, string asm,
  8599. SDPatternOperator OpNode> {
  8600. def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
  8601. V64, V64, vecshiftL8,
  8602. asm, ".8b", ".8b",
  8603. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
  8604. (i32 vecshiftL8:$imm)))]> {
  8605. bits<3> imm;
  8606. let Inst{18-16} = imm;
  8607. }
  8608. def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
  8609. V128, V128, vecshiftL8,
  8610. asm, ".16b", ".16b",
  8611. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
  8612. (i32 vecshiftL8:$imm)))]> {
  8613. bits<3> imm;
  8614. let Inst{18-16} = imm;
  8615. }
  8616. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8617. V64, V64, vecshiftL16,
  8618. asm, ".4h", ".4h",
  8619. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
  8620. (i32 vecshiftL16:$imm)))]> {
  8621. bits<4> imm;
  8622. let Inst{19-16} = imm;
  8623. }
  8624. def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
  8625. V128, V128, vecshiftL16,
  8626. asm, ".8h", ".8h",
  8627. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
  8628. (i32 vecshiftL16:$imm)))]> {
  8629. bits<4> imm;
  8630. let Inst{19-16} = imm;
  8631. }
  8632. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8633. V64, V64, vecshiftL32,
  8634. asm, ".2s", ".2s",
  8635. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
  8636. (i32 vecshiftL32:$imm)))]> {
  8637. bits<5> imm;
  8638. let Inst{20-16} = imm;
  8639. }
  8640. def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
  8641. V128, V128, vecshiftL32,
  8642. asm, ".4s", ".4s",
  8643. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
  8644. (i32 vecshiftL32:$imm)))]> {
  8645. bits<5> imm;
  8646. let Inst{20-16} = imm;
  8647. }
  8648. def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
  8649. V128, V128, vecshiftL64,
  8650. asm, ".2d", ".2d",
  8651. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
  8652. (i32 vecshiftL64:$imm)))]> {
  8653. bits<6> imm;
  8654. let Inst{21-16} = imm;
  8655. }
  8656. }
  8657. multiclass SIMDVectorRShiftBHSD<bit U, bits<5> opc, string asm,
  8658. SDPatternOperator OpNode> {
  8659. def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
  8660. V64, V64, vecshiftR8,
  8661. asm, ".8b", ".8b",
  8662. [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
  8663. (i32 vecshiftR8:$imm)))]> {
  8664. bits<3> imm;
  8665. let Inst{18-16} = imm;
  8666. }
  8667. def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
  8668. V128, V128, vecshiftR8,
  8669. asm, ".16b", ".16b",
  8670. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
  8671. (i32 vecshiftR8:$imm)))]> {
  8672. bits<3> imm;
  8673. let Inst{18-16} = imm;
  8674. }
  8675. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8676. V64, V64, vecshiftR16,
  8677. asm, ".4h", ".4h",
  8678. [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
  8679. (i32 vecshiftR16:$imm)))]> {
  8680. bits<4> imm;
  8681. let Inst{19-16} = imm;
  8682. }
  8683. def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
  8684. V128, V128, vecshiftR16,
  8685. asm, ".8h", ".8h",
  8686. [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
  8687. (i32 vecshiftR16:$imm)))]> {
  8688. bits<4> imm;
  8689. let Inst{19-16} = imm;
  8690. }
  8691. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8692. V64, V64, vecshiftR32,
  8693. asm, ".2s", ".2s",
  8694. [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
  8695. (i32 vecshiftR32:$imm)))]> {
  8696. bits<5> imm;
  8697. let Inst{20-16} = imm;
  8698. }
  8699. def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
  8700. V128, V128, vecshiftR32,
  8701. asm, ".4s", ".4s",
  8702. [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
  8703. (i32 vecshiftR32:$imm)))]> {
  8704. bits<5> imm;
  8705. let Inst{20-16} = imm;
  8706. }
  8707. def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
  8708. V128, V128, vecshiftR64,
  8709. asm, ".2d", ".2d",
  8710. [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
  8711. (i32 vecshiftR64:$imm)))]> {
  8712. bits<6> imm;
  8713. let Inst{21-16} = imm;
  8714. }
  8715. }
  8716. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  8717. multiclass SIMDVectorRShiftBHSDTied<bit U, bits<5> opc, string asm,
  8718. SDPatternOperator OpNode = null_frag> {
  8719. def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
  8720. V64, V64, vecshiftR8, asm, ".8b", ".8b",
  8721. [(set (v8i8 V64:$dst),
  8722. (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
  8723. (i32 vecshiftR8:$imm)))]> {
  8724. bits<3> imm;
  8725. let Inst{18-16} = imm;
  8726. }
  8727. def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
  8728. V128, V128, vecshiftR8, asm, ".16b", ".16b",
  8729. [(set (v16i8 V128:$dst),
  8730. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
  8731. (i32 vecshiftR8:$imm)))]> {
  8732. bits<3> imm;
  8733. let Inst{18-16} = imm;
  8734. }
  8735. def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
  8736. V64, V64, vecshiftR16, asm, ".4h", ".4h",
  8737. [(set (v4i16 V64:$dst),
  8738. (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
  8739. (i32 vecshiftR16:$imm)))]> {
  8740. bits<4> imm;
  8741. let Inst{19-16} = imm;
  8742. }
  8743. def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
  8744. V128, V128, vecshiftR16, asm, ".8h", ".8h",
  8745. [(set (v8i16 V128:$dst),
  8746. (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
  8747. (i32 vecshiftR16:$imm)))]> {
  8748. bits<4> imm;
  8749. let Inst{19-16} = imm;
  8750. }
  8751. def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
  8752. V64, V64, vecshiftR32, asm, ".2s", ".2s",
  8753. [(set (v2i32 V64:$dst),
  8754. (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
  8755. (i32 vecshiftR32:$imm)))]> {
  8756. bits<5> imm;
  8757. let Inst{20-16} = imm;
  8758. }
  8759. def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
  8760. V128, V128, vecshiftR32, asm, ".4s", ".4s",
  8761. [(set (v4i32 V128:$dst),
  8762. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
  8763. (i32 vecshiftR32:$imm)))]> {
  8764. bits<5> imm;
  8765. let Inst{20-16} = imm;
  8766. }
  8767. def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
  8768. V128, V128, vecshiftR64,
  8769. asm, ".2d", ".2d", [(set (v2i64 V128:$dst),
  8770. (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
  8771. (i32 vecshiftR64:$imm)))]> {
  8772. bits<6> imm;
  8773. let Inst{21-16} = imm;
  8774. }
  8775. }
  8776. multiclass SIMDVectorLShiftBHSDTied<bit U, bits<5> opc, string asm,
  8777. SDPatternOperator OpNode = null_frag> {
  8778. def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
  8779. V64, V64, vecshiftL8,
  8780. asm, ".8b", ".8b",
  8781. [(set (v8i8 V64:$dst),
  8782. (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
  8783. (i32 vecshiftL8:$imm)))]> {
  8784. bits<3> imm;
  8785. let Inst{18-16} = imm;
  8786. }
  8787. def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
  8788. V128, V128, vecshiftL8,
  8789. asm, ".16b", ".16b",
  8790. [(set (v16i8 V128:$dst),
  8791. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
  8792. (i32 vecshiftL8:$imm)))]> {
  8793. bits<3> imm;
  8794. let Inst{18-16} = imm;
  8795. }
  8796. def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
  8797. V64, V64, vecshiftL16,
  8798. asm, ".4h", ".4h",
  8799. [(set (v4i16 V64:$dst),
  8800. (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
  8801. (i32 vecshiftL16:$imm)))]> {
  8802. bits<4> imm;
  8803. let Inst{19-16} = imm;
  8804. }
  8805. def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
  8806. V128, V128, vecshiftL16,
  8807. asm, ".8h", ".8h",
  8808. [(set (v8i16 V128:$dst),
  8809. (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
  8810. (i32 vecshiftL16:$imm)))]> {
  8811. bits<4> imm;
  8812. let Inst{19-16} = imm;
  8813. }
  8814. def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
  8815. V64, V64, vecshiftL32,
  8816. asm, ".2s", ".2s",
  8817. [(set (v2i32 V64:$dst),
  8818. (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
  8819. (i32 vecshiftL32:$imm)))]> {
  8820. bits<5> imm;
  8821. let Inst{20-16} = imm;
  8822. }
  8823. def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
  8824. V128, V128, vecshiftL32,
  8825. asm, ".4s", ".4s",
  8826. [(set (v4i32 V128:$dst),
  8827. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
  8828. (i32 vecshiftL32:$imm)))]> {
  8829. bits<5> imm;
  8830. let Inst{20-16} = imm;
  8831. }
  8832. def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
  8833. V128, V128, vecshiftL64,
  8834. asm, ".2d", ".2d",
  8835. [(set (v2i64 V128:$dst),
  8836. (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
  8837. (i32 vecshiftL64:$imm)))]> {
  8838. bits<6> imm;
  8839. let Inst{21-16} = imm;
  8840. }
  8841. }
  8842. multiclass SIMDVectorLShiftLongBHSD<bit U, bits<5> opc, string asm,
  8843. SDPatternOperator OpNode> {
  8844. def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
  8845. V128, V64, vecshiftL8, asm, ".8h", ".8b",
  8846. [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), vecshiftL8:$imm))]> {
  8847. bits<3> imm;
  8848. let Inst{18-16} = imm;
  8849. }
  8850. def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
  8851. V128, V128, vecshiftL8,
  8852. asm#"2", ".8h", ".16b",
  8853. [(set (v8i16 V128:$Rd),
  8854. (OpNode (extract_high_v16i8 (v16i8 V128:$Rn)), vecshiftL8:$imm))]> {
  8855. bits<3> imm;
  8856. let Inst{18-16} = imm;
  8857. }
  8858. def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
  8859. V128, V64, vecshiftL16, asm, ".4s", ".4h",
  8860. [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), vecshiftL16:$imm))]> {
  8861. bits<4> imm;
  8862. let Inst{19-16} = imm;
  8863. }
  8864. def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
  8865. V128, V128, vecshiftL16,
  8866. asm#"2", ".4s", ".8h",
  8867. [(set (v4i32 V128:$Rd),
  8868. (OpNode (extract_high_v8i16 (v8i16 V128:$Rn)), vecshiftL16:$imm))]> {
  8869. bits<4> imm;
  8870. let Inst{19-16} = imm;
  8871. }
  8872. def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
  8873. V128, V64, vecshiftL32, asm, ".2d", ".2s",
  8874. [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), vecshiftL32:$imm))]> {
  8875. bits<5> imm;
  8876. let Inst{20-16} = imm;
  8877. }
  8878. def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
  8879. V128, V128, vecshiftL32,
  8880. asm#"2", ".2d", ".4s",
  8881. [(set (v2i64 V128:$Rd),
  8882. (OpNode (extract_high_v4i32 (v4i32 V128:$Rn)), vecshiftL32:$imm))]> {
  8883. bits<5> imm;
  8884. let Inst{20-16} = imm;
  8885. }
  8886. }
  8887. //---
  8888. // Vector load/store
  8889. //---
  8890. // SIMD ldX/stX no-index memory references don't allow the optional
  8891. // ", #0" constant and handle post-indexing explicitly, so we use
  8892. // a more specialized parse method for them. Otherwise, it's the same as
  8893. // the general GPR64sp handling.
  8894. class BaseSIMDLdSt<bit Q, bit L, bits<4> opcode, bits<2> size,
  8895. string asm, dag oops, dag iops, list<dag> pattern>
  8896. : I<oops, iops, asm, "\t$Vt, [$Rn]", "", pattern> {
  8897. bits<5> Vt;
  8898. bits<5> Rn;
  8899. let Inst{31} = 0;
  8900. let Inst{30} = Q;
  8901. let Inst{29-23} = 0b0011000;
  8902. let Inst{22} = L;
  8903. let Inst{21-16} = 0b000000;
  8904. let Inst{15-12} = opcode;
  8905. let Inst{11-10} = size;
  8906. let Inst{9-5} = Rn;
  8907. let Inst{4-0} = Vt;
  8908. }
  8909. class BaseSIMDLdStPost<bit Q, bit L, bits<4> opcode, bits<2> size,
  8910. string asm, dag oops, dag iops>
  8911. : I<oops, iops, asm, "\t$Vt, [$Rn], $Xm", "$Rn = $wback", []> {
  8912. bits<5> Vt;
  8913. bits<5> Rn;
  8914. bits<5> Xm;
  8915. let Inst{31} = 0;
  8916. let Inst{30} = Q;
  8917. let Inst{29-23} = 0b0011001;
  8918. let Inst{22} = L;
  8919. let Inst{21} = 0;
  8920. let Inst{20-16} = Xm;
  8921. let Inst{15-12} = opcode;
  8922. let Inst{11-10} = size;
  8923. let Inst{9-5} = Rn;
  8924. let Inst{4-0} = Vt;
  8925. }
  8926. // The immediate form of AdvSIMD post-indexed addressing is encoded with
  8927. // register post-index addressing from the zero register.
  8928. multiclass SIMDLdStAliases<string BaseName, string asm, string layout, string Count,
  8929. int Offset, int Size> {
  8930. // E.g. "ld1 { v0.8b, v1.8b }, [x1], #16"
  8931. // "ld1\t$Vt, [$Rn], #16"
  8932. // may get mapped to
  8933. // (LD1Twov8b_POST VecListTwo8b:$Vt, GPR64sp:$Rn, XZR)
  8934. def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
  8935. (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
  8936. GPR64sp:$Rn,
  8937. !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
  8938. XZR), 1>;
  8939. // E.g. "ld1.8b { v0, v1 }, [x1], #16"
  8940. // "ld1.8b\t$Vt, [$Rn], #16"
  8941. // may get mapped to
  8942. // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, XZR)
  8943. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
  8944. (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
  8945. GPR64sp:$Rn,
  8946. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  8947. XZR), 0>;
  8948. // E.g. "ld1.8b { v0, v1 }, [x1]"
  8949. // "ld1\t$Vt, [$Rn]"
  8950. // may get mapped to
  8951. // (LD1Twov8b VecListTwo64:$Vt, GPR64sp:$Rn)
  8952. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
  8953. (!cast<Instruction>(BaseName # Count # "v" # layout)
  8954. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  8955. GPR64sp:$Rn), 0>;
  8956. // E.g. "ld1.8b { v0, v1 }, [x1], x2"
  8957. // "ld1\t$Vt, [$Rn], $Xm"
  8958. // may get mapped to
  8959. // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, GPR64pi8:$Xm)
  8960. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
  8961. (!cast<Instruction>(BaseName # Count # "v" # layout # "_POST")
  8962. GPR64sp:$Rn,
  8963. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  8964. !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
  8965. }
  8966. multiclass BaseSIMDLdN<string BaseName, string Count, string asm, string veclist,
  8967. int Offset128, int Offset64, bits<4> opcode> {
  8968. let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
  8969. def v16b: BaseSIMDLdSt<1, 1, opcode, 0b00, asm,
  8970. (outs !cast<RegisterOperand>(veclist # "16b"):$Vt),
  8971. (ins GPR64sp:$Rn), []>;
  8972. def v8h : BaseSIMDLdSt<1, 1, opcode, 0b01, asm,
  8973. (outs !cast<RegisterOperand>(veclist # "8h"):$Vt),
  8974. (ins GPR64sp:$Rn), []>;
  8975. def v4s : BaseSIMDLdSt<1, 1, opcode, 0b10, asm,
  8976. (outs !cast<RegisterOperand>(veclist # "4s"):$Vt),
  8977. (ins GPR64sp:$Rn), []>;
  8978. def v2d : BaseSIMDLdSt<1, 1, opcode, 0b11, asm,
  8979. (outs !cast<RegisterOperand>(veclist # "2d"):$Vt),
  8980. (ins GPR64sp:$Rn), []>;
  8981. def v8b : BaseSIMDLdSt<0, 1, opcode, 0b00, asm,
  8982. (outs !cast<RegisterOperand>(veclist # "8b"):$Vt),
  8983. (ins GPR64sp:$Rn), []>;
  8984. def v4h : BaseSIMDLdSt<0, 1, opcode, 0b01, asm,
  8985. (outs !cast<RegisterOperand>(veclist # "4h"):$Vt),
  8986. (ins GPR64sp:$Rn), []>;
  8987. def v2s : BaseSIMDLdSt<0, 1, opcode, 0b10, asm,
  8988. (outs !cast<RegisterOperand>(veclist # "2s"):$Vt),
  8989. (ins GPR64sp:$Rn), []>;
  8990. def v16b_POST: BaseSIMDLdStPost<1, 1, opcode, 0b00, asm,
  8991. (outs GPR64sp:$wback,
  8992. !cast<RegisterOperand>(veclist # "16b"):$Vt),
  8993. (ins GPR64sp:$Rn,
  8994. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  8995. def v8h_POST : BaseSIMDLdStPost<1, 1, opcode, 0b01, asm,
  8996. (outs GPR64sp:$wback,
  8997. !cast<RegisterOperand>(veclist # "8h"):$Vt),
  8998. (ins GPR64sp:$Rn,
  8999. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9000. def v4s_POST : BaseSIMDLdStPost<1, 1, opcode, 0b10, asm,
  9001. (outs GPR64sp:$wback,
  9002. !cast<RegisterOperand>(veclist # "4s"):$Vt),
  9003. (ins GPR64sp:$Rn,
  9004. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9005. def v2d_POST : BaseSIMDLdStPost<1, 1, opcode, 0b11, asm,
  9006. (outs GPR64sp:$wback,
  9007. !cast<RegisterOperand>(veclist # "2d"):$Vt),
  9008. (ins GPR64sp:$Rn,
  9009. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9010. def v8b_POST : BaseSIMDLdStPost<0, 1, opcode, 0b00, asm,
  9011. (outs GPR64sp:$wback,
  9012. !cast<RegisterOperand>(veclist # "8b"):$Vt),
  9013. (ins GPR64sp:$Rn,
  9014. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9015. def v4h_POST : BaseSIMDLdStPost<0, 1, opcode, 0b01, asm,
  9016. (outs GPR64sp:$wback,
  9017. !cast<RegisterOperand>(veclist # "4h"):$Vt),
  9018. (ins GPR64sp:$Rn,
  9019. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9020. def v2s_POST : BaseSIMDLdStPost<0, 1, opcode, 0b10, asm,
  9021. (outs GPR64sp:$wback,
  9022. !cast<RegisterOperand>(veclist # "2s"):$Vt),
  9023. (ins GPR64sp:$Rn,
  9024. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9025. }
  9026. defm : SIMDLdStAliases<BaseName, asm, "16b", Count, Offset128, 128>;
  9027. defm : SIMDLdStAliases<BaseName, asm, "8h", Count, Offset128, 128>;
  9028. defm : SIMDLdStAliases<BaseName, asm, "4s", Count, Offset128, 128>;
  9029. defm : SIMDLdStAliases<BaseName, asm, "2d", Count, Offset128, 128>;
  9030. defm : SIMDLdStAliases<BaseName, asm, "8b", Count, Offset64, 64>;
  9031. defm : SIMDLdStAliases<BaseName, asm, "4h", Count, Offset64, 64>;
  9032. defm : SIMDLdStAliases<BaseName, asm, "2s", Count, Offset64, 64>;
  9033. }
  9034. // Only ld1/st1 has a v1d version.
  9035. multiclass BaseSIMDStN<string BaseName, string Count, string asm, string veclist,
  9036. int Offset128, int Offset64, bits<4> opcode> {
  9037. let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in {
  9038. def v16b : BaseSIMDLdSt<1, 0, opcode, 0b00, asm, (outs),
  9039. (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
  9040. GPR64sp:$Rn), []>;
  9041. def v8h : BaseSIMDLdSt<1, 0, opcode, 0b01, asm, (outs),
  9042. (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
  9043. GPR64sp:$Rn), []>;
  9044. def v4s : BaseSIMDLdSt<1, 0, opcode, 0b10, asm, (outs),
  9045. (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
  9046. GPR64sp:$Rn), []>;
  9047. def v2d : BaseSIMDLdSt<1, 0, opcode, 0b11, asm, (outs),
  9048. (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
  9049. GPR64sp:$Rn), []>;
  9050. def v8b : BaseSIMDLdSt<0, 0, opcode, 0b00, asm, (outs),
  9051. (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
  9052. GPR64sp:$Rn), []>;
  9053. def v4h : BaseSIMDLdSt<0, 0, opcode, 0b01, asm, (outs),
  9054. (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
  9055. GPR64sp:$Rn), []>;
  9056. def v2s : BaseSIMDLdSt<0, 0, opcode, 0b10, asm, (outs),
  9057. (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
  9058. GPR64sp:$Rn), []>;
  9059. def v16b_POST : BaseSIMDLdStPost<1, 0, opcode, 0b00, asm,
  9060. (outs GPR64sp:$wback),
  9061. (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
  9062. GPR64sp:$Rn,
  9063. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9064. def v8h_POST : BaseSIMDLdStPost<1, 0, opcode, 0b01, asm,
  9065. (outs GPR64sp:$wback),
  9066. (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
  9067. GPR64sp:$Rn,
  9068. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9069. def v4s_POST : BaseSIMDLdStPost<1, 0, opcode, 0b10, asm,
  9070. (outs GPR64sp:$wback),
  9071. (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
  9072. GPR64sp:$Rn,
  9073. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9074. def v2d_POST : BaseSIMDLdStPost<1, 0, opcode, 0b11, asm,
  9075. (outs GPR64sp:$wback),
  9076. (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
  9077. GPR64sp:$Rn,
  9078. !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
  9079. def v8b_POST : BaseSIMDLdStPost<0, 0, opcode, 0b00, asm,
  9080. (outs GPR64sp:$wback),
  9081. (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
  9082. GPR64sp:$Rn,
  9083. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9084. def v4h_POST : BaseSIMDLdStPost<0, 0, opcode, 0b01, asm,
  9085. (outs GPR64sp:$wback),
  9086. (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
  9087. GPR64sp:$Rn,
  9088. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9089. def v2s_POST : BaseSIMDLdStPost<0, 0, opcode, 0b10, asm,
  9090. (outs GPR64sp:$wback),
  9091. (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
  9092. GPR64sp:$Rn,
  9093. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9094. }
  9095. defm : SIMDLdStAliases<BaseName, asm, "16b", Count, Offset128, 128>;
  9096. defm : SIMDLdStAliases<BaseName, asm, "8h", Count, Offset128, 128>;
  9097. defm : SIMDLdStAliases<BaseName, asm, "4s", Count, Offset128, 128>;
  9098. defm : SIMDLdStAliases<BaseName, asm, "2d", Count, Offset128, 128>;
  9099. defm : SIMDLdStAliases<BaseName, asm, "8b", Count, Offset64, 64>;
  9100. defm : SIMDLdStAliases<BaseName, asm, "4h", Count, Offset64, 64>;
  9101. defm : SIMDLdStAliases<BaseName, asm, "2s", Count, Offset64, 64>;
  9102. }
  9103. multiclass BaseSIMDLd1<string BaseName, string Count, string asm, string veclist,
  9104. int Offset128, int Offset64, bits<4> opcode>
  9105. : BaseSIMDLdN<BaseName, Count, asm, veclist, Offset128, Offset64, opcode> {
  9106. // LD1 instructions have extra "1d" variants.
  9107. let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
  9108. def v1d : BaseSIMDLdSt<0, 1, opcode, 0b11, asm,
  9109. (outs !cast<RegisterOperand>(veclist # "1d"):$Vt),
  9110. (ins GPR64sp:$Rn), []>;
  9111. def v1d_POST : BaseSIMDLdStPost<0, 1, opcode, 0b11, asm,
  9112. (outs GPR64sp:$wback,
  9113. !cast<RegisterOperand>(veclist # "1d"):$Vt),
  9114. (ins GPR64sp:$Rn,
  9115. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9116. }
  9117. defm : SIMDLdStAliases<BaseName, asm, "1d", Count, Offset64, 64>;
  9118. }
  9119. multiclass BaseSIMDSt1<string BaseName, string Count, string asm, string veclist,
  9120. int Offset128, int Offset64, bits<4> opcode>
  9121. : BaseSIMDStN<BaseName, Count, asm, veclist, Offset128, Offset64, opcode> {
  9122. // ST1 instructions have extra "1d" variants.
  9123. let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
  9124. def v1d : BaseSIMDLdSt<0, 0, opcode, 0b11, asm, (outs),
  9125. (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
  9126. GPR64sp:$Rn), []>;
  9127. def v1d_POST : BaseSIMDLdStPost<0, 0, opcode, 0b11, asm,
  9128. (outs GPR64sp:$wback),
  9129. (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
  9130. GPR64sp:$Rn,
  9131. !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
  9132. }
  9133. defm : SIMDLdStAliases<BaseName, asm, "1d", Count, Offset64, 64>;
  9134. }
  9135. multiclass SIMDLd1Multiple<string asm> {
  9136. defm One : BaseSIMDLd1<NAME, "One", asm, "VecListOne", 16, 8, 0b0111>;
  9137. defm Two : BaseSIMDLd1<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1010>;
  9138. defm Three : BaseSIMDLd1<NAME, "Three", asm, "VecListThree", 48, 24, 0b0110>;
  9139. defm Four : BaseSIMDLd1<NAME, "Four", asm, "VecListFour", 64, 32, 0b0010>;
  9140. }
  9141. multiclass SIMDSt1Multiple<string asm> {
  9142. defm One : BaseSIMDSt1<NAME, "One", asm, "VecListOne", 16, 8, 0b0111>;
  9143. defm Two : BaseSIMDSt1<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1010>;
  9144. defm Three : BaseSIMDSt1<NAME, "Three", asm, "VecListThree", 48, 24, 0b0110>;
  9145. defm Four : BaseSIMDSt1<NAME, "Four", asm, "VecListFour", 64, 32, 0b0010>;
  9146. }
  9147. multiclass SIMDLd2Multiple<string asm> {
  9148. defm Two : BaseSIMDLdN<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1000>;
  9149. }
  9150. multiclass SIMDSt2Multiple<string asm> {
  9151. defm Two : BaseSIMDStN<NAME, "Two", asm, "VecListTwo", 32, 16, 0b1000>;
  9152. }
  9153. multiclass SIMDLd3Multiple<string asm> {
  9154. defm Three : BaseSIMDLdN<NAME, "Three", asm, "VecListThree", 48, 24, 0b0100>;
  9155. }
  9156. multiclass SIMDSt3Multiple<string asm> {
  9157. defm Three : BaseSIMDStN<NAME, "Three", asm, "VecListThree", 48, 24, 0b0100>;
  9158. }
  9159. multiclass SIMDLd4Multiple<string asm> {
  9160. defm Four : BaseSIMDLdN<NAME, "Four", asm, "VecListFour", 64, 32, 0b0000>;
  9161. }
  9162. multiclass SIMDSt4Multiple<string asm> {
  9163. defm Four : BaseSIMDStN<NAME, "Four", asm, "VecListFour", 64, 32, 0b0000>;
  9164. }
  9165. //---
  9166. // AdvSIMD Load/store single-element
  9167. //---
  9168. class BaseSIMDLdStSingle<bit L, bit R, bits<3> opcode,
  9169. string asm, string operands, string cst,
  9170. dag oops, dag iops, list<dag> pattern>
  9171. : I<oops, iops, asm, operands, cst, pattern> {
  9172. bits<5> Vt;
  9173. bits<5> Rn;
  9174. let Inst{31} = 0;
  9175. let Inst{29-24} = 0b001101;
  9176. let Inst{22} = L;
  9177. let Inst{21} = R;
  9178. let Inst{15-13} = opcode;
  9179. let Inst{9-5} = Rn;
  9180. let Inst{4-0} = Vt;
  9181. }
  9182. class BaseSIMDLdStSingleTied<bit L, bit R, bits<3> opcode,
  9183. string asm, string operands, string cst,
  9184. dag oops, dag iops, list<dag> pattern>
  9185. : I<oops, iops, asm, operands, "$Vt = $dst," # cst, pattern> {
  9186. bits<5> Vt;
  9187. bits<5> Rn;
  9188. let Inst{31} = 0;
  9189. let Inst{29-24} = 0b001101;
  9190. let Inst{22} = L;
  9191. let Inst{21} = R;
  9192. let Inst{15-13} = opcode;
  9193. let Inst{9-5} = Rn;
  9194. let Inst{4-0} = Vt;
  9195. }
  9196. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9197. class BaseSIMDLdR<bit Q, bit R, bits<3> opcode, bit S, bits<2> size, string asm,
  9198. DAGOperand listtype>
  9199. : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn]", "",
  9200. (outs listtype:$Vt), (ins GPR64sp:$Rn),
  9201. []> {
  9202. let Inst{30} = Q;
  9203. let Inst{23} = 0;
  9204. let Inst{20-16} = 0b00000;
  9205. let Inst{12} = S;
  9206. let Inst{11-10} = size;
  9207. }
  9208. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9209. class BaseSIMDLdRPost<bit Q, bit R, bits<3> opcode, bit S, bits<2> size,
  9210. string asm, DAGOperand listtype, DAGOperand GPR64pi>
  9211. : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn], $Xm",
  9212. "$Rn = $wback",
  9213. (outs GPR64sp:$wback, listtype:$Vt),
  9214. (ins GPR64sp:$Rn, GPR64pi:$Xm), []> {
  9215. bits<5> Xm;
  9216. let Inst{30} = Q;
  9217. let Inst{23} = 1;
  9218. let Inst{20-16} = Xm;
  9219. let Inst{12} = S;
  9220. let Inst{11-10} = size;
  9221. }
  9222. multiclass SIMDLdrAliases<string BaseName, string asm, string layout, string Count,
  9223. int Offset, int Size> {
  9224. // E.g. "ld1r { v0.8b }, [x1], #1"
  9225. // "ld1r.8b\t$Vt, [$Rn], #1"
  9226. // may get mapped to
  9227. // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
  9228. def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
  9229. (!cast<Instruction>(BaseName # "v" # layout # "_POST")
  9230. GPR64sp:$Rn,
  9231. !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
  9232. XZR), 1>;
  9233. // E.g. "ld1r.8b { v0 }, [x1], #1"
  9234. // "ld1r.8b\t$Vt, [$Rn], #1"
  9235. // may get mapped to
  9236. // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
  9237. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
  9238. (!cast<Instruction>(BaseName # "v" # layout # "_POST")
  9239. GPR64sp:$Rn,
  9240. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  9241. XZR), 0>;
  9242. // E.g. "ld1r.8b { v0 }, [x1]"
  9243. // "ld1r.8b\t$Vt, [$Rn]"
  9244. // may get mapped to
  9245. // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
  9246. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
  9247. (!cast<Instruction>(BaseName # "v" # layout)
  9248. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  9249. GPR64sp:$Rn), 0>;
  9250. // E.g. "ld1r.8b { v0 }, [x1], x2"
  9251. // "ld1r.8b\t$Vt, [$Rn], $Xm"
  9252. // may get mapped to
  9253. // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
  9254. def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
  9255. (!cast<Instruction>(BaseName # "v" # layout # "_POST")
  9256. GPR64sp:$Rn,
  9257. !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
  9258. !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
  9259. }
  9260. multiclass SIMDLdR<bit R, bits<3> opcode, bit S, string asm, string Count,
  9261. int Offset1, int Offset2, int Offset4, int Offset8> {
  9262. def v8b : BaseSIMDLdR<0, R, opcode, S, 0b00, asm,
  9263. !cast<DAGOperand>("VecList" # Count # "8b")>;
  9264. def v16b: BaseSIMDLdR<1, R, opcode, S, 0b00, asm,
  9265. !cast<DAGOperand>("VecList" # Count #"16b")>;
  9266. def v4h : BaseSIMDLdR<0, R, opcode, S, 0b01, asm,
  9267. !cast<DAGOperand>("VecList" # Count #"4h")>;
  9268. def v8h : BaseSIMDLdR<1, R, opcode, S, 0b01, asm,
  9269. !cast<DAGOperand>("VecList" # Count #"8h")>;
  9270. def v2s : BaseSIMDLdR<0, R, opcode, S, 0b10, asm,
  9271. !cast<DAGOperand>("VecList" # Count #"2s")>;
  9272. def v4s : BaseSIMDLdR<1, R, opcode, S, 0b10, asm,
  9273. !cast<DAGOperand>("VecList" # Count #"4s")>;
  9274. def v1d : BaseSIMDLdR<0, R, opcode, S, 0b11, asm,
  9275. !cast<DAGOperand>("VecList" # Count #"1d")>;
  9276. def v2d : BaseSIMDLdR<1, R, opcode, S, 0b11, asm,
  9277. !cast<DAGOperand>("VecList" # Count #"2d")>;
  9278. def v8b_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b00, asm,
  9279. !cast<DAGOperand>("VecList" # Count # "8b"),
  9280. !cast<DAGOperand>("GPR64pi" # Offset1)>;
  9281. def v16b_POST: BaseSIMDLdRPost<1, R, opcode, S, 0b00, asm,
  9282. !cast<DAGOperand>("VecList" # Count # "16b"),
  9283. !cast<DAGOperand>("GPR64pi" # Offset1)>;
  9284. def v4h_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b01, asm,
  9285. !cast<DAGOperand>("VecList" # Count # "4h"),
  9286. !cast<DAGOperand>("GPR64pi" # Offset2)>;
  9287. def v8h_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b01, asm,
  9288. !cast<DAGOperand>("VecList" # Count # "8h"),
  9289. !cast<DAGOperand>("GPR64pi" # Offset2)>;
  9290. def v2s_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b10, asm,
  9291. !cast<DAGOperand>("VecList" # Count # "2s"),
  9292. !cast<DAGOperand>("GPR64pi" # Offset4)>;
  9293. def v4s_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b10, asm,
  9294. !cast<DAGOperand>("VecList" # Count # "4s"),
  9295. !cast<DAGOperand>("GPR64pi" # Offset4)>;
  9296. def v1d_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b11, asm,
  9297. !cast<DAGOperand>("VecList" # Count # "1d"),
  9298. !cast<DAGOperand>("GPR64pi" # Offset8)>;
  9299. def v2d_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b11, asm,
  9300. !cast<DAGOperand>("VecList" # Count # "2d"),
  9301. !cast<DAGOperand>("GPR64pi" # Offset8)>;
  9302. defm : SIMDLdrAliases<NAME, asm, "8b", Count, Offset1, 64>;
  9303. defm : SIMDLdrAliases<NAME, asm, "16b", Count, Offset1, 128>;
  9304. defm : SIMDLdrAliases<NAME, asm, "4h", Count, Offset2, 64>;
  9305. defm : SIMDLdrAliases<NAME, asm, "8h", Count, Offset2, 128>;
  9306. defm : SIMDLdrAliases<NAME, asm, "2s", Count, Offset4, 64>;
  9307. defm : SIMDLdrAliases<NAME, asm, "4s", Count, Offset4, 128>;
  9308. defm : SIMDLdrAliases<NAME, asm, "1d", Count, Offset8, 64>;
  9309. defm : SIMDLdrAliases<NAME, asm, "2d", Count, Offset8, 128>;
  9310. }
  9311. class SIMDLdStSingleB<bit L, bit R, bits<3> opcode, string asm,
  9312. dag oops, dag iops, list<dag> pattern>
  9313. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
  9314. pattern> {
  9315. // idx encoded in Q:S:size fields.
  9316. bits<4> idx;
  9317. let Inst{30} = idx{3};
  9318. let Inst{23} = 0;
  9319. let Inst{20-16} = 0b00000;
  9320. let Inst{12} = idx{2};
  9321. let Inst{11-10} = idx{1-0};
  9322. }
  9323. class SIMDLdStSingleBTied<bit L, bit R, bits<3> opcode, string asm,
  9324. dag oops, dag iops, list<dag> pattern>
  9325. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
  9326. oops, iops, pattern> {
  9327. // idx encoded in Q:S:size fields.
  9328. bits<4> idx;
  9329. let Inst{30} = idx{3};
  9330. let Inst{23} = 0;
  9331. let Inst{20-16} = 0b00000;
  9332. let Inst{12} = idx{2};
  9333. let Inst{11-10} = idx{1-0};
  9334. }
  9335. class SIMDLdStSingleBPost<bit L, bit R, bits<3> opcode, string asm,
  9336. dag oops, dag iops>
  9337. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9338. "$Rn = $wback", oops, iops, []> {
  9339. // idx encoded in Q:S:size fields.
  9340. bits<4> idx;
  9341. bits<5> Xm;
  9342. let Inst{30} = idx{3};
  9343. let Inst{23} = 1;
  9344. let Inst{20-16} = Xm;
  9345. let Inst{12} = idx{2};
  9346. let Inst{11-10} = idx{1-0};
  9347. }
  9348. class SIMDLdStSingleBTiedPost<bit L, bit R, bits<3> opcode, string asm,
  9349. dag oops, dag iops>
  9350. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9351. "$Rn = $wback", oops, iops, []> {
  9352. // idx encoded in Q:S:size fields.
  9353. bits<4> idx;
  9354. bits<5> Xm;
  9355. let Inst{30} = idx{3};
  9356. let Inst{23} = 1;
  9357. let Inst{20-16} = Xm;
  9358. let Inst{12} = idx{2};
  9359. let Inst{11-10} = idx{1-0};
  9360. }
  9361. class SIMDLdStSingleH<bit L, bit R, bits<3> opcode, bit size, string asm,
  9362. dag oops, dag iops, list<dag> pattern>
  9363. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
  9364. pattern> {
  9365. // idx encoded in Q:S:size<1> fields.
  9366. bits<3> idx;
  9367. let Inst{30} = idx{2};
  9368. let Inst{23} = 0;
  9369. let Inst{20-16} = 0b00000;
  9370. let Inst{12} = idx{1};
  9371. let Inst{11} = idx{0};
  9372. let Inst{10} = size;
  9373. }
  9374. class SIMDLdStSingleHTied<bit L, bit R, bits<3> opcode, bit size, string asm,
  9375. dag oops, dag iops, list<dag> pattern>
  9376. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
  9377. oops, iops, pattern> {
  9378. // idx encoded in Q:S:size<1> fields.
  9379. bits<3> idx;
  9380. let Inst{30} = idx{2};
  9381. let Inst{23} = 0;
  9382. let Inst{20-16} = 0b00000;
  9383. let Inst{12} = idx{1};
  9384. let Inst{11} = idx{0};
  9385. let Inst{10} = size;
  9386. }
  9387. class SIMDLdStSingleHPost<bit L, bit R, bits<3> opcode, bit size, string asm,
  9388. dag oops, dag iops>
  9389. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9390. "$Rn = $wback", oops, iops, []> {
  9391. // idx encoded in Q:S:size<1> fields.
  9392. bits<3> idx;
  9393. bits<5> Xm;
  9394. let Inst{30} = idx{2};
  9395. let Inst{23} = 1;
  9396. let Inst{20-16} = Xm;
  9397. let Inst{12} = idx{1};
  9398. let Inst{11} = idx{0};
  9399. let Inst{10} = size;
  9400. }
  9401. class SIMDLdStSingleHTiedPost<bit L, bit R, bits<3> opcode, bit size, string asm,
  9402. dag oops, dag iops>
  9403. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9404. "$Rn = $wback", oops, iops, []> {
  9405. // idx encoded in Q:S:size<1> fields.
  9406. bits<3> idx;
  9407. bits<5> Xm;
  9408. let Inst{30} = idx{2};
  9409. let Inst{23} = 1;
  9410. let Inst{20-16} = Xm;
  9411. let Inst{12} = idx{1};
  9412. let Inst{11} = idx{0};
  9413. let Inst{10} = size;
  9414. }
  9415. class SIMDLdStSingleS<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
  9416. dag oops, dag iops, list<dag> pattern>
  9417. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
  9418. pattern> {
  9419. // idx encoded in Q:S fields.
  9420. bits<2> idx;
  9421. let Inst{30} = idx{1};
  9422. let Inst{23} = 0;
  9423. let Inst{20-16} = 0b00000;
  9424. let Inst{12} = idx{0};
  9425. let Inst{11-10} = size;
  9426. }
  9427. class SIMDLdStSingleSTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
  9428. dag oops, dag iops, list<dag> pattern>
  9429. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
  9430. oops, iops, pattern> {
  9431. // idx encoded in Q:S fields.
  9432. bits<2> idx;
  9433. let Inst{30} = idx{1};
  9434. let Inst{23} = 0;
  9435. let Inst{20-16} = 0b00000;
  9436. let Inst{12} = idx{0};
  9437. let Inst{11-10} = size;
  9438. }
  9439. class SIMDLdStSingleSPost<bit L, bit R, bits<3> opcode, bits<2> size,
  9440. string asm, dag oops, dag iops>
  9441. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9442. "$Rn = $wback", oops, iops, []> {
  9443. // idx encoded in Q:S fields.
  9444. bits<2> idx;
  9445. bits<5> Xm;
  9446. let Inst{30} = idx{1};
  9447. let Inst{23} = 1;
  9448. let Inst{20-16} = Xm;
  9449. let Inst{12} = idx{0};
  9450. let Inst{11-10} = size;
  9451. }
  9452. class SIMDLdStSingleSTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
  9453. string asm, dag oops, dag iops>
  9454. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9455. "$Rn = $wback", oops, iops, []> {
  9456. // idx encoded in Q:S fields.
  9457. bits<2> idx;
  9458. bits<5> Xm;
  9459. let Inst{30} = idx{1};
  9460. let Inst{23} = 1;
  9461. let Inst{20-16} = Xm;
  9462. let Inst{12} = idx{0};
  9463. let Inst{11-10} = size;
  9464. }
  9465. class SIMDLdStSingleD<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
  9466. dag oops, dag iops, list<dag> pattern>
  9467. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
  9468. pattern> {
  9469. // idx encoded in Q field.
  9470. bits<1> idx;
  9471. let Inst{30} = idx;
  9472. let Inst{23} = 0;
  9473. let Inst{20-16} = 0b00000;
  9474. let Inst{12} = 0;
  9475. let Inst{11-10} = size;
  9476. }
  9477. class SIMDLdStSingleDTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
  9478. dag oops, dag iops, list<dag> pattern>
  9479. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
  9480. oops, iops, pattern> {
  9481. // idx encoded in Q field.
  9482. bits<1> idx;
  9483. let Inst{30} = idx;
  9484. let Inst{23} = 0;
  9485. let Inst{20-16} = 0b00000;
  9486. let Inst{12} = 0;
  9487. let Inst{11-10} = size;
  9488. }
  9489. class SIMDLdStSingleDPost<bit L, bit R, bits<3> opcode, bits<2> size,
  9490. string asm, dag oops, dag iops>
  9491. : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9492. "$Rn = $wback", oops, iops, []> {
  9493. // idx encoded in Q field.
  9494. bits<1> idx;
  9495. bits<5> Xm;
  9496. let Inst{30} = idx;
  9497. let Inst{23} = 1;
  9498. let Inst{20-16} = Xm;
  9499. let Inst{12} = 0;
  9500. let Inst{11-10} = size;
  9501. }
  9502. class SIMDLdStSingleDTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
  9503. string asm, dag oops, dag iops>
  9504. : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
  9505. "$Rn = $wback", oops, iops, []> {
  9506. // idx encoded in Q field.
  9507. bits<1> idx;
  9508. bits<5> Xm;
  9509. let Inst{30} = idx;
  9510. let Inst{23} = 1;
  9511. let Inst{20-16} = Xm;
  9512. let Inst{12} = 0;
  9513. let Inst{11-10} = size;
  9514. }
  9515. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9516. multiclass SIMDLdSingleBTied<bit R, bits<3> opcode, string asm,
  9517. RegisterOperand listtype,
  9518. RegisterOperand GPR64pi> {
  9519. def i8 : SIMDLdStSingleBTied<1, R, opcode, asm,
  9520. (outs listtype:$dst),
  9521. (ins listtype:$Vt, VectorIndexB:$idx,
  9522. GPR64sp:$Rn), []>;
  9523. def i8_POST : SIMDLdStSingleBTiedPost<1, R, opcode, asm,
  9524. (outs GPR64sp:$wback, listtype:$dst),
  9525. (ins listtype:$Vt, VectorIndexB:$idx,
  9526. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9527. }
  9528. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9529. multiclass SIMDLdSingleHTied<bit R, bits<3> opcode, bit size, string asm,
  9530. RegisterOperand listtype,
  9531. RegisterOperand GPR64pi> {
  9532. def i16 : SIMDLdStSingleHTied<1, R, opcode, size, asm,
  9533. (outs listtype:$dst),
  9534. (ins listtype:$Vt, VectorIndexH:$idx,
  9535. GPR64sp:$Rn), []>;
  9536. def i16_POST : SIMDLdStSingleHTiedPost<1, R, opcode, size, asm,
  9537. (outs GPR64sp:$wback, listtype:$dst),
  9538. (ins listtype:$Vt, VectorIndexH:$idx,
  9539. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9540. }
  9541. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9542. multiclass SIMDLdSingleSTied<bit R, bits<3> opcode, bits<2> size,string asm,
  9543. RegisterOperand listtype,
  9544. RegisterOperand GPR64pi> {
  9545. def i32 : SIMDLdStSingleSTied<1, R, opcode, size, asm,
  9546. (outs listtype:$dst),
  9547. (ins listtype:$Vt, VectorIndexS:$idx,
  9548. GPR64sp:$Rn), []>;
  9549. def i32_POST : SIMDLdStSingleSTiedPost<1, R, opcode, size, asm,
  9550. (outs GPR64sp:$wback, listtype:$dst),
  9551. (ins listtype:$Vt, VectorIndexS:$idx,
  9552. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9553. }
  9554. let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
  9555. multiclass SIMDLdSingleDTied<bit R, bits<3> opcode, bits<2> size, string asm,
  9556. RegisterOperand listtype, RegisterOperand GPR64pi> {
  9557. def i64 : SIMDLdStSingleDTied<1, R, opcode, size, asm,
  9558. (outs listtype:$dst),
  9559. (ins listtype:$Vt, VectorIndexD:$idx,
  9560. GPR64sp:$Rn), []>;
  9561. def i64_POST : SIMDLdStSingleDTiedPost<1, R, opcode, size, asm,
  9562. (outs GPR64sp:$wback, listtype:$dst),
  9563. (ins listtype:$Vt, VectorIndexD:$idx,
  9564. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9565. }
  9566. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  9567. multiclass SIMDStSingleB<bit R, bits<3> opcode, string asm,
  9568. RegisterOperand listtype, RegisterOperand GPR64pi> {
  9569. def i8 : SIMDLdStSingleB<0, R, opcode, asm,
  9570. (outs), (ins listtype:$Vt, VectorIndexB:$idx,
  9571. GPR64sp:$Rn), []>;
  9572. def i8_POST : SIMDLdStSingleBPost<0, R, opcode, asm,
  9573. (outs GPR64sp:$wback),
  9574. (ins listtype:$Vt, VectorIndexB:$idx,
  9575. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9576. }
  9577. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  9578. multiclass SIMDStSingleH<bit R, bits<3> opcode, bit size, string asm,
  9579. RegisterOperand listtype, RegisterOperand GPR64pi> {
  9580. def i16 : SIMDLdStSingleH<0, R, opcode, size, asm,
  9581. (outs), (ins listtype:$Vt, VectorIndexH:$idx,
  9582. GPR64sp:$Rn), []>;
  9583. def i16_POST : SIMDLdStSingleHPost<0, R, opcode, size, asm,
  9584. (outs GPR64sp:$wback),
  9585. (ins listtype:$Vt, VectorIndexH:$idx,
  9586. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9587. }
  9588. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  9589. multiclass SIMDStSingleS<bit R, bits<3> opcode, bits<2> size,string asm,
  9590. RegisterOperand listtype, RegisterOperand GPR64pi> {
  9591. def i32 : SIMDLdStSingleS<0, R, opcode, size, asm,
  9592. (outs), (ins listtype:$Vt, VectorIndexS:$idx,
  9593. GPR64sp:$Rn), []>;
  9594. def i32_POST : SIMDLdStSingleSPost<0, R, opcode, size, asm,
  9595. (outs GPR64sp:$wback),
  9596. (ins listtype:$Vt, VectorIndexS:$idx,
  9597. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9598. }
  9599. let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
  9600. multiclass SIMDStSingleD<bit R, bits<3> opcode, bits<2> size, string asm,
  9601. RegisterOperand listtype, RegisterOperand GPR64pi> {
  9602. def i64 : SIMDLdStSingleD<0, R, opcode, size, asm,
  9603. (outs), (ins listtype:$Vt, VectorIndexD:$idx,
  9604. GPR64sp:$Rn), []>;
  9605. def i64_POST : SIMDLdStSingleDPost<0, R, opcode, size, asm,
  9606. (outs GPR64sp:$wback),
  9607. (ins listtype:$Vt, VectorIndexD:$idx,
  9608. GPR64sp:$Rn, GPR64pi:$Xm)>;
  9609. }
  9610. multiclass SIMDLdStSingleAliases<string asm, string layout, string Type,
  9611. string Count, int Offset, Operand idxtype> {
  9612. // E.g. "ld1 { v0.8b }[0], [x1], #1"
  9613. // "ld1\t$Vt, [$Rn], #1"
  9614. // may get mapped to
  9615. // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
  9616. def : InstAlias<asm # "\t$Vt$idx, [$Rn], #" # Offset,
  9617. (!cast<Instruction>(NAME # Type # "_POST")
  9618. GPR64sp:$Rn,
  9619. !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
  9620. idxtype:$idx, XZR), 1>;
  9621. // E.g. "ld1.8b { v0 }[0], [x1], #1"
  9622. // "ld1.8b\t$Vt, [$Rn], #1"
  9623. // may get mapped to
  9624. // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
  9625. def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], #" # Offset,
  9626. (!cast<Instruction>(NAME # Type # "_POST")
  9627. GPR64sp:$Rn,
  9628. !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
  9629. idxtype:$idx, XZR), 0>;
  9630. // E.g. "ld1.8b { v0 }[0], [x1]"
  9631. // "ld1.8b\t$Vt, [$Rn]"
  9632. // may get mapped to
  9633. // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
  9634. def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn]",
  9635. (!cast<Instruction>(NAME # Type)
  9636. !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
  9637. idxtype:$idx, GPR64sp:$Rn), 0>;
  9638. // E.g. "ld1.8b { v0 }[0], [x1], x2"
  9639. // "ld1.8b\t$Vt, [$Rn], $Xm"
  9640. // may get mapped to
  9641. // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
  9642. def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], $Xm",
  9643. (!cast<Instruction>(NAME # Type # "_POST")
  9644. GPR64sp:$Rn,
  9645. !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
  9646. idxtype:$idx,
  9647. !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
  9648. }
  9649. multiclass SIMDLdSt1SingleAliases<string asm> {
  9650. defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "One", 1, VectorIndexB>;
  9651. defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "One", 2, VectorIndexH>;
  9652. defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "One", 4, VectorIndexS>;
  9653. defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "One", 8, VectorIndexD>;
  9654. }
  9655. multiclass SIMDLdSt2SingleAliases<string asm> {
  9656. defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Two", 2, VectorIndexB>;
  9657. defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Two", 4, VectorIndexH>;
  9658. defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Two", 8, VectorIndexS>;
  9659. defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Two", 16, VectorIndexD>;
  9660. }
  9661. multiclass SIMDLdSt3SingleAliases<string asm> {
  9662. defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Three", 3, VectorIndexB>;
  9663. defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Three", 6, VectorIndexH>;
  9664. defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Three", 12, VectorIndexS>;
  9665. defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Three", 24, VectorIndexD>;
  9666. }
  9667. multiclass SIMDLdSt4SingleAliases<string asm> {
  9668. defm "" : SIMDLdStSingleAliases<asm, "b", "i8", "Four", 4, VectorIndexB>;
  9669. defm "" : SIMDLdStSingleAliases<asm, "h", "i16", "Four", 8, VectorIndexH>;
  9670. defm "" : SIMDLdStSingleAliases<asm, "s", "i32", "Four", 16, VectorIndexS>;
  9671. defm "" : SIMDLdStSingleAliases<asm, "d", "i64", "Four", 32, VectorIndexD>;
  9672. }
  9673. } // end of 'let Predicates = [HasNEON]'
  9674. //----------------------------------------------------------------------------
  9675. // AdvSIMD v8.1 Rounding Double Multiply Add/Subtract
  9676. //----------------------------------------------------------------------------
  9677. let Predicates = [HasNEON, HasRDM] in {
  9678. class BaseSIMDThreeSameVectorTiedR0<bit Q, bit U, bits<2> size, bits<5> opcode,
  9679. RegisterOperand regtype, string asm,
  9680. string kind, list<dag> pattern>
  9681. : BaseSIMDThreeSameVectorTied<Q, U, {size,0}, opcode, regtype, asm, kind,
  9682. pattern> {
  9683. }
  9684. multiclass SIMDThreeSameVectorSQRDMLxHTiedHS<bit U, bits<5> opc, string asm,
  9685. SDPatternOperator op> {
  9686. def v4i16 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b01, opc, V64, asm, ".4h",
  9687. [(set (v4i16 V64:$dst),
  9688. (v4i16 (op (v4i16 V64:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm))))]>;
  9689. def v8i16 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b01, opc, V128, asm, ".8h",
  9690. [(set (v8i16 V128:$dst),
  9691. (v8i16 (op (v8i16 V128:$Rd), (v8i16 V128:$Rn), (v8i16 V128:$Rm))))]>;
  9692. def v2i32 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b10, opc, V64, asm, ".2s",
  9693. [(set (v2i32 V64:$dst),
  9694. (v2i32 (op (v2i32 V64:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm))))]>;
  9695. def v4i32 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b10, opc, V128, asm, ".4s",
  9696. [(set (v4i32 V128:$dst),
  9697. (v4i32 (op (v4i32 V128:$Rd), (v4i32 V128:$Rn), (v4i32 V128:$Rm))))]>;
  9698. }
  9699. multiclass SIMDIndexedSQRDMLxHSDTied<bit U, bits<4> opc, string asm,
  9700. SDPatternOperator op> {
  9701. def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
  9702. V64, V64, V128_lo, VectorIndexH,
  9703. asm, ".4h", ".4h", ".4h", ".h",
  9704. [(set (v4i16 V64:$dst),
  9705. (v4i16 (op (v4i16 V64:$Rd), (v4i16 V64:$Rn),
  9706. (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
  9707. VectorIndexH:$idx)))))]> {
  9708. bits<3> idx;
  9709. let Inst{11} = idx{2};
  9710. let Inst{21} = idx{1};
  9711. let Inst{20} = idx{0};
  9712. }
  9713. def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
  9714. V128, V128, V128_lo, VectorIndexH,
  9715. asm, ".8h", ".8h", ".8h", ".h",
  9716. [(set (v8i16 V128:$dst),
  9717. (v8i16 (op (v8i16 V128:$Rd), (v8i16 V128:$Rn),
  9718. (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
  9719. VectorIndexH:$idx)))))]> {
  9720. bits<3> idx;
  9721. let Inst{11} = idx{2};
  9722. let Inst{21} = idx{1};
  9723. let Inst{20} = idx{0};
  9724. }
  9725. def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
  9726. V64, V64, V128, VectorIndexS,
  9727. asm, ".2s", ".2s", ".2s", ".s",
  9728. [(set (v2i32 V64:$dst),
  9729. (v2i32 (op (v2i32 V64:$Rd), (v2i32 V64:$Rn),
  9730. (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
  9731. VectorIndexS:$idx)))))]> {
  9732. bits<2> idx;
  9733. let Inst{11} = idx{1};
  9734. let Inst{21} = idx{0};
  9735. }
  9736. def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
  9737. V128, V128, V128, VectorIndexS,
  9738. asm, ".4s", ".4s", ".4s", ".s",
  9739. [(set (v4i32 V128:$dst),
  9740. (v4i32 (op (v4i32 V128:$Rd), (v4i32 V128:$Rn),
  9741. (v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
  9742. VectorIndexS:$idx)))))]> {
  9743. bits<2> idx;
  9744. let Inst{11} = idx{1};
  9745. let Inst{21} = idx{0};
  9746. }
  9747. def i16_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
  9748. FPR16Op, FPR16Op, V128_lo,
  9749. VectorIndexH, asm, ".h", "", "", ".h",
  9750. []> {
  9751. bits<3> idx;
  9752. let Inst{11} = idx{2};
  9753. let Inst{21} = idx{1};
  9754. let Inst{20} = idx{0};
  9755. }
  9756. def i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
  9757. FPR32Op, FPR32Op, V128, VectorIndexS,
  9758. asm, ".s", "", "", ".s",
  9759. [(set (i32 FPR32Op:$dst),
  9760. (i32 (op (i32 FPR32Op:$Rd), (i32 FPR32Op:$Rn),
  9761. (i32 (vector_extract (v4i32 V128:$Rm),
  9762. VectorIndexS:$idx)))))]> {
  9763. bits<2> idx;
  9764. let Inst{11} = idx{1};
  9765. let Inst{21} = idx{0};
  9766. }
  9767. }
  9768. } // let Predicates = [HasNeon, HasRDM]
  9769. //----------------------------------------------------------------------------
  9770. // ARMv8.3 Complex ADD/MLA instructions
  9771. //----------------------------------------------------------------------------
  9772. class ComplexRotationOperand<int Angle, int Remainder, string Type>
  9773. : AsmOperandClass {
  9774. let PredicateMethod = "isComplexRotation<" # Angle # ", " # Remainder # ">";
  9775. let DiagnosticType = "InvalidComplexRotation" # Type;
  9776. let Name = "ComplexRotation" # Type;
  9777. }
  9778. def complexrotateop : Operand<i32>, TImmLeaf<i32, [{ return Imm >= 0 && Imm <= 270; }],
  9779. SDNodeXForm<imm, [{
  9780. return CurDAG->getTargetConstant((N->getSExtValue() / 90), SDLoc(N), MVT::i32);
  9781. }]>> {
  9782. let ParserMatchClass = ComplexRotationOperand<90, 0, "Even">;
  9783. let PrintMethod = "printComplexRotationOp<90, 0>";
  9784. }
  9785. def complexrotateopodd : Operand<i32>, TImmLeaf<i32, [{ return Imm >= 0 && Imm <= 270; }],
  9786. SDNodeXForm<imm, [{
  9787. return CurDAG->getTargetConstant(((N->getSExtValue() - 90) / 180), SDLoc(N), MVT::i32);
  9788. }]>> {
  9789. let ParserMatchClass = ComplexRotationOperand<180, 90, "Odd">;
  9790. let PrintMethod = "printComplexRotationOp<180, 90>";
  9791. }
  9792. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  9793. class BaseSIMDThreeSameVectorComplex<bit Q, bit U, bits<2> size, bits<3> opcode,
  9794. RegisterOperand regtype, Operand rottype,
  9795. string asm, string kind, list<dag> pattern>
  9796. : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, rottype:$rot), asm,
  9797. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $rot"
  9798. "|" # kind # "\t$Rd, $Rn, $Rm, $rot}", "", pattern>,
  9799. Sched<[!if(Q, WriteVq, WriteVd)]> {
  9800. bits<5> Rd;
  9801. bits<5> Rn;
  9802. bits<5> Rm;
  9803. bits<1> rot;
  9804. let Inst{31} = 0;
  9805. let Inst{30} = Q;
  9806. let Inst{29} = U;
  9807. let Inst{28-24} = 0b01110;
  9808. let Inst{23-22} = size;
  9809. let Inst{21} = 0;
  9810. let Inst{20-16} = Rm;
  9811. let Inst{15-13} = opcode;
  9812. // Non-tied version (FCADD) only has one rotation bit
  9813. let Inst{12} = rot;
  9814. let Inst{11} = 0;
  9815. let Inst{10} = 1;
  9816. let Inst{9-5} = Rn;
  9817. let Inst{4-0} = Rd;
  9818. }
  9819. //8.3 CompNum - Floating-point complex number support
  9820. multiclass SIMDThreeSameVectorComplexHSD<bit U, bits<3> opcode, Operand rottype,
  9821. string asm, SDPatternOperator OpNode>{
  9822. let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
  9823. def v4f16 : BaseSIMDThreeSameVectorComplex<0, U, 0b01, opcode, V64, rottype,
  9824. asm, ".4h",
  9825. [(set (v4f16 V64:$dst), (OpNode (v4f16 V64:$Rd),
  9826. (v4f16 V64:$Rn),
  9827. (v4f16 V64:$Rm),
  9828. (i32 rottype:$rot)))]>;
  9829. def v8f16 : BaseSIMDThreeSameVectorComplex<1, U, 0b01, opcode, V128, rottype,
  9830. asm, ".8h",
  9831. [(set (v8f16 V128:$dst), (OpNode (v8f16 V128:$Rd),
  9832. (v8f16 V128:$Rn),
  9833. (v8f16 V128:$Rm),
  9834. (i32 rottype:$rot)))]>;
  9835. }
  9836. let Predicates = [HasComplxNum, HasNEON] in {
  9837. def v2f32 : BaseSIMDThreeSameVectorComplex<0, U, 0b10, opcode, V64, rottype,
  9838. asm, ".2s",
  9839. [(set (v2f32 V64:$dst), (OpNode (v2f32 V64:$Rd),
  9840. (v2f32 V64:$Rn),
  9841. (v2f32 V64:$Rm),
  9842. (i32 rottype:$rot)))]>;
  9843. def v4f32 : BaseSIMDThreeSameVectorComplex<1, U, 0b10, opcode, V128, rottype,
  9844. asm, ".4s",
  9845. [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
  9846. (v4f32 V128:$Rn),
  9847. (v4f32 V128:$Rm),
  9848. (i32 rottype:$rot)))]>;
  9849. def v2f64 : BaseSIMDThreeSameVectorComplex<1, U, 0b11, opcode, V128, rottype,
  9850. asm, ".2d",
  9851. [(set (v2f64 V128:$dst), (OpNode (v2f64 V128:$Rd),
  9852. (v2f64 V128:$Rn),
  9853. (v2f64 V128:$Rm),
  9854. (i32 rottype:$rot)))]>;
  9855. }
  9856. }
  9857. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  9858. class BaseSIMDThreeSameVectorTiedComplex<bit Q, bit U, bits<2> size,
  9859. bits<3> opcode,
  9860. RegisterOperand regtype,
  9861. Operand rottype, string asm,
  9862. string kind, list<dag> pattern>
  9863. : I<(outs regtype:$dst),
  9864. (ins regtype:$Rd, regtype:$Rn, regtype:$Rm, rottype:$rot), asm,
  9865. "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $rot"
  9866. "|" # kind # "\t$Rd, $Rn, $Rm, $rot}", "$Rd = $dst", pattern>,
  9867. Sched<[!if(Q, WriteVq, WriteVd)]> {
  9868. bits<5> Rd;
  9869. bits<5> Rn;
  9870. bits<5> Rm;
  9871. bits<2> rot;
  9872. let Inst{31} = 0;
  9873. let Inst{30} = Q;
  9874. let Inst{29} = U;
  9875. let Inst{28-24} = 0b01110;
  9876. let Inst{23-22} = size;
  9877. let Inst{21} = 0;
  9878. let Inst{20-16} = Rm;
  9879. let Inst{15-13} = opcode;
  9880. let Inst{12-11} = rot;
  9881. let Inst{10} = 1;
  9882. let Inst{9-5} = Rn;
  9883. let Inst{4-0} = Rd;
  9884. }
  9885. multiclass SIMDThreeSameVectorTiedComplexHSD<bit U, bits<3> opcode,
  9886. Operand rottype, string asm,
  9887. SDPatternOperator OpNode> {
  9888. let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
  9889. def v4f16 : BaseSIMDThreeSameVectorTiedComplex<0, U, 0b01, opcode, V64,
  9890. rottype, asm, ".4h",
  9891. [(set (v4f16 V64:$dst), (OpNode (v4f16 V64:$Rd),
  9892. (v4f16 V64:$Rn),
  9893. (v4f16 V64:$Rm),
  9894. (i32 rottype:$rot)))]>;
  9895. def v8f16 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b01, opcode, V128,
  9896. rottype, asm, ".8h",
  9897. [(set (v8f16 V128:$dst), (OpNode (v8f16 V128:$Rd),
  9898. (v8f16 V128:$Rn),
  9899. (v8f16 V128:$Rm),
  9900. (i32 rottype:$rot)))]>;
  9901. }
  9902. let Predicates = [HasComplxNum, HasNEON] in {
  9903. def v2f32 : BaseSIMDThreeSameVectorTiedComplex<0, U, 0b10, opcode, V64,
  9904. rottype, asm, ".2s",
  9905. [(set (v2f32 V64:$dst), (OpNode (v2f32 V64:$Rd),
  9906. (v2f32 V64:$Rn),
  9907. (v2f32 V64:$Rm),
  9908. (i32 rottype:$rot)))]>;
  9909. def v4f32 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b10, opcode, V128,
  9910. rottype, asm, ".4s",
  9911. [(set (v4f32 V128:$dst), (OpNode (v4f32 V128:$Rd),
  9912. (v4f32 V128:$Rn),
  9913. (v4f32 V128:$Rm),
  9914. (i32 rottype:$rot)))]>;
  9915. def v2f64 : BaseSIMDThreeSameVectorTiedComplex<1, U, 0b11, opcode, V128,
  9916. rottype, asm, ".2d",
  9917. [(set (v2f64 V128:$dst), (OpNode (v2f64 V128:$Rd),
  9918. (v2f64 V128:$Rn),
  9919. (v2f64 V128:$Rm),
  9920. (i32 rottype:$rot)))]>;
  9921. }
  9922. }
  9923. let mayLoad = 0, mayStore = 0, hasSideEffects = 0, mayRaiseFPException = 1, Uses = [FPCR] in
  9924. class BaseSIMDIndexedTiedComplex<bit Q, bit U, bit Scalar, bits<2> size,
  9925. bit opc1, bit opc2, RegisterOperand dst_reg,
  9926. RegisterOperand lhs_reg,
  9927. RegisterOperand rhs_reg, Operand vec_idx,
  9928. Operand rottype, string asm, string apple_kind,
  9929. string dst_kind, string lhs_kind,
  9930. string rhs_kind, list<dag> pattern>
  9931. : I<(outs dst_reg:$dst),
  9932. (ins dst_reg:$Rd, lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx, rottype:$rot),
  9933. asm,
  9934. "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind #
  9935. "$idx, $rot" # "|" # apple_kind #
  9936. "\t$Rd, $Rn, $Rm$idx, $rot}", "$Rd = $dst", pattern>,
  9937. Sched<[!if(Q, WriteVq, WriteVd)]> {
  9938. bits<5> Rd;
  9939. bits<5> Rn;
  9940. bits<5> Rm;
  9941. bits<2> rot;
  9942. let Inst{31} = 0;
  9943. let Inst{30} = Q;
  9944. let Inst{29} = U;
  9945. let Inst{28} = Scalar;
  9946. let Inst{27-24} = 0b1111;
  9947. let Inst{23-22} = size;
  9948. // Bit 21 must be set by the derived class.
  9949. let Inst{20-16} = Rm;
  9950. let Inst{15} = opc1;
  9951. let Inst{14-13} = rot;
  9952. let Inst{12} = opc2;
  9953. // Bit 11 must be set by the derived class.
  9954. let Inst{10} = 0;
  9955. let Inst{9-5} = Rn;
  9956. let Inst{4-0} = Rd;
  9957. }
  9958. // The complex instructions index by pairs of elements, so the VectorIndexes
  9959. // don't match the lane types, and the index bits are different to the other
  9960. // classes.
  9961. multiclass SIMDIndexedTiedComplexHSD<bit opc1, bit opc2, Operand rottype,
  9962. string asm> {
  9963. let Predicates = [HasComplxNum, HasNEON, HasFullFP16] in {
  9964. def v4f16_indexed : BaseSIMDIndexedTiedComplex<0, 1, 0, 0b01, opc1, opc2, V64,
  9965. V64, V128, VectorIndexD, rottype, asm, ".4h", ".4h",
  9966. ".4h", ".h", []> {
  9967. bits<1> idx;
  9968. let Inst{11} = 0;
  9969. let Inst{21} = idx{0};
  9970. }
  9971. def v8f16_indexed : BaseSIMDIndexedTiedComplex<1, 1, 0, 0b01, opc1, opc2,
  9972. V128, V128, V128, VectorIndexS, rottype, asm, ".8h",
  9973. ".8h", ".8h", ".h", []> {
  9974. bits<2> idx;
  9975. let Inst{11} = idx{1};
  9976. let Inst{21} = idx{0};
  9977. }
  9978. } // Predicates = HasComplxNum, HasNEON, HasFullFP16]
  9979. let Predicates = [HasComplxNum, HasNEON] in {
  9980. def v4f32_indexed : BaseSIMDIndexedTiedComplex<1, 1, 0, 0b10, opc1, opc2,
  9981. V128, V128, V128, VectorIndexD, rottype, asm, ".4s",
  9982. ".4s", ".4s", ".s", []> {
  9983. bits<1> idx;
  9984. let Inst{11} = idx{0};
  9985. let Inst{21} = 0;
  9986. }
  9987. } // Predicates = [HasComplxNum, HasNEON]
  9988. }
  9989. //----------------------------------------------------------------------------
  9990. // Crypto extensions
  9991. //----------------------------------------------------------------------------
  9992. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  9993. class AESBase<bits<4> opc, string asm, dag outs, dag ins, string cstr,
  9994. list<dag> pat>
  9995. : I<outs, ins, asm, "{\t$Rd.16b, $Rn.16b|.16b\t$Rd, $Rn}", cstr, pat>,
  9996. Sched<[WriteVq]>{
  9997. bits<5> Rd;
  9998. bits<5> Rn;
  9999. let Inst{31-16} = 0b0100111000101000;
  10000. let Inst{15-12} = opc;
  10001. let Inst{11-10} = 0b10;
  10002. let Inst{9-5} = Rn;
  10003. let Inst{4-0} = Rd;
  10004. }
  10005. class AESInst<bits<4> opc, string asm, Intrinsic OpNode>
  10006. : AESBase<opc, asm, (outs V128:$Rd), (ins V128:$Rn), "",
  10007. [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
  10008. class AESTiedInst<bits<4> opc, string asm, Intrinsic OpNode>
  10009. : AESBase<opc, asm, (outs V128:$dst), (ins V128:$Rd, V128:$Rn),
  10010. "$Rd = $dst",
  10011. [(set (v16i8 V128:$dst),
  10012. (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
  10013. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  10014. class SHA3OpTiedInst<bits<3> opc, string asm, string dst_lhs_kind,
  10015. dag oops, dag iops, list<dag> pat>
  10016. : I<oops, iops, asm,
  10017. "{\t$Rd" # dst_lhs_kind # ", $Rn" # dst_lhs_kind # ", $Rm.4s" #
  10018. "|.4s\t$Rd, $Rn, $Rm}", "$Rd = $dst", pat>,
  10019. Sched<[WriteVq]>{
  10020. bits<5> Rd;
  10021. bits<5> Rn;
  10022. bits<5> Rm;
  10023. let Inst{31-21} = 0b01011110000;
  10024. let Inst{20-16} = Rm;
  10025. let Inst{15} = 0;
  10026. let Inst{14-12} = opc;
  10027. let Inst{11-10} = 0b00;
  10028. let Inst{9-5} = Rn;
  10029. let Inst{4-0} = Rd;
  10030. }
  10031. class SHATiedInstQSV<bits<3> opc, string asm, Intrinsic OpNode>
  10032. : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
  10033. (ins FPR128:$Rd, FPR32:$Rn, V128:$Rm),
  10034. [(set (v4i32 FPR128:$dst),
  10035. (OpNode (v4i32 FPR128:$Rd), (i32 FPR32:$Rn),
  10036. (v4i32 V128:$Rm)))]>;
  10037. class SHATiedInstVVV<bits<3> opc, string asm, Intrinsic OpNode>
  10038. : SHA3OpTiedInst<opc, asm, ".4s", (outs V128:$dst),
  10039. (ins V128:$Rd, V128:$Rn, V128:$Rm),
  10040. [(set (v4i32 V128:$dst),
  10041. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
  10042. (v4i32 V128:$Rm)))]>;
  10043. class SHATiedInstQQV<bits<3> opc, string asm, Intrinsic OpNode>
  10044. : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
  10045. (ins FPR128:$Rd, FPR128:$Rn, V128:$Rm),
  10046. [(set (v4i32 FPR128:$dst),
  10047. (OpNode (v4i32 FPR128:$Rd), (v4i32 FPR128:$Rn),
  10048. (v4i32 V128:$Rm)))]>;
  10049. let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
  10050. class SHA2OpInst<bits<4> opc, string asm, string kind,
  10051. string cstr, dag oops, dag iops,
  10052. list<dag> pat>
  10053. : I<oops, iops, asm, "{\t$Rd" # kind # ", $Rn" # kind #
  10054. "|" # kind # "\t$Rd, $Rn}", cstr, pat>,
  10055. Sched<[WriteVq]>{
  10056. bits<5> Rd;
  10057. bits<5> Rn;
  10058. let Inst{31-16} = 0b0101111000101000;
  10059. let Inst{15-12} = opc;
  10060. let Inst{11-10} = 0b10;
  10061. let Inst{9-5} = Rn;
  10062. let Inst{4-0} = Rd;
  10063. }
  10064. class SHATiedInstVV<bits<4> opc, string asm, Intrinsic OpNode>
  10065. : SHA2OpInst<opc, asm, ".4s", "$Rd = $dst", (outs V128:$dst),
  10066. (ins V128:$Rd, V128:$Rn),
  10067. [(set (v4i32 V128:$dst),
  10068. (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
  10069. class SHAInstSS<bits<4> opc, string asm, Intrinsic OpNode>
  10070. : SHA2OpInst<opc, asm, "", "", (outs FPR32:$Rd), (ins FPR32:$Rn),
  10071. [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
  10072. // Armv8.2-A Crypto extensions
  10073. class BaseCryptoV82<dag oops, dag iops, string asm, string asmops, string cst,
  10074. list<dag> pattern>
  10075. : I <oops, iops, asm, asmops, cst, pattern>, Sched<[WriteVq]> {
  10076. bits<5> Vd;
  10077. bits<5> Vn;
  10078. let Inst{31-25} = 0b1100111;
  10079. let Inst{9-5} = Vn;
  10080. let Inst{4-0} = Vd;
  10081. }
  10082. class CryptoRRTied<bits<1>op0, bits<2>op1, string asm, string asmops>
  10083. : BaseCryptoV82<(outs V128:$Vdst), (ins V128:$Vd, V128:$Vn), asm, asmops,
  10084. "$Vd = $Vdst", []> {
  10085. let Inst{31-25} = 0b1100111;
  10086. let Inst{24-21} = 0b0110;
  10087. let Inst{20-15} = 0b000001;
  10088. let Inst{14} = op0;
  10089. let Inst{13-12} = 0b00;
  10090. let Inst{11-10} = op1;
  10091. }
  10092. class CryptoRRTied_2D<bits<1>op0, bits<2>op1, string asm>
  10093. : CryptoRRTied<op0, op1, asm, "{\t$Vd.2d, $Vn.2d|.2d\t$Vd, $Vn}">;
  10094. class CryptoRRTied_4S<bits<1>op0, bits<2>op1, string asm>
  10095. : CryptoRRTied<op0, op1, asm, "{\t$Vd.4s, $Vn.4s|.4s\t$Vd, $Vn}">;
  10096. class CryptoRRR<bits<1> op0, bits<2>op1, dag oops, dag iops, string asm,
  10097. string asmops, string cst>
  10098. : BaseCryptoV82<oops, iops, asm , asmops, cst, []> {
  10099. bits<5> Vm;
  10100. let Inst{24-21} = 0b0011;
  10101. let Inst{20-16} = Vm;
  10102. let Inst{15} = 0b1;
  10103. let Inst{14} = op0;
  10104. let Inst{13-12} = 0b00;
  10105. let Inst{11-10} = op1;
  10106. }
  10107. class CryptoRRR_2D<bits<1> op0, bits<2>op1, string asm>
  10108. : CryptoRRR<op0, op1, (outs V128:$Vd), (ins V128:$Vn, V128:$Vm), asm,
  10109. "{\t$Vd.2d, $Vn.2d, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "">;
  10110. class CryptoRRRTied_2D<bits<1> op0, bits<2>op1, string asm>
  10111. : CryptoRRR<op0, op1, (outs V128:$Vdst), (ins V128:$Vd, V128:$Vn, V128:$Vm), asm,
  10112. "{\t$Vd.2d, $Vn.2d, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
  10113. class CryptoRRR_4S<bits<1> op0, bits<2>op1, string asm>
  10114. : CryptoRRR<op0, op1, (outs V128:$Vd), (ins V128:$Vn, V128:$Vm), asm,
  10115. "{\t$Vd.4s, $Vn.4s, $Vm.4s|.4s\t$Vd, $Vn, $Vm}", "">;
  10116. class CryptoRRRTied_4S<bits<1> op0, bits<2>op1, string asm>
  10117. : CryptoRRR<op0, op1, (outs V128:$Vdst), (ins V128:$Vd, V128:$Vn, V128:$Vm), asm,
  10118. "{\t$Vd.4s, $Vn.4s, $Vm.4s|.4s\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
  10119. class CryptoRRRTied<bits<1> op0, bits<2>op1, string asm>
  10120. : CryptoRRR<op0, op1, (outs FPR128:$Vdst), (ins FPR128:$Vd, FPR128:$Vn, V128:$Vm),
  10121. asm, "{\t$Vd, $Vn, $Vm.2d|.2d\t$Vd, $Vn, $Vm}", "$Vd = $Vdst">;
  10122. class CryptoRRRR<bits<2>op0, string asm, string asmops>
  10123. : BaseCryptoV82<(outs V128:$Vd), (ins V128:$Vn, V128:$Vm, V128:$Va), asm,
  10124. asmops, "", []> {
  10125. bits<5> Vm;
  10126. bits<5> Va;
  10127. let Inst{24-23} = 0b00;
  10128. let Inst{22-21} = op0;
  10129. let Inst{20-16} = Vm;
  10130. let Inst{15} = 0b0;
  10131. let Inst{14-10} = Va;
  10132. }
  10133. class CryptoRRRR_16B<bits<2>op0, string asm>
  10134. : CryptoRRRR<op0, asm, "{\t$Vd.16b, $Vn.16b, $Vm.16b, $Va.16b" #
  10135. "|.16b\t$Vd, $Vn, $Vm, $Va}"> {
  10136. }
  10137. class CryptoRRRR_4S<bits<2>op0, string asm>
  10138. : CryptoRRRR<op0, asm, "{\t$Vd.4s, $Vn.4s, $Vm.4s, $Va.4s" #
  10139. "|.4s\t$Vd, $Vn, $Vm, $Va}"> {
  10140. }
  10141. class CryptoRRRi6<string asm>
  10142. : BaseCryptoV82<(outs V128:$Vd), (ins V128:$Vn, V128:$Vm, uimm6:$imm), asm,
  10143. "{\t$Vd.2d, $Vn.2d, $Vm.2d, $imm" #
  10144. "|.2d\t$Vd, $Vn, $Vm, $imm}", "", []> {
  10145. bits<6> imm;
  10146. bits<5> Vm;
  10147. let Inst{24-21} = 0b0100;
  10148. let Inst{20-16} = Vm;
  10149. let Inst{15-10} = imm;
  10150. let Inst{9-5} = Vn;
  10151. let Inst{4-0} = Vd;
  10152. }
  10153. class CryptoRRRi2Tied<bits<1>op0, bits<2>op1, string asm>
  10154. : BaseCryptoV82<(outs V128:$Vdst),
  10155. (ins V128:$Vd, V128:$Vn, V128:$Vm, VectorIndexS:$imm),
  10156. asm, "{\t$Vd.4s, $Vn.4s, $Vm.s$imm" #
  10157. "|.4s\t$Vd, $Vn, $Vm$imm}", "$Vd = $Vdst", []> {
  10158. bits<2> imm;
  10159. bits<5> Vm;
  10160. let Inst{24-21} = 0b0010;
  10161. let Inst{20-16} = Vm;
  10162. let Inst{15} = 0b1;
  10163. let Inst{14} = op0;
  10164. let Inst{13-12} = imm;
  10165. let Inst{11-10} = op1;
  10166. }
  10167. //----------------------------------------------------------------------------
  10168. // v8.1 atomic instructions extension:
  10169. // * CAS
  10170. // * CASP
  10171. // * SWP
  10172. // * LDOPregister<OP>, and aliases STOPregister<OP>
  10173. // Instruction encodings:
  10174. //
  10175. // 31 30|29 24|23|22|21|20 16|15|14 10|9 5|4 0
  10176. // CAS SZ |001000|1 |A |1 |Rs |R |11111 |Rn |Rt
  10177. // CASP 0|SZ|001000|0 |A |1 |Rs |R |11111 |Rn |Rt
  10178. // SWP SZ |111000|A |R |1 |Rs |1 |OPC|00|Rn |Rt
  10179. // LD SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |Rt
  10180. // ST SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |11111
  10181. // Instruction syntax:
  10182. //
  10183. // CAS{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
  10184. // CAS{<order>} <Xs>, <Xt>, [<Xn|SP>]
  10185. // CASP{<order>} <Ws>, <W(s+1)>, <Wt>, <W(t+1)>, [<Xn|SP>]
  10186. // CASP{<order>} <Xs>, <X(s+1)>, <Xt>, <X(t+1)>, [<Xn|SP>]
  10187. // SWP{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
  10188. // SWP{<order>} <Xs>, <Xt>, [<Xn|SP>]
  10189. // LD<OP>{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
  10190. // LD<OP>{<order>} <Xs>, <Xt>, [<Xn|SP>]
  10191. // ST<OP>{<order>}[<size>] <Ws>, [<Xn|SP>]
  10192. // ST<OP>{<order>} <Xs>, [<Xn|SP>]
  10193. let Predicates = [HasLSE], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
  10194. class BaseCASEncoding<dag oops, dag iops, string asm, string operands,
  10195. string cstr, list<dag> pattern>
  10196. : I<oops, iops, asm, operands, cstr, pattern> {
  10197. bits<2> Sz;
  10198. bit NP;
  10199. bit Acq;
  10200. bit Rel;
  10201. bits<5> Rs;
  10202. bits<5> Rn;
  10203. bits<5> Rt;
  10204. let Inst{31-30} = Sz;
  10205. let Inst{29-24} = 0b001000;
  10206. let Inst{23} = NP;
  10207. let Inst{22} = Acq;
  10208. let Inst{21} = 0b1;
  10209. let Inst{20-16} = Rs;
  10210. let Inst{15} = Rel;
  10211. let Inst{14-10} = 0b11111;
  10212. let Inst{9-5} = Rn;
  10213. let Inst{4-0} = Rt;
  10214. let Predicates = [HasLSE];
  10215. }
  10216. class BaseCAS<string order, string size, RegisterClass RC>
  10217. : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
  10218. "cas" # order # size, "\t$Rs, $Rt, [$Rn]",
  10219. "$out = $Rs",[]>,
  10220. Sched<[WriteAtomic]> {
  10221. let NP = 1;
  10222. }
  10223. multiclass CompareAndSwap<bits<1> Acq, bits<1> Rel, string order> {
  10224. let Sz = 0b00, Acq = Acq, Rel = Rel in def B : BaseCAS<order, "b", GPR32>;
  10225. let Sz = 0b01, Acq = Acq, Rel = Rel in def H : BaseCAS<order, "h", GPR32>;
  10226. let Sz = 0b10, Acq = Acq, Rel = Rel in def W : BaseCAS<order, "", GPR32>;
  10227. let Sz = 0b11, Acq = Acq, Rel = Rel in def X : BaseCAS<order, "", GPR64>;
  10228. }
  10229. class BaseCASP<string order, string size, RegisterOperand RC>
  10230. : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
  10231. "casp" # order # size, "\t$Rs, $Rt, [$Rn]",
  10232. "$out = $Rs",[]>,
  10233. Sched<[WriteAtomic]> {
  10234. let NP = 0;
  10235. }
  10236. multiclass CompareAndSwapPair<bits<1> Acq, bits<1> Rel, string order> {
  10237. let Sz = 0b00, Acq = Acq, Rel = Rel in
  10238. def W : BaseCASP<order, "", WSeqPairClassOperand>;
  10239. let Sz = 0b01, Acq = Acq, Rel = Rel in
  10240. def X : BaseCASP<order, "", XSeqPairClassOperand>;
  10241. }
  10242. let Predicates = [HasLSE] in
  10243. class BaseSWP<string order, string size, RegisterClass RC>
  10244. : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "swp" # order # size,
  10245. "\t$Rs, $Rt, [$Rn]","",[]>,
  10246. Sched<[WriteAtomic]> {
  10247. bits<2> Sz;
  10248. bit Acq;
  10249. bit Rel;
  10250. bits<5> Rs;
  10251. bits<3> opc = 0b000;
  10252. bits<5> Rn;
  10253. bits<5> Rt;
  10254. let Inst{31-30} = Sz;
  10255. let Inst{29-24} = 0b111000;
  10256. let Inst{23} = Acq;
  10257. let Inst{22} = Rel;
  10258. let Inst{21} = 0b1;
  10259. let Inst{20-16} = Rs;
  10260. let Inst{15} = 0b1;
  10261. let Inst{14-12} = opc;
  10262. let Inst{11-10} = 0b00;
  10263. let Inst{9-5} = Rn;
  10264. let Inst{4-0} = Rt;
  10265. let Predicates = [HasLSE];
  10266. }
  10267. multiclass Swap<bits<1> Acq, bits<1> Rel, string order> {
  10268. let Sz = 0b00, Acq = Acq, Rel = Rel in def B : BaseSWP<order, "b", GPR32>;
  10269. let Sz = 0b01, Acq = Acq, Rel = Rel in def H : BaseSWP<order, "h", GPR32>;
  10270. let Sz = 0b10, Acq = Acq, Rel = Rel in def W : BaseSWP<order, "", GPR32>;
  10271. let Sz = 0b11, Acq = Acq, Rel = Rel in def X : BaseSWP<order, "", GPR64>;
  10272. }
  10273. let Predicates = [HasLSE], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
  10274. class BaseLDOPregister<string op, string order, string size, RegisterClass RC>
  10275. : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "ld" # op # order # size,
  10276. "\t$Rs, $Rt, [$Rn]","",[]>,
  10277. Sched<[WriteAtomic]> {
  10278. bits<2> Sz;
  10279. bit Acq;
  10280. bit Rel;
  10281. bits<5> Rs;
  10282. bits<3> opc;
  10283. bits<5> Rn;
  10284. bits<5> Rt;
  10285. let Inst{31-30} = Sz;
  10286. let Inst{29-24} = 0b111000;
  10287. let Inst{23} = Acq;
  10288. let Inst{22} = Rel;
  10289. let Inst{21} = 0b1;
  10290. let Inst{20-16} = Rs;
  10291. let Inst{15} = 0b0;
  10292. let Inst{14-12} = opc;
  10293. let Inst{11-10} = 0b00;
  10294. let Inst{9-5} = Rn;
  10295. let Inst{4-0} = Rt;
  10296. let Predicates = [HasLSE];
  10297. }
  10298. multiclass LDOPregister<bits<3> opc, string op, bits<1> Acq, bits<1> Rel,
  10299. string order> {
  10300. let Sz = 0b00, Acq = Acq, Rel = Rel, opc = opc in
  10301. def B : BaseLDOPregister<op, order, "b", GPR32>;
  10302. let Sz = 0b01, Acq = Acq, Rel = Rel, opc = opc in
  10303. def H : BaseLDOPregister<op, order, "h", GPR32>;
  10304. let Sz = 0b10, Acq = Acq, Rel = Rel, opc = opc in
  10305. def W : BaseLDOPregister<op, order, "", GPR32>;
  10306. let Sz = 0b11, Acq = Acq, Rel = Rel, opc = opc in
  10307. def X : BaseLDOPregister<op, order, "", GPR64>;
  10308. }
  10309. // Differing SrcRHS and DstRHS allow you to cover CLR & SUB by giving a more
  10310. // complex DAG for DstRHS.
  10311. let Predicates = [HasLSE] in
  10312. multiclass LDOPregister_patterns_ord_dag<string inst, string suffix, string op,
  10313. string size, dag SrcRHS, dag DstRHS> {
  10314. def : Pat<(!cast<PatFrag>(op#"_"#size#"_monotonic") GPR64sp:$Rn, SrcRHS),
  10315. (!cast<Instruction>(inst # suffix) DstRHS, GPR64sp:$Rn)>;
  10316. def : Pat<(!cast<PatFrag>(op#"_"#size#"_acquire") GPR64sp:$Rn, SrcRHS),
  10317. (!cast<Instruction>(inst # "A" # suffix) DstRHS, GPR64sp:$Rn)>;
  10318. def : Pat<(!cast<PatFrag>(op#"_"#size#"_release") GPR64sp:$Rn, SrcRHS),
  10319. (!cast<Instruction>(inst # "L" # suffix) DstRHS, GPR64sp:$Rn)>;
  10320. def : Pat<(!cast<PatFrag>(op#"_"#size#"_acq_rel") GPR64sp:$Rn, SrcRHS),
  10321. (!cast<Instruction>(inst # "AL" # suffix) DstRHS, GPR64sp:$Rn)>;
  10322. def : Pat<(!cast<PatFrag>(op#"_"#size#"_seq_cst") GPR64sp:$Rn, SrcRHS),
  10323. (!cast<Instruction>(inst # "AL" # suffix) DstRHS, GPR64sp:$Rn)>;
  10324. }
  10325. multiclass LDOPregister_patterns_ord<string inst, string suffix, string op,
  10326. string size, dag RHS> {
  10327. defm : LDOPregister_patterns_ord_dag<inst, suffix, op, size, RHS, RHS>;
  10328. }
  10329. multiclass LDOPregister_patterns_ord_mod<string inst, string suffix, string op,
  10330. string size, dag LHS, dag RHS> {
  10331. defm : LDOPregister_patterns_ord_dag<inst, suffix, op, size, LHS, RHS>;
  10332. }
  10333. multiclass LDOPregister_patterns<string inst, string op> {
  10334. defm : LDOPregister_patterns_ord<inst, "X", op, "64", (i64 GPR64:$Rm)>;
  10335. defm : LDOPregister_patterns_ord<inst, "W", op, "32", (i32 GPR32:$Rm)>;
  10336. defm : LDOPregister_patterns_ord<inst, "H", op, "16", (i32 GPR32:$Rm)>;
  10337. defm : LDOPregister_patterns_ord<inst, "B", op, "8", (i32 GPR32:$Rm)>;
  10338. }
  10339. multiclass LDOPregister_patterns_mod<string inst, string op, string mod> {
  10340. defm : LDOPregister_patterns_ord_mod<inst, "X", op, "64",
  10341. (i64 GPR64:$Rm),
  10342. (i64 (!cast<Instruction>(mod#Xrr) XZR, GPR64:$Rm))>;
  10343. defm : LDOPregister_patterns_ord_mod<inst, "W", op, "32",
  10344. (i32 GPR32:$Rm),
  10345. (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
  10346. defm : LDOPregister_patterns_ord_mod<inst, "H", op, "16",
  10347. (i32 GPR32:$Rm),
  10348. (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
  10349. defm : LDOPregister_patterns_ord_mod<inst, "B", op, "8",
  10350. (i32 GPR32:$Rm),
  10351. (i32 (!cast<Instruction>(mod#Wrr) WZR, GPR32:$Rm))>;
  10352. }
  10353. let Predicates = [HasLSE] in
  10354. multiclass CASregister_patterns_ord_dag<string inst, string suffix, string op,
  10355. string size, dag OLD, dag NEW> {
  10356. def : Pat<(!cast<PatFrag>(op#"_"#size#"_monotonic") GPR64sp:$Rn, OLD, NEW),
  10357. (!cast<Instruction>(inst # suffix) OLD, NEW, GPR64sp:$Rn)>;
  10358. def : Pat<(!cast<PatFrag>(op#"_"#size#"_acquire") GPR64sp:$Rn, OLD, NEW),
  10359. (!cast<Instruction>(inst # "A" # suffix) OLD, NEW, GPR64sp:$Rn)>;
  10360. def : Pat<(!cast<PatFrag>(op#"_"#size#"_release") GPR64sp:$Rn, OLD, NEW),
  10361. (!cast<Instruction>(inst # "L" # suffix) OLD, NEW, GPR64sp:$Rn)>;
  10362. def : Pat<(!cast<PatFrag>(op#"_"#size#"_acq_rel") GPR64sp:$Rn, OLD, NEW),
  10363. (!cast<Instruction>(inst # "AL" # suffix) OLD, NEW, GPR64sp:$Rn)>;
  10364. def : Pat<(!cast<PatFrag>(op#"_"#size#"_seq_cst") GPR64sp:$Rn, OLD, NEW),
  10365. (!cast<Instruction>(inst # "AL" # suffix) OLD, NEW, GPR64sp:$Rn)>;
  10366. }
  10367. multiclass CASregister_patterns_ord<string inst, string suffix, string op,
  10368. string size, dag OLD, dag NEW> {
  10369. defm : CASregister_patterns_ord_dag<inst, suffix, op, size, OLD, NEW>;
  10370. }
  10371. multiclass CASregister_patterns<string inst, string op> {
  10372. defm : CASregister_patterns_ord<inst, "X", op, "64",
  10373. (i64 GPR64:$Rold), (i64 GPR64:$Rnew)>;
  10374. defm : CASregister_patterns_ord<inst, "W", op, "32",
  10375. (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
  10376. defm : CASregister_patterns_ord<inst, "H", op, "16",
  10377. (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
  10378. defm : CASregister_patterns_ord<inst, "B", op, "8",
  10379. (i32 GPR32:$Rold), (i32 GPR32:$Rnew)>;
  10380. }
  10381. let Predicates = [HasLSE] in
  10382. class BaseSTOPregister<string asm, RegisterClass OP, Register Reg,
  10383. Instruction inst> :
  10384. InstAlias<asm # "\t$Rs, [$Rn]", (inst Reg, OP:$Rs, GPR64sp:$Rn)>;
  10385. multiclass STOPregister<string asm, string instr> {
  10386. def : BaseSTOPregister<asm # "lb", GPR32, WZR,
  10387. !cast<Instruction>(instr # "LB")>;
  10388. def : BaseSTOPregister<asm # "lh", GPR32, WZR,
  10389. !cast<Instruction>(instr # "LH")>;
  10390. def : BaseSTOPregister<asm # "l", GPR32, WZR,
  10391. !cast<Instruction>(instr # "LW")>;
  10392. def : BaseSTOPregister<asm # "l", GPR64, XZR,
  10393. !cast<Instruction>(instr # "LX")>;
  10394. def : BaseSTOPregister<asm # "b", GPR32, WZR,
  10395. !cast<Instruction>(instr # "B")>;
  10396. def : BaseSTOPregister<asm # "h", GPR32, WZR,
  10397. !cast<Instruction>(instr # "H")>;
  10398. def : BaseSTOPregister<asm, GPR32, WZR,
  10399. !cast<Instruction>(instr # "W")>;
  10400. def : BaseSTOPregister<asm, GPR64, XZR,
  10401. !cast<Instruction>(instr # "X")>;
  10402. }
  10403. class LoadStore64B_base<bits<3> opc, string asm_inst, string asm_ops,
  10404. dag iops, dag oops, list<dag> pat>
  10405. : I<oops, iops, asm_inst, asm_ops, "", pat>,
  10406. Sched<[]> /* FIXME: fill in scheduling details once known */ {
  10407. bits<5> Rt;
  10408. bits<5> Rn;
  10409. let Inst{31-21} = 0b11111000001;
  10410. let Inst{15} = 1;
  10411. let Inst{14-12} = opc;
  10412. let Inst{11-10} = 0b00;
  10413. let Inst{9-5} = Rn;
  10414. let Inst{4-0} = Rt;
  10415. let Predicates = [HasV8_7a];
  10416. }
  10417. class LoadStore64B<bits<3> opc, string asm_inst, dag iops, dag oops,
  10418. list<dag> pat = []>
  10419. : LoadStore64B_base<opc, asm_inst, "\t$Rt, [$Rn]", iops, oops, pat> {
  10420. let Inst{20-16} = 0b11111;
  10421. }
  10422. class Store64BV<bits<3> opc, string asm_inst, list<dag> pat = []>
  10423. : LoadStore64B_base<opc, asm_inst, "\t$Rs, $Rt, [$Rn]",
  10424. (ins GPR64x8:$Rt, GPR64sp:$Rn), (outs GPR64:$Rs), pat> {
  10425. bits<5> Rs;
  10426. let Inst{20-16} = Rs;
  10427. }
  10428. class MOPSMemoryCopyMoveBase<bit isMove, bits<2> opcode, bits<2> op1,
  10429. bits<2> op2, string asm>
  10430. : I<(outs GPR64common:$Rd_wb, GPR64common:$Rs_wb, GPR64:$Rn_wb),
  10431. (ins GPR64common:$Rd, GPR64common:$Rs, GPR64:$Rn),
  10432. asm, "\t[$Rd]!, [$Rs]!, $Rn!",
  10433. "$Rd = $Rd_wb,$Rs = $Rs_wb,$Rn = $Rn_wb", []>,
  10434. Sched<[]> {
  10435. bits<5> Rd;
  10436. bits<5> Rs;
  10437. bits<5> Rn;
  10438. let Inst{31-27} = 0b00011;
  10439. let Inst{26} = isMove;
  10440. let Inst{25-24} = 0b01;
  10441. let Inst{23-22} = opcode;
  10442. let Inst{21} = 0b0;
  10443. let Inst{20-16} = Rs;
  10444. let Inst{15-14} = op2;
  10445. let Inst{13-12} = op1;
  10446. let Inst{11-10} = 0b01;
  10447. let Inst{9-5} = Rn;
  10448. let Inst{4-0} = Rd;
  10449. let DecoderMethod = "DecodeCPYMemOpInstruction";
  10450. let mayLoad = 1;
  10451. let mayStore = 1;
  10452. }
  10453. class MOPSMemoryCopy<bits<2> opcode, bits<2> op1, bits<2> op2, string asm>
  10454. : MOPSMemoryCopyMoveBase<0, opcode, op1, op2, asm>;
  10455. class MOPSMemoryMove<bits<2> opcode, bits<2> op1, bits<2> op2, string asm>
  10456. : MOPSMemoryCopyMoveBase<1, opcode, op1, op2, asm>;
  10457. class MOPSMemorySetBase<bit isTagging, bits<2> opcode, bit op1, bit op2,
  10458. string asm>
  10459. : I<(outs GPR64common:$Rd_wb, GPR64:$Rn_wb),
  10460. (ins GPR64common:$Rd, GPR64:$Rn, GPR64:$Rm),
  10461. asm, "\t[$Rd]!, $Rn!, $Rm",
  10462. "$Rd = $Rd_wb,$Rn = $Rn_wb", []>,
  10463. Sched<[]> {
  10464. bits<5> Rd;
  10465. bits<5> Rn;
  10466. bits<5> Rm;
  10467. let Inst{31-27} = 0b00011;
  10468. let Inst{26} = isTagging;
  10469. let Inst{25-21} = 0b01110;
  10470. let Inst{20-16} = Rm;
  10471. let Inst{15-14} = opcode;
  10472. let Inst{13} = op2;
  10473. let Inst{12} = op1;
  10474. let Inst{11-10} = 0b01;
  10475. let Inst{9-5} = Rn;
  10476. let Inst{4-0} = Rd;
  10477. let DecoderMethod = "DecodeSETMemOpInstruction";
  10478. let mayLoad = 0;
  10479. let mayStore = 1;
  10480. }
  10481. class MOPSMemorySet<bits<2> opcode, bit op1, bit op2, string asm>
  10482. : MOPSMemorySetBase<0, opcode, op1, op2, asm>;
  10483. class MOPSMemorySetTagging<bits<2> opcode, bit op1, bit op2, string asm>
  10484. : MOPSMemorySetBase<1, opcode, op1, op2, asm>;
  10485. multiclass MOPSMemoryCopyInsns<bits<2> opcode, string asm> {
  10486. def "" : MOPSMemoryCopy<opcode, 0b00, 0b00, asm>;
  10487. def WN : MOPSMemoryCopy<opcode, 0b00, 0b01, asm # "wn">;
  10488. def RN : MOPSMemoryCopy<opcode, 0b00, 0b10, asm # "rn">;
  10489. def N : MOPSMemoryCopy<opcode, 0b00, 0b11, asm # "n">;
  10490. def WT : MOPSMemoryCopy<opcode, 0b01, 0b00, asm # "wt">;
  10491. def WTWN : MOPSMemoryCopy<opcode, 0b01, 0b01, asm # "wtwn">;
  10492. def WTRN : MOPSMemoryCopy<opcode, 0b01, 0b10, asm # "wtrn">;
  10493. def WTN : MOPSMemoryCopy<opcode, 0b01, 0b11, asm # "wtn">;
  10494. def RT : MOPSMemoryCopy<opcode, 0b10, 0b00, asm # "rt">;
  10495. def RTWN : MOPSMemoryCopy<opcode, 0b10, 0b01, asm # "rtwn">;
  10496. def RTRN : MOPSMemoryCopy<opcode, 0b10, 0b10, asm # "rtrn">;
  10497. def RTN : MOPSMemoryCopy<opcode, 0b10, 0b11, asm # "rtn">;
  10498. def T : MOPSMemoryCopy<opcode, 0b11, 0b00, asm # "t">;
  10499. def TWN : MOPSMemoryCopy<opcode, 0b11, 0b01, asm # "twn">;
  10500. def TRN : MOPSMemoryCopy<opcode, 0b11, 0b10, asm # "trn">;
  10501. def TN : MOPSMemoryCopy<opcode, 0b11, 0b11, asm # "tn">;
  10502. }
  10503. multiclass MOPSMemoryMoveInsns<bits<2> opcode, string asm> {
  10504. def "" : MOPSMemoryMove<opcode, 0b00, 0b00, asm>;
  10505. def WN : MOPSMemoryMove<opcode, 0b00, 0b01, asm # "wn">;
  10506. def RN : MOPSMemoryMove<opcode, 0b00, 0b10, asm # "rn">;
  10507. def N : MOPSMemoryMove<opcode, 0b00, 0b11, asm # "n">;
  10508. def WT : MOPSMemoryMove<opcode, 0b01, 0b00, asm # "wt">;
  10509. def WTWN : MOPSMemoryMove<opcode, 0b01, 0b01, asm # "wtwn">;
  10510. def WTRN : MOPSMemoryMove<opcode, 0b01, 0b10, asm # "wtrn">;
  10511. def WTN : MOPSMemoryMove<opcode, 0b01, 0b11, asm # "wtn">;
  10512. def RT : MOPSMemoryMove<opcode, 0b10, 0b00, asm # "rt">;
  10513. def RTWN : MOPSMemoryMove<opcode, 0b10, 0b01, asm # "rtwn">;
  10514. def RTRN : MOPSMemoryMove<opcode, 0b10, 0b10, asm # "rtrn">;
  10515. def RTN : MOPSMemoryMove<opcode, 0b10, 0b11, asm # "rtn">;
  10516. def T : MOPSMemoryMove<opcode, 0b11, 0b00, asm # "t">;
  10517. def TWN : MOPSMemoryMove<opcode, 0b11, 0b01, asm # "twn">;
  10518. def TRN : MOPSMemoryMove<opcode, 0b11, 0b10, asm # "trn">;
  10519. def TN : MOPSMemoryMove<opcode, 0b11, 0b11, asm # "tn">;
  10520. }
  10521. multiclass MOPSMemorySetInsns<bits<2> opcode, string asm> {
  10522. def "" : MOPSMemorySet<opcode, 0, 0, asm>;
  10523. def T : MOPSMemorySet<opcode, 1, 0, asm # "t">;
  10524. def N : MOPSMemorySet<opcode, 0, 1, asm # "n">;
  10525. def TN : MOPSMemorySet<opcode, 1, 1, asm # "tn">;
  10526. }
  10527. multiclass MOPSMemorySetTaggingInsns<bits<2> opcode, string asm> {
  10528. def "" : MOPSMemorySetTagging<opcode, 0, 0, asm>;
  10529. def T : MOPSMemorySetTagging<opcode, 1, 0, asm # "t">;
  10530. def N : MOPSMemorySetTagging<opcode, 0, 1, asm # "n">;
  10531. def TN : MOPSMemorySetTagging<opcode, 1, 1, asm # "tn">;
  10532. }
  10533. //----------------------------------------------------------------------------
  10534. // 2022 Armv8.9/Armv9.4 Extensions
  10535. //----------------------------------------------------------------------------
  10536. //---
  10537. // 2022 Architecture Extensions: General Data Processing (FEAT_CSSC)
  10538. //---
  10539. class BaseTwoOperandRegImm<bit sf, bit Op, bit S, bits<4> opc,
  10540. RegisterClass regtype, ImmLeaf immtype, string asm,
  10541. SDPatternOperator OpNode>
  10542. : I<(outs regtype:$Rd), (ins regtype:$Rn, immtype:$imm),
  10543. asm, "\t$Rd, $Rn, $imm", "",
  10544. [(set regtype:$Rd, (OpNode regtype:$Rn, immtype:$imm))]> {
  10545. bits<5> Rd;
  10546. bits<5> Rn;
  10547. bits<8> imm;
  10548. let Inst{31} = sf;
  10549. let Inst{30} = Op;
  10550. let Inst{29} = S;
  10551. let Inst{28-22} = 0b1000111;
  10552. let Inst{21-18} = opc;
  10553. let Inst{17-10} = imm;
  10554. let Inst{9-5} = Rn;
  10555. let Inst{4-0} = Rd;
  10556. }
  10557. class BaseComparisonOpReg<bit size, bit isUnsigned, bit isMin,
  10558. RegisterClass regtype, string asm,
  10559. SDPatternOperator OpNode>
  10560. : BaseTwoOperandRegReg<size, 0b0, {0,1,1,0,?,?}, regtype, asm, OpNode>,
  10561. Sched<[WriteI]> {
  10562. let Inst{11} = isMin;
  10563. let Inst{10} = isUnsigned;
  10564. let mayLoad = 0;
  10565. let mayStore = 0;
  10566. let hasSideEffects = 0;
  10567. }
  10568. class BaseComparisonOpImm<bit size, bit isUnsigned, bit isMin,
  10569. RegisterClass regtype, ImmLeaf immtype, string asm,
  10570. SDPatternOperator OpNode>
  10571. : BaseTwoOperandRegImm<size, 0b0, 0b0, {0,0,?,?}, regtype, immtype, asm,
  10572. OpNode>,
  10573. Sched<[]> {
  10574. let Inst{19} = isMin;
  10575. let Inst{18} = isUnsigned;
  10576. let mayLoad = 0;
  10577. let mayStore = 0;
  10578. let hasSideEffects = 0;
  10579. }
  10580. multiclass ComparisonOp<bit isUnsigned, bit isMin, string asm,
  10581. SDPatternOperator OpNode = null_frag> {
  10582. def Wrr : BaseComparisonOpReg<0b0, isUnsigned, isMin, GPR32, asm, OpNode>;
  10583. def Wri : BaseComparisonOpImm<0b0, isUnsigned, isMin, GPR32,
  10584. !cond(isUnsigned : uimm8_32b,
  10585. !not(isUnsigned) : simm8_32b), asm, OpNode>;
  10586. def Xrr : BaseComparisonOpReg<0b1, isUnsigned, isMin, GPR64, asm, OpNode>;
  10587. def Xri : BaseComparisonOpImm<0b1, isUnsigned, isMin, GPR64,
  10588. !cond(isUnsigned : uimm8_64b,
  10589. !not(isUnsigned) : simm8_64b), asm, OpNode>;
  10590. }
  10591. //---
  10592. // RCPC instructions (FEAT_LRCPC3)
  10593. //---
  10594. class BaseLRCPC3<bits<2> size, bit V, bits<2> opc, dag oops, dag iops,
  10595. string asm, string operands, string cstr = "">
  10596. : I<oops, iops, asm, operands, cstr, []>,
  10597. Sched<[WriteAtomic]> {
  10598. bits<5> Rt;
  10599. bits<5> Rn;
  10600. let Inst{31-30} = size;
  10601. let Inst{29-24} = {0,1,1,V,0,1};
  10602. let Inst{23-22} = opc;
  10603. let Inst{21} = 0b0;
  10604. // Inst{20-12}
  10605. let Inst{11-10} = 0b10;
  10606. let Inst{9-5} = Rn;
  10607. let Inst{4-0} = Rt;
  10608. let mayLoad = Inst{22};
  10609. let mayStore = !not(Inst{22});
  10610. let hasSideEffects = 0;
  10611. }
  10612. class BaseLRCPC3IntegerLoadStorePair<bits<2> size, bits<2> opc, bits<4> opc2,
  10613. dag oops, dag iops, string asm,
  10614. string operands, string cstr>
  10615. : BaseLRCPC3<size, /*V*/0, opc, oops, iops, asm, operands, cstr> {
  10616. bits<5> Rt2;
  10617. let Inst{20-16} = Rt2;
  10618. let Inst{15-12} = opc2;
  10619. }
  10620. class BaseLRCPC3IntegerLoadStore<bits<2> size, bits<2> opc, dag oops, dag iops,
  10621. string asm, string operands, string cstr>
  10622. : BaseLRCPC3<size, /*V*/0, opc, oops, iops, asm, operands, cstr> {
  10623. let Inst{20-12} = 0b000000000; // imm9
  10624. }
  10625. multiclass LRCPC3NEONLoadStoreUnscaledOffset<bits<2> size, bits<2> opc, RegisterClass regtype,
  10626. dag oops, dag iops, string asm> {
  10627. def i : BaseLRCPC3<size, /*V*/1, opc, oops, iops, asm, "\t$Rt, [$Rn{, $simm}]", /*cstr*/""> {
  10628. bits<9> simm; // signed immediate encoded in imm9=Rt2:imm4
  10629. let Inst{20-12} = simm;
  10630. }
  10631. def a : InstAlias<asm # "\t$Rt, [$Rn]",
  10632. (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
  10633. }
  10634. class LRCPC3NEONLdStSingle<bit L, dag oops, dag iops, string asm, string cst>
  10635. : BaseSIMDLdStSingle<L, /*R*/0b0, /*opcode*/0b100, asm,
  10636. "\t$Vt$Q, [$Rn]", cst, oops, iops, []>,
  10637. Sched<[]> {
  10638. bit Q;
  10639. let Inst{31} = 0;
  10640. let Inst{30} = Q;
  10641. let Inst{23} = 0;
  10642. let Inst{20-16} = 0b00001;
  10643. let Inst{12} = 0; // S
  10644. let Inst{11-10} = 0b01; // size
  10645. let mayLoad = L;
  10646. let mayStore = !not(L);
  10647. let hasSideEffects = 1;
  10648. }
  10649. //---
  10650. // Instrumentation Extension (FEAT_ITE)
  10651. //---
  10652. let Predicates = [HasITE] in
  10653. def TRCIT : RtSystemI<0b0, (outs), (ins GPR64:$Rt), "trcit", "\t$Rt"> {
  10654. let Inst{20-19} = 0b01;
  10655. let Inst{18-16} = 0b011;
  10656. let Inst{15-12} = 0b0111;
  10657. let Inst{11-8} = 0b0010;
  10658. let Inst{7-5} = 0b111;
  10659. }
  10660. // * RCWCAS family
  10661. // * RCW<OP> family
  10662. //--------------------------------------------------------------------
  10663. // Read-Check-Write Compare And Swap family (RCWCAS[S|P|PS]?[A|L|AL]?)
  10664. // Instruction encoding:
  10665. //
  10666. // 31 30|29 24|23|22|21|20 16|15|14 13|12 11 10|9 5|4 0
  10667. // RCWCAS 0 0|011001| A| R| 1| Rs| 0| 0 0| 0 1 0| Rn| Rt
  10668. // RCWSCAS 0 1|011001| A| R| 1| Rs| 0| 0 0| 0 1 0| Rn| Rt
  10669. // RCWCASP 0 0|011001| A| R| 1| Rs| 0| 0 0| 0 1 1| Rn| Rt
  10670. // RCWSCASP 0 1|011001| A| R| 1| Rs| 0| 0 0| 0 1 1| Rn| Rt
  10671. // Instruction syntax:
  10672. //
  10673. // RCW[S]CAS{<order>} <Xs>, <Xt>, [<Xn|SP>]
  10674. // RCW[S]CASP{<order>} <Xs>, <X(s+1)>, <Xt>, <X(t+1)> [<Xn|SP>]
  10675. class BaseRCWCASEncoding<dag oops, dag iops, string asm>
  10676. : I<oops, iops, asm, "\t$Rs, $Rt, [$Rn]", "$out = $Rs", []>,
  10677. Sched<[]> {
  10678. bit Acq;
  10679. bit Rel;
  10680. bit SC;
  10681. bit Pair;
  10682. bits<5> Rs;
  10683. bits<5> Rn;
  10684. bits<5> Rt;
  10685. let Inst{31} = 0b0;
  10686. let Inst{30} = SC;
  10687. let Inst{29-24} = 0b011001;
  10688. let Inst{23} = Acq;
  10689. let Inst{22} = Rel;
  10690. let Inst{21} = 0b1;
  10691. let Inst{20-16} = Rs;
  10692. let Inst{15-13} = 0b000;
  10693. let Inst{12-11} = 0b01;
  10694. let Inst{10} = Pair;
  10695. let Inst{9-5} = Rn;
  10696. let Inst{4-0} = Rt;
  10697. let mayLoad = 1;
  10698. let mayStore = 1;
  10699. let hasSideEffects = 1;
  10700. let Defs = [NZCV];
  10701. }
  10702. multiclass BaseRCWCAS<dag oops, dag iops, string prefix> {
  10703. let Acq = 0b0, Rel = 0b0 in
  10704. def "" : BaseRCWCASEncoding<oops, iops, prefix # "">;
  10705. let Acq = 0b1, Rel = 0b0 in
  10706. def A : BaseRCWCASEncoding<oops, iops, prefix # "a">;
  10707. let Acq = 0b0, Rel = 0b1 in
  10708. def L : BaseRCWCASEncoding<oops, iops, prefix # "l">;
  10709. let Acq = 0b1, Rel = 0b1 in
  10710. def AL : BaseRCWCASEncoding<oops, iops, prefix # "al">;
  10711. }
  10712. multiclass ReadCheckWriteCompareAndSwap {
  10713. let SC = 0b0, Pair = 0b0, Predicates = [HasTHE] in
  10714. defm CAS : BaseRCWCAS<(outs GPR64:$out),
  10715. (ins GPR64:$Rs, GPR64:$Rt, GPR64sp:$Rn), "rcwcas" >;
  10716. let SC = 0b1, Pair = 0b0, Predicates = [HasTHE] in
  10717. defm SCAS : BaseRCWCAS<(outs GPR64:$out),
  10718. (ins GPR64:$Rs, GPR64:$Rt, GPR64sp:$Rn), "rcwscas">;
  10719. let SC = 0b0, Pair = 0b1, Predicates = [HasTHE, HasD128] in
  10720. defm CASP : BaseRCWCAS<(outs XSeqPairClassOperand:$out),
  10721. (ins XSeqPairClassOperand:$Rs,
  10722. XSeqPairClassOperand:$Rt, GPR64sp:$Rn),
  10723. "rcwcasp">;
  10724. let SC = 0b1, Pair = 0b1, Predicates = [HasTHE, HasD128] in
  10725. defm SCASP: BaseRCWCAS<(outs XSeqPairClassOperand:$out),
  10726. (ins XSeqPairClassOperand:$Rs,
  10727. XSeqPairClassOperand:$Rt, GPR64sp:$Rn),
  10728. "rcwscasp">;
  10729. }
  10730. //------------------------------------------------------------------
  10731. // Read-Check-Write <OP> family (RCW[CLR|SET|SWP][S|P|PS]?[A|L|AL]?)
  10732. // Instruction encoding:
  10733. //
  10734. // 31 30|29 24|23|22|21|20 16|15|14 12|11 10|9 5|4 0
  10735. // RCWCLR 0 0|111000| A| R| 1| Rs| 1| 001| 0 0| Rn| Rt
  10736. // RCWSCLR 0 1|111000| A| R| 1| Rs| 1| 001| 0 0| Rn| Rt
  10737. // RCWSET 0 0|111000| A| R| 1| Rs| 1| 011| 0 0| Rn| Rt
  10738. // RCWSSET 0 1|111000| A| R| 1| Rs| 1| 011| 0 0| Rn| Rt
  10739. // RCWSWP 0 0|111000| A| R| 1| Rs| 1| 010| 0 0| Rn| Rt
  10740. // RCWSSWP 0 1|111000| A| R| 1| Rs| 1| 010| 0 0| Rn| Rt
  10741. // 31 30|29 24|23|22|21|20 16|15|14 12|11 10|9 5|4 0
  10742. // RCWCLRP 0 0|011001| A| R| 1| Rt2| 1| 001| 0 0| Rn| Rt
  10743. // RCWSCLRP 0 1|011001| A| R| 1| Rt2| 1| 001| 0 0| Rn| Rt
  10744. // RCWSETP 0 0|011001| A| R| 1| Rt2| 1| 011| 0 0| Rn| Rt
  10745. // RCWSSETP 0 1|011001| A| R| 1| Rt2| 1| 011| 0 0| Rn| Rt
  10746. // RCWSWPP 0 0|011001| A| R| 1| Rt2| 1| 010| 0 0| Rn| Rt
  10747. // RCWSSWPP 0 1|011001| A| R| 1| Rt2| 1| 010| 0 0| Rn| Rt
  10748. // Instruction syntax:
  10749. //
  10750. // RCW[S]<OP>{<order>} <Xs>, <Xt>, [<Xn|SP>]
  10751. // RCW[S]<OP>P{<order>} <Xt1>, <Xt2>, [<Xn|SP>]
  10752. class BaseRCWOPEncoding<string asm>
  10753. : I<(outs GPR64:$Rt),(ins GPR64:$Rs, GPR64sp:$Rn), asm,
  10754. "\t$Rs, $Rt, [$Rn]", "", []>,
  10755. Sched<[]> {
  10756. bit Acq;
  10757. bit Rel;
  10758. bit SC;
  10759. bits<3> opc;
  10760. bits<5> Rs;
  10761. bits<5> Rn;
  10762. bits<5> Rt;
  10763. let Inst{31} = 0b0;
  10764. let Inst{30} = SC;
  10765. let Inst{29-24} = 0b111000;
  10766. let Inst{23} = Acq;
  10767. let Inst{22} = Rel;
  10768. let Inst{21} = 0b1;
  10769. let Inst{20-16} = Rs;
  10770. let Inst{15} = 0b1;
  10771. let Inst{14-12} = opc;
  10772. let Inst{11-10} = 0b00;
  10773. let Inst{9-5} = Rn;
  10774. let Inst{4-0} = Rt;
  10775. let mayLoad = 1;
  10776. let mayStore = 1;
  10777. let hasSideEffects = 1;
  10778. let Defs = [NZCV];
  10779. let Predicates = [HasTHE];
  10780. }
  10781. class BaseRCWOPPEncoding<string asm>
  10782. : I<(outs GPR64common:$Rt_wb, GPR64common:$Rt2_wb),
  10783. (ins GPR64common:$Rt, GPR64common:$Rt2, GPR64sp:$Rn), asm,
  10784. "\t$Rt, $Rt2, [$Rn]", "$Rt = $Rt_wb, $Rt2 = $Rt2_wb", []>,
  10785. Sched<[]> {
  10786. bit Acq;
  10787. bit Rel;
  10788. bit SC;
  10789. bits<3> opc;
  10790. bits<5> Rt2;
  10791. bits<5> Rn;
  10792. bits<5> Rt;
  10793. let Inst{31} = 0b0;
  10794. let Inst{30} = SC;
  10795. let Inst{29-24} = 0b011001;
  10796. let Inst{23} = Acq;
  10797. let Inst{22} = Rel;
  10798. let Inst{21} = 0b1;
  10799. let Inst{20-16} = Rt2;
  10800. let Inst{15} = 0b1;
  10801. let Inst{14-12} = opc;
  10802. let Inst{11-10} = 0b00;
  10803. let Inst{9-5} = Rn;
  10804. let Inst{4-0} = Rt;
  10805. let mayLoad = 1;
  10806. let mayStore = 1;
  10807. let hasSideEffects = 1;
  10808. let Defs = [NZCV];
  10809. let Predicates = [HasTHE, HasD128];
  10810. }
  10811. multiclass BaseRCWOP<string prefix> {
  10812. let Acq = 0b0, Rel = 0b0 in def "" : BaseRCWOPEncoding<prefix # "">;
  10813. let Acq = 0b1, Rel = 0b0 in def A : BaseRCWOPEncoding<prefix # "a">;
  10814. let Acq = 0b0, Rel = 0b1 in def L : BaseRCWOPEncoding<prefix # "l">;
  10815. let Acq = 0b1, Rel = 0b1 in def AL : BaseRCWOPEncoding<prefix # "al">;
  10816. let Acq = 0b0, Rel = 0b0 in def P : BaseRCWOPPEncoding<prefix # "p">;
  10817. let Acq = 0b1, Rel = 0b0 in def PA : BaseRCWOPPEncoding<prefix # "pa">;
  10818. let Acq = 0b0, Rel = 0b1 in def PL : BaseRCWOPPEncoding<prefix # "pl">;
  10819. let Acq = 0b1, Rel = 0b1 in def PAL : BaseRCWOPPEncoding<prefix # "pal">;
  10820. }
  10821. multiclass ReadCheckWriteOperation<bits<3> opc, string op> {
  10822. let SC = 0b0, opc = opc in defm "" : BaseRCWOP<"rcw" # "" # op>;
  10823. let SC = 0b1, opc = opc in defm S : BaseRCWOP<"rcw" # "s" # op >;
  10824. }
  10825. //---
  10826. // 128-bit atomic instructions (FEAT_LSE128)
  10827. //---
  10828. let mayLoad = 1, mayStore = 1, hasSideEffects = 0 in
  10829. class LSE128Base<bits<3> op0, bits<2> AR, bit o3, string asm>
  10830. : I<(outs GPR64common:$Rt_wb, GPR64common:$Rt2_wb),
  10831. (ins GPR64common:$Rt, GPR64common:$Rt2, GPR64sp:$Rn),
  10832. asm, "\t$Rt, $Rt2, [$Rn]",
  10833. "$Rt = $Rt_wb, $Rt2 = $Rt2_wb", []>,
  10834. Sched<[]> {
  10835. bits<5> Rt;
  10836. bits<5> Rt2;
  10837. bits<5> Rn;
  10838. let Inst{31-24} = 0b00011001;
  10839. let Inst{23-22} = AR;
  10840. let Inst{21} = 0b1;
  10841. let Inst{20-16} = Rt2;
  10842. let Inst{15} = o3;
  10843. let Inst{14-12} = op0;
  10844. let Inst{11-10} = 0b00;
  10845. let Inst{9-5} = Rn;
  10846. let Inst{4-0} = Rt;
  10847. }
  10848. //---
  10849. // 128-bit System Instructions (FEAT_SYSINSTR128)
  10850. //---
  10851. // Instruction encoding:
  10852. //
  10853. // 31 19|18 16|15 12|11 8|7 5|4 0
  10854. // SYSP 1101010101001| op1| Cn| Cm|op2| Rt
  10855. // Instruction syntax:
  10856. //
  10857. // SYSP #<op1>, <Cn>, <Cm>, #<op2>{, <Xt>, <Xt+1>}
  10858. class RtSystemI128<bit L, dag oops, dag iops, string asm, string operands, list<dag> pattern = []> :
  10859. RtSystemI<L, oops, iops, asm, operands, pattern> {
  10860. let Inst{22} = 0b1; // override BaseSystemI
  10861. }
  10862. class BaseSYSPEncoding<bit L, string asm, string operands, dag outputs, dag inputs>
  10863. : RtSystemI128<L, outputs, inputs, asm, operands> {
  10864. bits<3> op1;
  10865. bits<4> Cn;
  10866. bits<4> Cm;
  10867. bits<3> op2;
  10868. let Inst{20-19} = 0b01;
  10869. let Inst{18-16} = op1;
  10870. let Inst{15-12} = Cn;
  10871. let Inst{11-8} = Cm;
  10872. let Inst{7-5} = op2;
  10873. }
  10874. class SystemPXtI<bit L, string asm> :
  10875. BaseSYSPEncoding<L, asm, "\t$op1, $Cn, $Cm, $op2, $Rt", (outs),
  10876. (ins imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2, XSeqPairClassOperand:$Rt)>;
  10877. //----------------------------------------------------------------------------
  10878. // Allow the size specifier tokens to be upper case, not just lower.
  10879. def : TokenAlias<".4B", ".4b">; // Add dot product
  10880. def : TokenAlias<".8B", ".8b">;
  10881. def : TokenAlias<".4H", ".4h">;
  10882. def : TokenAlias<".2S", ".2s">;
  10883. def : TokenAlias<".1D", ".1d">;
  10884. def : TokenAlias<".16B", ".16b">;
  10885. def : TokenAlias<".8H", ".8h">;
  10886. def : TokenAlias<".4S", ".4s">;
  10887. def : TokenAlias<".2D", ".2d">;
  10888. def : TokenAlias<".1Q", ".1q">;
  10889. def : TokenAlias<".2H", ".2h">;
  10890. def : TokenAlias<".B", ".b">;
  10891. def : TokenAlias<".H", ".h">;
  10892. def : TokenAlias<".S", ".s">;
  10893. def : TokenAlias<".D", ".d">;
  10894. def : TokenAlias<".Q", ".q">;