RegUsageInfoCollector.cpp 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. //===-- RegUsageInfoCollector.cpp - Register Usage Information Collector --===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. ///
  9. /// This pass is required to take advantage of the interprocedural register
  10. /// allocation infrastructure.
  11. ///
  12. /// This pass is simple MachineFunction pass which collects register usage
  13. /// details by iterating through each physical registers and checking
  14. /// MRI::isPhysRegUsed() then creates a RegMask based on this details.
  15. /// The pass then stores this RegMask in PhysicalRegisterUsageInfo.cpp
  16. ///
  17. //===----------------------------------------------------------------------===//
  18. #include "llvm/ADT/Statistic.h"
  19. #include "llvm/CodeGen/MachineFunctionPass.h"
  20. #include "llvm/CodeGen/MachineOperand.h"
  21. #include "llvm/CodeGen/MachineRegisterInfo.h"
  22. #include "llvm/CodeGen/Passes.h"
  23. #include "llvm/CodeGen/RegisterUsageInfo.h"
  24. #include "llvm/CodeGen/TargetFrameLowering.h"
  25. #include "llvm/IR/Function.h"
  26. #include "llvm/Support/Debug.h"
  27. #include "llvm/Support/raw_ostream.h"
  28. using namespace llvm;
  29. #define DEBUG_TYPE "ip-regalloc"
  30. STATISTIC(NumCSROpt,
  31. "Number of functions optimized for callee saved registers");
  32. namespace {
  33. class RegUsageInfoCollector : public MachineFunctionPass {
  34. public:
  35. RegUsageInfoCollector() : MachineFunctionPass(ID) {
  36. PassRegistry &Registry = *PassRegistry::getPassRegistry();
  37. initializeRegUsageInfoCollectorPass(Registry);
  38. }
  39. StringRef getPassName() const override {
  40. return "Register Usage Information Collector Pass";
  41. }
  42. void getAnalysisUsage(AnalysisUsage &AU) const override {
  43. AU.addRequired<PhysicalRegisterUsageInfo>();
  44. AU.setPreservesAll();
  45. MachineFunctionPass::getAnalysisUsage(AU);
  46. }
  47. bool runOnMachineFunction(MachineFunction &MF) override;
  48. // Call getCalleeSaves and then also set the bits for subregs and
  49. // fully saved superregs.
  50. static void computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF);
  51. static char ID;
  52. };
  53. } // end of anonymous namespace
  54. char RegUsageInfoCollector::ID = 0;
  55. INITIALIZE_PASS_BEGIN(RegUsageInfoCollector, "RegUsageInfoCollector",
  56. "Register Usage Information Collector", false, false)
  57. INITIALIZE_PASS_DEPENDENCY(PhysicalRegisterUsageInfo)
  58. INITIALIZE_PASS_END(RegUsageInfoCollector, "RegUsageInfoCollector",
  59. "Register Usage Information Collector", false, false)
  60. FunctionPass *llvm::createRegUsageInfoCollector() {
  61. return new RegUsageInfoCollector();
  62. }
  63. // TODO: Move to hook somwehere?
  64. // Return true if it is useful to track the used registers for IPRA / no CSR
  65. // optimizations. This is not useful for entry points, and computing the
  66. // register usage information is expensive.
  67. static bool isCallableFunction(const MachineFunction &MF) {
  68. switch (MF.getFunction().getCallingConv()) {
  69. case CallingConv::AMDGPU_VS:
  70. case CallingConv::AMDGPU_GS:
  71. case CallingConv::AMDGPU_PS:
  72. case CallingConv::AMDGPU_CS:
  73. case CallingConv::AMDGPU_HS:
  74. case CallingConv::AMDGPU_ES:
  75. case CallingConv::AMDGPU_LS:
  76. case CallingConv::AMDGPU_KERNEL:
  77. return false;
  78. default:
  79. return true;
  80. }
  81. }
  82. bool RegUsageInfoCollector::runOnMachineFunction(MachineFunction &MF) {
  83. MachineRegisterInfo *MRI = &MF.getRegInfo();
  84. const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
  85. const LLVMTargetMachine &TM = MF.getTarget();
  86. LLVM_DEBUG(dbgs() << " -------------------- " << getPassName()
  87. << " -------------------- \nFunction Name : "
  88. << MF.getName() << '\n');
  89. // Analyzing the register usage may be expensive on some targets.
  90. if (!isCallableFunction(MF)) {
  91. LLVM_DEBUG(dbgs() << "Not analyzing non-callable function\n");
  92. return false;
  93. }
  94. // If there are no callers, there's no point in computing more precise
  95. // register usage here.
  96. if (MF.getFunction().use_empty()) {
  97. LLVM_DEBUG(dbgs() << "Not analyzing function with no callers\n");
  98. return false;
  99. }
  100. std::vector<uint32_t> RegMask;
  101. // Compute the size of the bit vector to represent all the registers.
  102. // The bit vector is broken into 32-bit chunks, thus takes the ceil of
  103. // the number of registers divided by 32 for the size.
  104. unsigned RegMaskSize = MachineOperand::getRegMaskSize(TRI->getNumRegs());
  105. RegMask.resize(RegMaskSize, ~((uint32_t)0));
  106. const Function &F = MF.getFunction();
  107. PhysicalRegisterUsageInfo &PRUI = getAnalysis<PhysicalRegisterUsageInfo>();
  108. PRUI.setTargetMachine(TM);
  109. LLVM_DEBUG(dbgs() << "Clobbered Registers: ");
  110. BitVector SavedRegs;
  111. computeCalleeSavedRegs(SavedRegs, MF);
  112. const BitVector &UsedPhysRegsMask = MRI->getUsedPhysRegsMask();
  113. auto SetRegAsDefined = [&RegMask] (unsigned Reg) {
  114. RegMask[Reg / 32] &= ~(1u << Reg % 32);
  115. };
  116. // Some targets can clobber registers "inside" a call, typically in
  117. // linker-generated code.
  118. for (const MCPhysReg Reg : TRI->getIntraCallClobberedRegs(&MF))
  119. for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
  120. SetRegAsDefined(*AI);
  121. // Scan all the physical registers. When a register is defined in the current
  122. // function set it and all the aliasing registers as defined in the regmask.
  123. // FIXME: Rewrite to use regunits.
  124. for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) {
  125. // Don't count registers that are saved and restored.
  126. if (SavedRegs.test(PReg))
  127. continue;
  128. // If a register is defined by an instruction mark it as defined together
  129. // with all it's unsaved aliases.
  130. if (!MRI->def_empty(PReg)) {
  131. for (MCRegAliasIterator AI(PReg, TRI, true); AI.isValid(); ++AI)
  132. if (!SavedRegs.test(*AI))
  133. SetRegAsDefined(*AI);
  134. continue;
  135. }
  136. // If a register is in the UsedPhysRegsMask set then mark it as defined.
  137. // All clobbered aliases will also be in the set, so we can skip setting
  138. // as defined all the aliases here.
  139. if (UsedPhysRegsMask.test(PReg))
  140. SetRegAsDefined(PReg);
  141. }
  142. if (TargetFrameLowering::isSafeForNoCSROpt(F) &&
  143. MF.getSubtarget().getFrameLowering()->isProfitableForNoCSROpt(F)) {
  144. ++NumCSROpt;
  145. LLVM_DEBUG(dbgs() << MF.getName()
  146. << " function optimized for not having CSR.\n");
  147. }
  148. LLVM_DEBUG(
  149. for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) {
  150. if (MachineOperand::clobbersPhysReg(&(RegMask[0]), PReg))
  151. dbgs() << printReg(PReg, TRI) << " ";
  152. }
  153. dbgs() << " \n----------------------------------------\n";
  154. );
  155. PRUI.storeUpdateRegUsageInfo(F, RegMask);
  156. return false;
  157. }
  158. void RegUsageInfoCollector::
  159. computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF) {
  160. const TargetFrameLowering &TFI = *MF.getSubtarget().getFrameLowering();
  161. const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
  162. // Target will return the set of registers that it saves/restores as needed.
  163. SavedRegs.clear();
  164. TFI.getCalleeSaves(MF, SavedRegs);
  165. if (SavedRegs.none())
  166. return;
  167. // Insert subregs.
  168. const MCPhysReg *CSRegs = TRI.getCalleeSavedRegs(&MF);
  169. for (unsigned i = 0; CSRegs[i]; ++i) {
  170. MCPhysReg Reg = CSRegs[i];
  171. if (SavedRegs.test(Reg)) {
  172. // Save subregisters
  173. for (MCSubRegIterator SR(Reg, &TRI); SR.isValid(); ++SR)
  174. SavedRegs.set(*SR);
  175. }
  176. }
  177. }