123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320 |
- //===--- RISCV.cpp - Implement RISCV target feature support ---------------===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // This file implements RISCV TargetInfo objects.
- //
- //===----------------------------------------------------------------------===//
- #include "RISCV.h"
- #include "clang/Basic/Diagnostic.h"
- #include "clang/Basic/MacroBuilder.h"
- #include "clang/Basic/TargetBuiltins.h"
- #include "llvm/ADT/StringSwitch.h"
- #include "llvm/Support/TargetParser.h"
- #include "llvm/Support/raw_ostream.h"
- using namespace clang;
- using namespace clang::targets;
- ArrayRef<const char *> RISCVTargetInfo::getGCCRegNames() const {
- static const char *const GCCRegNames[] = {
- // Integer registers
- "x0", "x1", "x2", "x3", "x4", "x5", "x6", "x7",
- "x8", "x9", "x10", "x11", "x12", "x13", "x14", "x15",
- "x16", "x17", "x18", "x19", "x20", "x21", "x22", "x23",
- "x24", "x25", "x26", "x27", "x28", "x29", "x30", "x31",
- // Floating point registers
- "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
- "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
- "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
- "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
- // Vector registers
- "v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7",
- "v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15",
- "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23",
- "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31"};
- return llvm::makeArrayRef(GCCRegNames);
- }
- ArrayRef<TargetInfo::GCCRegAlias> RISCVTargetInfo::getGCCRegAliases() const {
- static const TargetInfo::GCCRegAlias GCCRegAliases[] = {
- {{"zero"}, "x0"}, {{"ra"}, "x1"}, {{"sp"}, "x2"}, {{"gp"}, "x3"},
- {{"tp"}, "x4"}, {{"t0"}, "x5"}, {{"t1"}, "x6"}, {{"t2"}, "x7"},
- {{"s0"}, "x8"}, {{"s1"}, "x9"}, {{"a0"}, "x10"}, {{"a1"}, "x11"},
- {{"a2"}, "x12"}, {{"a3"}, "x13"}, {{"a4"}, "x14"}, {{"a5"}, "x15"},
- {{"a6"}, "x16"}, {{"a7"}, "x17"}, {{"s2"}, "x18"}, {{"s3"}, "x19"},
- {{"s4"}, "x20"}, {{"s5"}, "x21"}, {{"s6"}, "x22"}, {{"s7"}, "x23"},
- {{"s8"}, "x24"}, {{"s9"}, "x25"}, {{"s10"}, "x26"}, {{"s11"}, "x27"},
- {{"t3"}, "x28"}, {{"t4"}, "x29"}, {{"t5"}, "x30"}, {{"t6"}, "x31"},
- {{"ft0"}, "f0"}, {{"ft1"}, "f1"}, {{"ft2"}, "f2"}, {{"ft3"}, "f3"},
- {{"ft4"}, "f4"}, {{"ft5"}, "f5"}, {{"ft6"}, "f6"}, {{"ft7"}, "f7"},
- {{"fs0"}, "f8"}, {{"fs1"}, "f9"}, {{"fa0"}, "f10"}, {{"fa1"}, "f11"},
- {{"fa2"}, "f12"}, {{"fa3"}, "f13"}, {{"fa4"}, "f14"}, {{"fa5"}, "f15"},
- {{"fa6"}, "f16"}, {{"fa7"}, "f17"}, {{"fs2"}, "f18"}, {{"fs3"}, "f19"},
- {{"fs4"}, "f20"}, {{"fs5"}, "f21"}, {{"fs6"}, "f22"}, {{"fs7"}, "f23"},
- {{"fs8"}, "f24"}, {{"fs9"}, "f25"}, {{"fs10"}, "f26"}, {{"fs11"}, "f27"},
- {{"ft8"}, "f28"}, {{"ft9"}, "f29"}, {{"ft10"}, "f30"}, {{"ft11"}, "f31"}};
- return llvm::makeArrayRef(GCCRegAliases);
- }
- bool RISCVTargetInfo::validateAsmConstraint(
- const char *&Name, TargetInfo::ConstraintInfo &Info) const {
- switch (*Name) {
- default:
- return false;
- case 'I':
- // A 12-bit signed immediate.
- Info.setRequiresImmediate(-2048, 2047);
- return true;
- case 'J':
- // Integer zero.
- Info.setRequiresImmediate(0);
- return true;
- case 'K':
- // A 5-bit unsigned immediate for CSR access instructions.
- Info.setRequiresImmediate(0, 31);
- return true;
- case 'f':
- // A floating-point register.
- Info.setAllowsRegister();
- return true;
- case 'A':
- // An address that is held in a general-purpose register.
- Info.setAllowsMemory();
- return true;
- case 'S': // A symbolic address
- Info.setAllowsRegister();
- return true;
- case 'v':
- // A vector register.
- if (Name[1] == 'r' || Name[1] == 'm') {
- Info.setAllowsRegister();
- Name += 1;
- return true;
- }
- return false;
- }
- }
- std::string RISCVTargetInfo::convertConstraint(const char *&Constraint) const {
- std::string R;
- switch (*Constraint) {
- case 'v':
- R = std::string("^") + std::string(Constraint, 2);
- Constraint += 1;
- break;
- default:
- R = TargetInfo::convertConstraint(Constraint);
- break;
- }
- return R;
- }
- void RISCVTargetInfo::getTargetDefines(const LangOptions &Opts,
- MacroBuilder &Builder) const {
- Builder.defineMacro("__ELF__");
- Builder.defineMacro("__riscv");
- bool Is64Bit = getTriple().getArch() == llvm::Triple::riscv64;
- Builder.defineMacro("__riscv_xlen", Is64Bit ? "64" : "32");
- StringRef CodeModel = getTargetOpts().CodeModel;
- unsigned FLen = ISAInfo->getFLen();
- unsigned MinVLen = ISAInfo->getMinVLen();
- unsigned MaxELen = ISAInfo->getMaxELen();
- unsigned MaxELenFp = ISAInfo->getMaxELenFp();
- if (CodeModel == "default")
- CodeModel = "small";
- if (CodeModel == "small")
- Builder.defineMacro("__riscv_cmodel_medlow");
- else if (CodeModel == "medium")
- Builder.defineMacro("__riscv_cmodel_medany");
- StringRef ABIName = getABI();
- if (ABIName == "ilp32f" || ABIName == "lp64f")
- Builder.defineMacro("__riscv_float_abi_single");
- else if (ABIName == "ilp32d" || ABIName == "lp64d")
- Builder.defineMacro("__riscv_float_abi_double");
- else
- Builder.defineMacro("__riscv_float_abi_soft");
- if (ABIName == "ilp32e")
- Builder.defineMacro("__riscv_abi_rve");
- Builder.defineMacro("__riscv_arch_test");
- for (auto &Extension : ISAInfo->getExtensions()) {
- auto ExtName = Extension.first;
- auto ExtInfo = Extension.second;
- unsigned Version =
- (ExtInfo.MajorVersion * 1000000) + (ExtInfo.MinorVersion * 1000);
- Builder.defineMacro(Twine("__riscv_", ExtName), Twine(Version));
- }
- if (ISAInfo->hasExtension("m")) {
- Builder.defineMacro("__riscv_mul");
- Builder.defineMacro("__riscv_div");
- Builder.defineMacro("__riscv_muldiv");
- }
- if (ISAInfo->hasExtension("a")) {
- Builder.defineMacro("__riscv_atomic");
- Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1");
- Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2");
- Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4");
- if (Is64Bit)
- Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8");
- }
- if (FLen) {
- Builder.defineMacro("__riscv_flen", Twine(FLen));
- Builder.defineMacro("__riscv_fdiv");
- Builder.defineMacro("__riscv_fsqrt");
- }
- if (MinVLen) {
- Builder.defineMacro("__riscv_v_min_vlen", Twine(MinVLen));
- Builder.defineMacro("__riscv_v_elen", Twine(MaxELen));
- Builder.defineMacro("__riscv_v_elen_fp", Twine(MaxELenFp));
- }
- if (ISAInfo->hasExtension("c"))
- Builder.defineMacro("__riscv_compressed");
- if (ISAInfo->hasExtension("zve32x") || ISAInfo->hasExtension("v"))
- Builder.defineMacro("__riscv_vector");
- }
- const Builtin::Info RISCVTargetInfo::BuiltinInfo[] = {
- #define BUILTIN(ID, TYPE, ATTRS) \
- {#ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr},
- #define TARGET_BUILTIN(ID, TYPE, ATTRS, FEATURE) \
- {#ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, FEATURE},
- #include "clang/Basic/BuiltinsRISCVVector.def"
- #define BUILTIN(ID, TYPE, ATTRS) \
- {#ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr},
- #define TARGET_BUILTIN(ID, TYPE, ATTRS, FEATURE) \
- {#ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, FEATURE},
- #include "clang/Basic/BuiltinsRISCV.def"
- };
- ArrayRef<Builtin::Info> RISCVTargetInfo::getTargetBuiltins() const {
- return llvm::makeArrayRef(BuiltinInfo, clang::RISCV::LastTSBuiltin -
- Builtin::FirstTSBuiltin);
- }
- bool RISCVTargetInfo::initFeatureMap(
- llvm::StringMap<bool> &Features, DiagnosticsEngine &Diags, StringRef CPU,
- const std::vector<std::string> &FeaturesVec) const {
- unsigned XLen = 32;
- if (getTriple().getArch() == llvm::Triple::riscv64) {
- Features["64bit"] = true;
- XLen = 64;
- }
- auto ParseResult = llvm::RISCVISAInfo::parseFeatures(XLen, FeaturesVec);
- if (!ParseResult) {
- std::string Buffer;
- llvm::raw_string_ostream OutputErrMsg(Buffer);
- handleAllErrors(ParseResult.takeError(), [&](llvm::StringError &ErrMsg) {
- OutputErrMsg << ErrMsg.getMessage();
- });
- Diags.Report(diag::err_invalid_feature_combination) << OutputErrMsg.str();
- return false;
- }
- return TargetInfo::initFeatureMap(Features, Diags, CPU,
- (*ParseResult)->toFeatureVector());
- }
- /// Return true if has this feature, need to sync with handleTargetFeatures.
- bool RISCVTargetInfo::hasFeature(StringRef Feature) const {
- bool Is64Bit = getTriple().getArch() == llvm::Triple::riscv64;
- auto Result = llvm::StringSwitch<Optional<bool>>(Feature)
- .Case("riscv", true)
- .Case("riscv32", !Is64Bit)
- .Case("riscv64", Is64Bit)
- .Case("64bit", Is64Bit)
- .Default(None);
- if (Result.hasValue())
- return Result.getValue();
- if (ISAInfo->isSupportedExtensionFeature(Feature))
- return ISAInfo->hasExtension(Feature);
- return false;
- }
- /// Perform initialization based on the user configured set of features.
- bool RISCVTargetInfo::handleTargetFeatures(std::vector<std::string> &Features,
- DiagnosticsEngine &Diags) {
- unsigned XLen = getTriple().isArch64Bit() ? 64 : 32;
- auto ParseResult = llvm::RISCVISAInfo::parseFeatures(XLen, Features);
- if (!ParseResult) {
- std::string Buffer;
- llvm::raw_string_ostream OutputErrMsg(Buffer);
- handleAllErrors(ParseResult.takeError(), [&](llvm::StringError &ErrMsg) {
- OutputErrMsg << ErrMsg.getMessage();
- });
- Diags.Report(diag::err_invalid_feature_combination) << OutputErrMsg.str();
- return false;
- } else {
- ISAInfo = std::move(*ParseResult);
- }
- if (ABI.empty())
- ABI = llvm::RISCV::computeDefaultABIFromArch(*ISAInfo).str();
- return true;
- }
- bool RISCV32TargetInfo::isValidCPUName(StringRef Name) const {
- return llvm::RISCV::checkCPUKind(llvm::RISCV::parseCPUKind(Name),
- /*Is64Bit=*/false);
- }
- void RISCV32TargetInfo::fillValidCPUList(
- SmallVectorImpl<StringRef> &Values) const {
- llvm::RISCV::fillValidCPUArchList(Values, false);
- }
- bool RISCV32TargetInfo::isValidTuneCPUName(StringRef Name) const {
- return llvm::RISCV::checkTuneCPUKind(
- llvm::RISCV::parseTuneCPUKind(Name, false),
- /*Is64Bit=*/false);
- }
- void RISCV32TargetInfo::fillValidTuneCPUList(
- SmallVectorImpl<StringRef> &Values) const {
- llvm::RISCV::fillValidTuneCPUArchList(Values, false);
- }
- bool RISCV64TargetInfo::isValidCPUName(StringRef Name) const {
- return llvm::RISCV::checkCPUKind(llvm::RISCV::parseCPUKind(Name),
- /*Is64Bit=*/true);
- }
- void RISCV64TargetInfo::fillValidCPUList(
- SmallVectorImpl<StringRef> &Values) const {
- llvm::RISCV::fillValidCPUArchList(Values, true);
- }
- bool RISCV64TargetInfo::isValidTuneCPUName(StringRef Name) const {
- return llvm::RISCV::checkTuneCPUKind(
- llvm::RISCV::parseTuneCPUKind(Name, true),
- /*Is64Bit=*/true);
- }
- void RISCV64TargetInfo::fillValidTuneCPUList(
- SmallVectorImpl<StringRef> &Values) const {
- llvm::RISCV::fillValidTuneCPUArchList(Values, true);
- }
|