1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020 |
- //===- IntrinsicsAMDGPU.td - Defines AMDGPU intrinsics -----*- tablegen -*-===//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // This file defines all of the R600-specific intrinsics.
- //
- //===----------------------------------------------------------------------===//
- class AMDGPUReadPreloadRegisterIntrinsic
- : Intrinsic<[llvm_i32_ty], [], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- class AMDGPUReadPreloadRegisterIntrinsicNamed<string name>
- : Intrinsic<[llvm_i32_ty], [], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>, GCCBuiltin<name>;
- // Used to tag image and resource intrinsics with information used to generate
- // mem operands.
- class AMDGPURsrcIntrinsic<int rsrcarg, bit isimage = false> {
- int RsrcArg = rsrcarg;
- bit IsImage = isimage;
- }
- let TargetPrefix = "r600" in {
- multiclass AMDGPUReadPreloadRegisterIntrinsic_xyz {
- def _x : AMDGPUReadPreloadRegisterIntrinsic;
- def _y : AMDGPUReadPreloadRegisterIntrinsic;
- def _z : AMDGPUReadPreloadRegisterIntrinsic;
- }
- multiclass AMDGPUReadPreloadRegisterIntrinsic_xyz_named<string prefix> {
- def _x : AMDGPUReadPreloadRegisterIntrinsicNamed<!strconcat(prefix, "_x")>;
- def _y : AMDGPUReadPreloadRegisterIntrinsicNamed<!strconcat(prefix, "_y")>;
- def _z : AMDGPUReadPreloadRegisterIntrinsicNamed<!strconcat(prefix, "_z")>;
- }
- defm int_r600_read_global_size : AMDGPUReadPreloadRegisterIntrinsic_xyz_named
- <"__builtin_r600_read_global_size">;
- defm int_r600_read_ngroups : AMDGPUReadPreloadRegisterIntrinsic_xyz_named
- <"__builtin_r600_read_ngroups">;
- defm int_r600_read_tgid : AMDGPUReadPreloadRegisterIntrinsic_xyz_named
- <"__builtin_r600_read_tgid">;
- defm int_r600_read_local_size : AMDGPUReadPreloadRegisterIntrinsic_xyz;
- defm int_r600_read_tidig : AMDGPUReadPreloadRegisterIntrinsic_xyz;
- def int_r600_group_barrier : GCCBuiltin<"__builtin_r600_group_barrier">,
- Intrinsic<[], [], [IntrConvergent, IntrWillReturn]>;
- // AS 7 is PARAM_I_ADDRESS, used for kernel arguments
- def int_r600_implicitarg_ptr :
- GCCBuiltin<"__builtin_r600_implicitarg_ptr">,
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 7>], [],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_r600_rat_store_typed :
- // 1st parameter: Data
- // 2nd parameter: Index
- // 3rd parameter: Constant RAT ID
- Intrinsic<[], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_i32_ty], [IntrWillReturn]>,
- GCCBuiltin<"__builtin_r600_rat_store_typed">;
- def int_r600_recipsqrt_ieee : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_r600_recipsqrt_clamped : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_r600_cube : Intrinsic<
- [llvm_v4f32_ty], [llvm_v4f32_ty], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_r600_store_stream_output : Intrinsic<
- [], [llvm_v4f32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty], [IntrWillReturn]
- >;
- class TextureIntrinsicFloatInput : Intrinsic<[llvm_v4f32_ty], [
- llvm_v4f32_ty, // Coord
- llvm_i32_ty, // offset_x
- llvm_i32_ty, // offset_y,
- llvm_i32_ty, // offset_z,
- llvm_i32_ty, // resource_id
- llvm_i32_ty, // samplerid
- llvm_i32_ty, // coord_type_x
- llvm_i32_ty, // coord_type_y
- llvm_i32_ty, // coord_type_z
- llvm_i32_ty], // coord_type_w
- [IntrNoMem, IntrWillReturn]
- >;
- class TextureIntrinsicInt32Input : Intrinsic<[llvm_v4i32_ty], [
- llvm_v4i32_ty, // Coord
- llvm_i32_ty, // offset_x
- llvm_i32_ty, // offset_y,
- llvm_i32_ty, // offset_z,
- llvm_i32_ty, // resource_id
- llvm_i32_ty, // samplerid
- llvm_i32_ty, // coord_type_x
- llvm_i32_ty, // coord_type_y
- llvm_i32_ty, // coord_type_z
- llvm_i32_ty], // coord_type_w
- [IntrNoMem, IntrWillReturn]
- >;
- def int_r600_store_swizzle :
- Intrinsic<[], [llvm_v4f32_ty, llvm_i32_ty, llvm_i32_ty], [IntrWillReturn]
- >;
- def int_r600_tex : TextureIntrinsicFloatInput;
- def int_r600_texc : TextureIntrinsicFloatInput;
- def int_r600_txl : TextureIntrinsicFloatInput;
- def int_r600_txlc : TextureIntrinsicFloatInput;
- def int_r600_txb : TextureIntrinsicFloatInput;
- def int_r600_txbc : TextureIntrinsicFloatInput;
- def int_r600_txf : TextureIntrinsicInt32Input;
- def int_r600_txq : TextureIntrinsicInt32Input;
- def int_r600_ddx : TextureIntrinsicFloatInput;
- def int_r600_ddy : TextureIntrinsicFloatInput;
- def int_r600_dot4 : Intrinsic<[llvm_float_ty],
- [llvm_v4f32_ty, llvm_v4f32_ty], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_r600_kill : Intrinsic<[], [llvm_float_ty], [IntrWillReturn]>;
- } // End TargetPrefix = "r600"
- let TargetPrefix = "amdgcn" in {
- //===----------------------------------------------------------------------===//
- // ABI Special Intrinsics
- //===----------------------------------------------------------------------===//
- defm int_amdgcn_workitem_id : AMDGPUReadPreloadRegisterIntrinsic_xyz;
- defm int_amdgcn_workgroup_id : AMDGPUReadPreloadRegisterIntrinsic_xyz_named
- <"__builtin_amdgcn_workgroup_id">;
- def int_amdgcn_dispatch_ptr :
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 4>], [],
- [Align<RetIndex, 4>, IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_queue_ptr :
- GCCBuiltin<"__builtin_amdgcn_queue_ptr">,
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 4>], [],
- [Align<RetIndex, 4>, IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_kernarg_segment_ptr :
- GCCBuiltin<"__builtin_amdgcn_kernarg_segment_ptr">,
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 4>], [],
- [Align<RetIndex, 4>, IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_implicitarg_ptr :
- GCCBuiltin<"__builtin_amdgcn_implicitarg_ptr">,
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 4>], [],
- [Align<RetIndex, 4>, IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_groupstaticsize :
- GCCBuiltin<"__builtin_amdgcn_groupstaticsize">,
- Intrinsic<[llvm_i32_ty], [], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_dispatch_id :
- GCCBuiltin<"__builtin_amdgcn_dispatch_id">,
- Intrinsic<[llvm_i64_ty], [], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_implicit_buffer_ptr :
- GCCBuiltin<"__builtin_amdgcn_implicit_buffer_ptr">,
- Intrinsic<[LLVMQualPointerType<llvm_i8_ty, 4>], [],
- [Align<RetIndex, 4>, IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- // Set EXEC to the 64-bit value given.
- // This is always moved to the beginning of the basic block.
- // FIXME: Should be mangled for wave size.
- def int_amdgcn_init_exec : Intrinsic<[],
- [llvm_i64_ty], // 64-bit literal constant
- [IntrConvergent, ImmArg<ArgIndex<0>>]>;
- // Set EXEC according to a thread count packed in an SGPR input:
- // thread_count = (input >> bitoffset) & 0x7f;
- // This is always moved to the beginning of the basic block.
- // Note: only inreg arguments to the parent function are valid as
- // inputs to this intrinsic, computed values cannot be used.
- def int_amdgcn_init_exec_from_input : Intrinsic<[],
- [llvm_i32_ty, // 32-bit SGPR input
- llvm_i32_ty], // bit offset of the thread count
- [IntrConvergent, ImmArg<ArgIndex<1>>]>;
- def int_amdgcn_wavefrontsize :
- GCCBuiltin<"__builtin_amdgcn_wavefrontsize">,
- Intrinsic<[llvm_i32_ty], [], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- //===----------------------------------------------------------------------===//
- // Instruction Intrinsics
- //===----------------------------------------------------------------------===//
- // The first parameter is s_sendmsg immediate (i16),
- // the second one is copied to m0
- def int_amdgcn_s_sendmsg : GCCBuiltin<"__builtin_amdgcn_s_sendmsg">,
- Intrinsic <[], [llvm_i32_ty, llvm_i32_ty],
- [ImmArg<ArgIndex<0>>, IntrNoMem, IntrHasSideEffects]>;
- def int_amdgcn_s_sendmsghalt : GCCBuiltin<"__builtin_amdgcn_s_sendmsghalt">,
- Intrinsic <[], [llvm_i32_ty, llvm_i32_ty],
- [ImmArg<ArgIndex<0>>, IntrNoMem, IntrHasSideEffects]>;
- def int_amdgcn_s_barrier : GCCBuiltin<"__builtin_amdgcn_s_barrier">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrConvergent, IntrWillReturn]>;
- def int_amdgcn_wave_barrier : GCCBuiltin<"__builtin_amdgcn_wave_barrier">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrConvergent, IntrWillReturn]>;
- def int_amdgcn_s_waitcnt : GCCBuiltin<"__builtin_amdgcn_s_waitcnt">,
- Intrinsic<[], [llvm_i32_ty], [ImmArg<ArgIndex<0>>, IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_div_scale : Intrinsic<
- // 1st parameter: Numerator
- // 2nd parameter: Denominator
- // 3rd parameter: Select quotient. Must equal Numerator or Denominator.
- // (0 = Denominator, 1 = Numerator).
- [llvm_anyfloat_ty, llvm_i1_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, llvm_i1_ty],
- [IntrNoMem, IntrSpeculatable, ImmArg<ArgIndex<2>>, IntrWillReturn]
- >;
- def int_amdgcn_div_fmas : Intrinsic<[llvm_anyfloat_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>, llvm_i1_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_div_fixup : Intrinsic<[llvm_anyfloat_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // Look Up 2.0 / pi src0 with segment select src1[4:0]
- def int_amdgcn_trig_preop : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sin : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cos : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_log_clamp : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_fmul_legacy : GCCBuiltin<"__builtin_amdgcn_fmul_legacy">,
- Intrinsic<[llvm_float_ty], [llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, Commutative]
- >;
- // Fused single-precision multiply-add with legacy behaviour for the multiply,
- // which is that +/- 0.0 * anything (even NaN or infinity) is +0.0. This is
- // intended for use on subtargets that have the v_fma_legacy_f32 and/or
- // v_fmac_legacy_f32 instructions. (Note that v_fma_legacy_f16 is unrelated and
- // has a completely different kind of legacy behaviour.)
- def int_amdgcn_fma_legacy :
- Intrinsic<[llvm_float_ty], [llvm_float_ty, llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, Commutative]
- >;
- def int_amdgcn_rcp : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_rcp_legacy : GCCBuiltin<"__builtin_amdgcn_rcp_legacy">,
- Intrinsic<[llvm_float_ty], [llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sqrt : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_rsq : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_rsq_legacy : GCCBuiltin<"__builtin_amdgcn_rsq_legacy">,
- Intrinsic<
- [llvm_float_ty], [llvm_float_ty], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // out = 1.0 / sqrt(a) result clamped to +/- max_float.
- def int_amdgcn_rsq_clamp : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- def int_amdgcn_ldexp : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_frexp_mant : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_frexp_exp : Intrinsic<
- [llvm_anyint_ty], [llvm_anyfloat_ty], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // v_fract is buggy on SI/CI. It mishandles infinities, may return 1.0
- // and always uses rtz, so is not suitable for implementing the OpenCL
- // fract function. It should be ok on VI.
- def int_amdgcn_fract : Intrinsic<
- [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pkrtz : GCCBuiltin<"__builtin_amdgcn_cvt_pkrtz">,
- Intrinsic<[llvm_v2f16_ty], [llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pknorm_i16 :
- GCCBuiltin<"__builtin_amdgcn_cvt_pknorm_i16">,
- Intrinsic<[llvm_v2i16_ty], [llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pknorm_u16 :
- GCCBuiltin<"__builtin_amdgcn_cvt_pknorm_u16">,
- Intrinsic<[llvm_v2i16_ty], [llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pk_i16 :
- GCCBuiltin<"__builtin_amdgcn_cvt_pk_i16">,
- Intrinsic<
- [llvm_v2i16_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pk_u16 : GCCBuiltin<"__builtin_amdgcn_cvt_pk_u16">,
- Intrinsic<[llvm_v2i16_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_class : Intrinsic<
- [llvm_i1_ty], [llvm_anyfloat_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_fmed3 : GCCBuiltin<"__builtin_amdgcn_fmed3">,
- Intrinsic<[llvm_anyfloat_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cubeid : GCCBuiltin<"__builtin_amdgcn_cubeid">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cubema : GCCBuiltin<"__builtin_amdgcn_cubema">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cubesc : GCCBuiltin<"__builtin_amdgcn_cubesc">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cubetc : GCCBuiltin<"__builtin_amdgcn_cubetc">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // v_ffbh_i32, as opposed to v_ffbh_u32. For v_ffbh_u32, llvm.ctlz
- // should be used.
- def int_amdgcn_sffbh :
- Intrinsic<[llvm_anyint_ty], [LLVMMatchType<0>],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // v_mad_f32|f16/v_mac_f32|f16, selected regardless of denorm support.
- def int_amdgcn_fmad_ftz :
- Intrinsic<[llvm_anyfloat_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // Fields should mirror atomicrmw
- class AMDGPUAtomicIncIntrin : Intrinsic<[llvm_anyint_ty],
- [llvm_anyptr_ty,
- LLVMMatchType<0>,
- llvm_i32_ty, // ordering
- llvm_i32_ty, // scope
- llvm_i1_ty], // isVolatile
- [IntrArgMemOnly, IntrWillReturn, NoCapture<ArgIndex<0>>,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>], "",
- [SDNPMemOperand]
- >;
- def int_amdgcn_atomic_inc : AMDGPUAtomicIncIntrin;
- def int_amdgcn_atomic_dec : AMDGPUAtomicIncIntrin;
- class AMDGPULDSIntrin :
- Intrinsic<[llvm_any_ty],
- [LLVMQualPointerType<LLVMMatchType<0>, 3>,
- LLVMMatchType<0>,
- llvm_i32_ty, // ordering
- llvm_i32_ty, // scope
- llvm_i1_ty], // isVolatile
- [IntrArgMemOnly, IntrWillReturn, NoCapture<ArgIndex<0>>,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>]
- >;
- // FIXME: The m0 argument should be moved after the normal arguments
- class AMDGPUDSOrderedIntrinsic : Intrinsic<
- [llvm_i32_ty],
- // M0 = {hi16:address, lo16:waveID}. Allow passing M0 as a pointer, so that
- // the bit packing can be optimized at the IR level.
- [LLVMQualPointerType<llvm_i32_ty, 2>, // IntToPtr(M0)
- llvm_i32_ty, // value to add or swap
- llvm_i32_ty, // ordering
- llvm_i32_ty, // scope
- llvm_i1_ty, // isVolatile
- llvm_i32_ty, // ordered count index (OA index), also added to the address
- // gfx10: bits 24-27 indicate the number of active threads/dwords
- llvm_i1_ty, // wave release, usually set to 1
- llvm_i1_ty], // wave done, set to 1 for the last ordered instruction
- [IntrWillReturn, NoCapture<ArgIndex<0>>,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>,
- ImmArg<ArgIndex<5>>, ImmArg<ArgIndex<6>>, ImmArg<ArgIndex<7>>
- ]
- >;
- class AMDGPUDSAppendConsumedIntrinsic : Intrinsic<
- [llvm_i32_ty],
- [llvm_anyptr_ty, // LDS or GDS ptr
- llvm_i1_ty], // isVolatile
- [IntrConvergent, IntrWillReturn, IntrArgMemOnly,
- NoCapture<ArgIndex<0>>, ImmArg<ArgIndex<1>>],
- "",
- [SDNPMemOperand]
- >;
- def int_amdgcn_ds_ordered_add : AMDGPUDSOrderedIntrinsic;
- def int_amdgcn_ds_ordered_swap : AMDGPUDSOrderedIntrinsic;
- // The pointer argument is assumed to be dynamically uniform if a VGPR.
- def int_amdgcn_ds_append : AMDGPUDSAppendConsumedIntrinsic;
- def int_amdgcn_ds_consume : AMDGPUDSAppendConsumedIntrinsic;
- def int_amdgcn_ds_fadd : AMDGPULDSIntrin;
- def int_amdgcn_ds_fmin : AMDGPULDSIntrin;
- def int_amdgcn_ds_fmax : AMDGPULDSIntrin;
- } // TargetPrefix = "amdgcn"
- // New-style image intrinsics
- //////////////////////////////////////////////////////////////////////////
- // Dimension-aware image intrinsics framework
- //////////////////////////////////////////////////////////////////////////
- // Helper class to represent (type, name) combinations of arguments. The
- // argument names are explanatory and used as DAG operand names for codegen
- // pattern matching.
- class AMDGPUArg<LLVMType ty, string name> {
- LLVMType Type = ty;
- string Name = name;
- }
- // Return [AMDGPUArg<basety, names[0]>, AMDGPUArg<LLVMMatchType<0>, names[1]>, ...]
- class makeArgList<list<string> names, LLVMType basety> {
- list<AMDGPUArg> ret =
- !listconcat([AMDGPUArg<basety, names[0]>],
- !foreach(name, !tail(names), AMDGPUArg<LLVMMatchType<0>, name>));
- }
- // Return arglist, with LLVMMatchType's references shifted by 'shift'.
- class arglistmatchshift<list<AMDGPUArg> arglist, int shift> {
- list<AMDGPUArg> ret =
- !foreach(arg, arglist,
- !if(!isa<LLVMMatchType>(arg.Type),
- AMDGPUArg<LLVMMatchType<!add(!cast<LLVMMatchType>(arg.Type).Number, shift)>,
- arg.Name>,
- arg));
- }
- // Return the concatenation of the given arglists. LLVMMatchType's are adjusted
- // accordingly, and shifted by an additional 'shift'.
- class arglistconcat<list<list<AMDGPUArg>> arglists, int shift = 0> {
- list<AMDGPUArg> ret =
- !foldl([]<AMDGPUArg>, arglists, lhs, rhs,
- !listconcat(
- lhs,
- arglistmatchshift<rhs,
- !add(shift, !foldl(0, lhs, a, b,
- !add(a, b.Type.isAny)))>.ret));
- }
- // Represent texture/image types / dimensionality.
- class AMDGPUDimProps<bits<3> enc, string name, string asmsuffix,
- list<string> coord_names, list<string> slice_names,
- bit msaa = 0> {
- AMDGPUDimProps Dim = !cast<AMDGPUDimProps>(NAME);
- string Name = name; // e.g. "2darraymsaa"
- string AsmSuffix = asmsuffix; // e.g. 2D_MSAA_ARRAY (used in assembly strings)
- bits<3> Encoding = enc;
- bit DA = 0; // DA bit in MIMG encoding
- bit MSAA = msaa;
- list<AMDGPUArg> CoordSliceArgs =
- makeArgList<!listconcat(coord_names, slice_names), llvm_anyfloat_ty>.ret;
- list<AMDGPUArg> CoordSliceIntArgs =
- makeArgList<!listconcat(coord_names, slice_names), llvm_anyint_ty>.ret;
- list<AMDGPUArg> GradientArgs =
- makeArgList<!listconcat(!foreach(name, coord_names, "d" # name # "dh"),
- !foreach(name, coord_names, "d" # name # "dv")),
- llvm_anyfloat_ty>.ret;
- bits<8> NumCoords = !size(CoordSliceArgs);
- bits<8> NumGradients = !size(GradientArgs);
- }
- def AMDGPUDim1D : AMDGPUDimProps<0x0, "1d", "1D", ["s"], []>;
- def AMDGPUDim2D : AMDGPUDimProps<0x1, "2d", "2D", ["s", "t"], []>;
- def AMDGPUDim3D : AMDGPUDimProps<0x2, "3d", "3D", ["s", "t", "r"], []>;
- let DA = 1 in {
- def AMDGPUDimCube : AMDGPUDimProps<0x3, "cube", "CUBE", ["s", "t"], ["face"]>;
- def AMDGPUDim1DArray : AMDGPUDimProps<0x4, "1darray", "1D_ARRAY", ["s"], ["slice"]>;
- def AMDGPUDim2DArray : AMDGPUDimProps<0x5, "2darray", "2D_ARRAY", ["s", "t"], ["slice"]>;
- }
- def AMDGPUDim2DMsaa : AMDGPUDimProps<0x6, "2dmsaa", "2D_MSAA", ["s", "t"], ["fragid"], 1>;
- let DA = 1 in {
- def AMDGPUDim2DArrayMsaa : AMDGPUDimProps<0x7, "2darraymsaa", "2D_MSAA_ARRAY", ["s", "t"], ["slice", "fragid"], 1>;
- }
- def AMDGPUDims {
- list<AMDGPUDimProps> NoMsaa = [AMDGPUDim1D, AMDGPUDim2D, AMDGPUDim3D,
- AMDGPUDimCube, AMDGPUDim1DArray,
- AMDGPUDim2DArray];
- list<AMDGPUDimProps> Msaa = [AMDGPUDim2DMsaa, AMDGPUDim2DArrayMsaa];
- list<AMDGPUDimProps> All = !listconcat(NoMsaa, Msaa);
- }
- // Represent sample variants, i.e. _C, _O, _B, ... and combinations thereof.
- class AMDGPUSampleVariant<string ucmod, string lcmod, list<AMDGPUArg> extra_addr> {
- string UpperCaseMod = ucmod;
- string LowerCaseMod = lcmod;
- // {offset} {bias} {z-compare}
- list<AMDGPUArg> ExtraAddrArgs = extra_addr;
- bit Offset = false;
- bit Bias = false;
- bit ZCompare = false;
- bit Gradients = false;
- // Name of the {lod} or {clamp} argument that is appended to the coordinates,
- // if any.
- string LodOrClamp = "";
- }
- // AMDGPUSampleVariants: all variants supported by IMAGE_SAMPLE
- // AMDGPUSampleVariantsNoGradients: variants supported by IMAGE_GATHER4
- defset list<AMDGPUSampleVariant> AMDGPUSampleVariants = {
- multiclass AMDGPUSampleHelper_Offset<string ucmod, string lcmod,
- list<AMDGPUArg> extra_addr> {
- def NAME#lcmod : AMDGPUSampleVariant<ucmod, lcmod, extra_addr>;
- let Offset = true in
- def NAME#lcmod#_o : AMDGPUSampleVariant<
- ucmod#"_O", lcmod#"_o", !listconcat([AMDGPUArg<llvm_i32_ty, "offset">], extra_addr)>;
- }
- multiclass AMDGPUSampleHelper_Compare<string ucmod, string lcmod,
- list<AMDGPUArg> extra_addr> {
- defm NAME : AMDGPUSampleHelper_Offset<ucmod, lcmod, extra_addr>;
- let ZCompare = true in
- defm NAME : AMDGPUSampleHelper_Offset<
- "_C"#ucmod, "_c"#lcmod, !listconcat(extra_addr, [AMDGPUArg<llvm_float_ty, "zcompare">])>;
- }
- multiclass AMDGPUSampleHelper_Clamp<string ucmod, string lcmod,
- list<AMDGPUArg> extra_addr> {
- defm NAME : AMDGPUSampleHelper_Compare<ucmod, lcmod, extra_addr>;
- let LodOrClamp = "clamp" in
- defm NAME : AMDGPUSampleHelper_Compare<ucmod#"_CL", lcmod#"_cl", extra_addr>;
- }
- defset list<AMDGPUSampleVariant> AMDGPUSampleVariantsNoGradients = {
- defm AMDGPUSample : AMDGPUSampleHelper_Clamp<"", "", []>;
- let Bias = true in
- defm AMDGPUSample : AMDGPUSampleHelper_Clamp<
- "_B", "_b", [AMDGPUArg<llvm_anyfloat_ty, "bias">]>;
- let LodOrClamp = "lod" in
- defm AMDGPUSample : AMDGPUSampleHelper_Compare<"_L", "_l", []>;
- defm AMDGPUSample : AMDGPUSampleHelper_Compare<"_LZ", "_lz", []>;
- }
- let Gradients = true in {
- defm AMDGPUSample : AMDGPUSampleHelper_Clamp<"_D", "_d", []>;
- defm AMDGPUSample : AMDGPUSampleHelper_Clamp<"_CD", "_cd", []>;
- }
- }
- // Helper class to capture the profile of a dimension-aware image intrinsic.
- // This information is used to generate the intrinsic's type and to inform
- // codegen pattern matching.
- class AMDGPUDimProfile<string opmod,
- AMDGPUDimProps dim> {
- AMDGPUDimProps Dim = dim;
- string OpMod = opmod; // the corresponding instruction is named IMAGE_OpMod
- // These are intended to be overwritten by subclasses
- bit IsSample = false;
- bit IsAtomic = false;
- list<LLVMType> RetTypes = [];
- list<AMDGPUArg> DataArgs = [];
- list<AMDGPUArg> ExtraAddrArgs = [];
- bit Offset = false;
- bit Bias = false;
- bit ZCompare = false;
- bit Gradients = false;
- string LodClampMip = "";
- int NumRetAndDataAnyTypes =
- !foldl(0, !listconcat(RetTypes, !foreach(arg, DataArgs, arg.Type)), a, b,
- !add(a, b.isAny));
- list<AMDGPUArg> AddrArgs =
- arglistconcat<[ExtraAddrArgs,
- !if(Gradients, dim.GradientArgs, []),
- !listconcat(!if(IsSample, dim.CoordSliceArgs, dim.CoordSliceIntArgs),
- !if(!empty(LodClampMip),
- []<AMDGPUArg>,
- [AMDGPUArg<LLVMMatchType<0>, LodClampMip>]))],
- NumRetAndDataAnyTypes>.ret;
- list<LLVMType> AddrTypes = !foreach(arg, AddrArgs, arg.Type);
- list<AMDGPUArg> AddrDefaultArgs =
- !foreach(arg, AddrArgs,
- AMDGPUArg<!if(!or(arg.Type.isAny, !isa<LLVMMatchType>(arg.Type)),
- !if(IsSample, llvm_float_ty, llvm_i32_ty), arg.Type),
- arg.Name>);
- list<AMDGPUArg> AddrA16Args =
- !foreach(arg, AddrArgs,
- AMDGPUArg<!if(!or(arg.Type.isAny, !isa<LLVMMatchType>(arg.Type)),
- !if(IsSample, llvm_half_ty, llvm_i16_ty), arg.Type),
- arg.Name>);
- }
- class AMDGPUDimProfileCopy<AMDGPUDimProfile base> : AMDGPUDimProfile<base.OpMod, base.Dim> {
- let IsSample = base.IsSample;
- let IsAtomic = base.IsAtomic;
- let RetTypes = base.RetTypes;
- let DataArgs = base.DataArgs;
- let ExtraAddrArgs = base.ExtraAddrArgs;
- let Offset = base.Offset;
- let Bias = base.Bias;
- let ZCompare = base.ZCompare;
- let Gradients = base.Gradients;
- let LodClampMip = base.LodClampMip;
- }
- class AMDGPUDimSampleProfile<string opmod,
- AMDGPUDimProps dim,
- AMDGPUSampleVariant sample> : AMDGPUDimProfile<opmod, dim> {
- let IsSample = true;
- let RetTypes = [llvm_any_ty];
- let ExtraAddrArgs = sample.ExtraAddrArgs;
- let Offset = sample.Offset;
- let Bias = sample.Bias;
- let ZCompare = sample.ZCompare;
- let Gradients = sample.Gradients;
- let LodClampMip = sample.LodOrClamp;
- }
- class AMDGPUDimNoSampleProfile<string opmod,
- AMDGPUDimProps dim,
- list<LLVMType> retty,
- list<AMDGPUArg> dataargs,
- bit Mip = false> : AMDGPUDimProfile<opmod, dim> {
- let RetTypes = retty;
- let DataArgs = dataargs;
- let LodClampMip = !if(Mip, "mip", "");
- }
- class AMDGPUDimAtomicProfile<string opmod,
- AMDGPUDimProps dim,
- list<AMDGPUArg> dataargs> : AMDGPUDimProfile<opmod, dim> {
- let RetTypes = [llvm_anyint_ty];
- let DataArgs = dataargs;
- let IsAtomic = true;
- }
- class AMDGPUDimAtomicFloatProfile<string opmod, AMDGPUDimProps dim,
- list<AMDGPUArg> dataargs>
- : AMDGPUDimAtomicProfile<opmod, dim, dataargs> {
- let RetTypes = [llvm_anyfloat_ty];
- }
- class AMDGPUDimGetResInfoProfile<AMDGPUDimProps dim>
- : AMDGPUDimProfile<"GET_RESINFO", dim> {
- let RetTypes = [llvm_anyfloat_ty];
- let DataArgs = [];
- let AddrArgs = [AMDGPUArg<llvm_anyint_ty, "mip">];
- let LodClampMip = "mip";
- }
- // Helper class for figuring out image intrinsic argument indexes.
- class AMDGPUImageDimIntrinsicEval<AMDGPUDimProfile P_> {
- int NumDataArgs = !size(P_.DataArgs);
- int NumDmaskArgs = !not(P_.IsAtomic);
- int NumOffsetArgs = !if(P_.Offset, 1, 0);
- int NumBiasArgs = !if(P_.Bias, 1, 0);
- int NumZCompareArgs = !if(P_.ZCompare, 1, 0);
- int NumExtraAddrArgs = !add(NumOffsetArgs, NumBiasArgs, NumZCompareArgs);
- int NumVAddrArgs = !size(P_.AddrArgs);
- int NumGradientArgs = !if(P_.Gradients, !size(P_.Dim.GradientArgs), 0);
- int NumCoordArgs = !if(P_.IsSample, !size(P_.Dim.CoordSliceArgs), !size(P_.Dim.CoordSliceIntArgs));
- int NumRSrcArgs = 1;
- int NumSampArgs = !if(P_.IsSample, 2, 0);
- int DmaskArgIndex = NumDataArgs;
- int VAddrArgIndex = !add(DmaskArgIndex, NumDmaskArgs);
- int OffsetArgIndex = VAddrArgIndex;
- int BiasArgIndex = !add(VAddrArgIndex, NumOffsetArgs);
- int ZCompareArgIndex = !add(BiasArgIndex, NumBiasArgs);
- int GradientArgIndex = !add(VAddrArgIndex, NumExtraAddrArgs);
- int CoordArgIndex = !add(GradientArgIndex, NumGradientArgs);
- int LodArgIndex = !add(VAddrArgIndex, NumVAddrArgs, -1);
- int MipArgIndex = LodArgIndex;
- int RsrcArgIndex = !add(VAddrArgIndex, NumVAddrArgs);
- int SampArgIndex = !add(RsrcArgIndex, NumRSrcArgs);
- int UnormArgIndex = !add(SampArgIndex, 1);
- int TexFailCtrlArgIndex = !add(SampArgIndex, NumSampArgs);
- int CachePolicyArgIndex = !add(TexFailCtrlArgIndex, 1);
- }
- // All dimension-aware intrinsics are derived from this class.
- class AMDGPUImageDimIntrinsic<AMDGPUDimProfile P_,
- list<IntrinsicProperty> props,
- list<SDNodeProperty> sdnodeprops> : Intrinsic<
- P_.RetTypes, // vdata(VGPR) -- for load/atomic-with-return
- !listconcat(
- !foreach(arg, P_.DataArgs, arg.Type), // vdata(VGPR) -- for store/atomic
- !if(P_.IsAtomic, [], [llvm_i32_ty]), // dmask(imm)
- P_.AddrTypes, // vaddr(VGPR)
- [llvm_v8i32_ty], // rsrc(SGPR)
- !if(P_.IsSample, [llvm_v4i32_ty, // samp(SGPR)
- llvm_i1_ty], []), // unorm(imm)
- [llvm_i32_ty, // texfailctrl(imm; bit 0 = tfe, bit 1 = lwe)
- llvm_i32_ty]), // cachepolicy(imm; bit 0 = glc, bit 1 = slc, bit 2 = dlc)
- !listconcat(props,
- !if(P_.IsAtomic, [], [ImmArg<ArgIndex<AMDGPUImageDimIntrinsicEval<P_>.DmaskArgIndex>>]),
- !if(P_.IsSample, [ImmArg<ArgIndex<AMDGPUImageDimIntrinsicEval<P_>.UnormArgIndex>>], []),
- [IntrWillReturn],
- [ImmArg<ArgIndex<AMDGPUImageDimIntrinsicEval<P_>.TexFailCtrlArgIndex>>,
- ImmArg<ArgIndex<AMDGPUImageDimIntrinsicEval<P_>.CachePolicyArgIndex>>]),
- "", sdnodeprops>,
- AMDGPURsrcIntrinsic<!add(!size(P_.DataArgs), !size(P_.AddrTypes),
- !if(P_.IsAtomic, 0, 1)), 1> {
- AMDGPUDimProfile P = P_;
- AMDGPUImageDimIntrinsic Intr = !cast<AMDGPUImageDimIntrinsic>(NAME);
- let TargetPrefix = "amdgcn";
- }
- // Marker class for intrinsics with a DMask that determines the returned
- // channels.
- class AMDGPUImageDMaskIntrinsic;
- defset list<AMDGPUImageDimIntrinsic> AMDGPUImageDimIntrinsics = {
- //////////////////////////////////////////////////////////////////////////
- // Load and store intrinsics
- //////////////////////////////////////////////////////////////////////////
- multiclass AMDGPUImageDimIntrinsicsNoMsaa<string opmod,
- list<LLVMType> retty,
- list<AMDGPUArg> dataargs,
- list<IntrinsicProperty> props,
- list<SDNodeProperty> sdnodeprops,
- bit Mip = false> {
- foreach dim = AMDGPUDims.NoMsaa in {
- def !strconcat(NAME, "_", dim.Name)
- : AMDGPUImageDimIntrinsic<
- AMDGPUDimNoSampleProfile<opmod, dim, retty, dataargs, Mip>,
- props, sdnodeprops>;
- }
- }
- multiclass AMDGPUImageDimIntrinsicsAll<string opmod,
- list<LLVMType> retty,
- list<AMDGPUArg> dataargs,
- list<IntrinsicProperty> props,
- list<SDNodeProperty> sdnodeprops,
- bit Mip = false> {
- foreach dim = AMDGPUDims.All in {
- def !strconcat(NAME, "_", dim.Name)
- : AMDGPUImageDimIntrinsic<
- AMDGPUDimNoSampleProfile<opmod, dim, retty, dataargs, Mip>,
- props, sdnodeprops>;
- }
- }
- defm int_amdgcn_image_load
- : AMDGPUImageDimIntrinsicsAll<"LOAD", [llvm_any_ty], [], [IntrReadMem],
- [SDNPMemOperand]>,
- AMDGPUImageDMaskIntrinsic;
- defm int_amdgcn_image_load_mip
- : AMDGPUImageDimIntrinsicsNoMsaa<"LOAD_MIP", [llvm_any_ty], [],
- [IntrReadMem, IntrWillReturn], [SDNPMemOperand], 1>,
- AMDGPUImageDMaskIntrinsic;
- defm int_amdgcn_image_store : AMDGPUImageDimIntrinsicsAll<
- "STORE", [], [AMDGPUArg<llvm_anyfloat_ty, "vdata">],
- [IntrWriteMem, IntrWillReturn], [SDNPMemOperand]>;
- defm int_amdgcn_image_store_mip : AMDGPUImageDimIntrinsicsNoMsaa<
- "STORE_MIP", [], [AMDGPUArg<llvm_anyfloat_ty, "vdata">],
- [IntrWriteMem, IntrWillReturn], [SDNPMemOperand], 1>;
- //////////////////////////////////////////////////////////////////////////
- // MSAA intrinsics
- //////////////////////////////////////////////////////////////////////////
- foreach dim = AMDGPUDims.Msaa in {
- def int_amdgcn_image_msaa_load_x # _ # dim.Name:
- AMDGPUImageDimIntrinsic<
- AMDGPUDimNoSampleProfile<"MSAA_LOAD_X", dim, [llvm_any_ty], []>,
- [IntrReadMem], [SDNPMemOperand]>;
- }
- //////////////////////////////////////////////////////////////////////////
- // sample and getlod intrinsics
- //////////////////////////////////////////////////////////////////////////
- multiclass AMDGPUImageDimSampleDims<string opmod,
- AMDGPUSampleVariant sample,
- bit NoMem = false> {
- foreach dim = AMDGPUDims.NoMsaa in {
- def !strconcat(NAME, "_", dim.Name) : AMDGPUImageDimIntrinsic<
- AMDGPUDimSampleProfile<opmod, dim, sample>,
- !if(NoMem, [IntrNoMem], [IntrReadMem]),
- !if(NoMem, [], [SDNPMemOperand])>;
- }
- }
- foreach sample = AMDGPUSampleVariants in {
- defm int_amdgcn_image_sample # sample.LowerCaseMod
- : AMDGPUImageDimSampleDims<"SAMPLE" # sample.UpperCaseMod, sample>,
- AMDGPUImageDMaskIntrinsic;
- }
- defm int_amdgcn_image_getlod
- : AMDGPUImageDimSampleDims<"GET_LOD", AMDGPUSample, 1>,
- AMDGPUImageDMaskIntrinsic;
- //////////////////////////////////////////////////////////////////////////
- // getresinfo intrinsics
- //////////////////////////////////////////////////////////////////////////
- foreach dim = AMDGPUDims.All in {
- def !strconcat("int_amdgcn_image_getresinfo_", dim.Name)
- : AMDGPUImageDimIntrinsic<AMDGPUDimGetResInfoProfile<dim>, [IntrNoMem], []>,
- AMDGPUImageDMaskIntrinsic;
- }
- //////////////////////////////////////////////////////////////////////////
- // gather4 intrinsics
- //////////////////////////////////////////////////////////////////////////
- foreach sample = AMDGPUSampleVariantsNoGradients in {
- foreach dim = [AMDGPUDim2D, AMDGPUDimCube, AMDGPUDim2DArray] in {
- def int_amdgcn_image_gather4 # sample.LowerCaseMod # _ # dim.Name:
- AMDGPUImageDimIntrinsic<
- AMDGPUDimSampleProfile<"GATHER4" # sample.UpperCaseMod, dim, sample>,
- [IntrReadMem], [SDNPMemOperand]>;
- }
- }
- }
- //////////////////////////////////////////////////////////////////////////
- // atomic intrinsics
- //////////////////////////////////////////////////////////////////////////
- defset list<AMDGPUImageDimIntrinsic> AMDGPUImageDimAtomicIntrinsics = {
- multiclass AMDGPUImageDimAtomicX<string opmod, list<AMDGPUArg> dataargs,
- int isFloat = 0> {
- foreach dim = AMDGPUDims.All in {
- def !strconcat(NAME, "_", dim.Name): AMDGPUImageDimIntrinsic<
- !if (isFloat, AMDGPUDimAtomicFloatProfile<opmod, dim, dataargs>,
- AMDGPUDimAtomicProfile<opmod, dim, dataargs>),
- [], [SDNPMemOperand]>;
- }
- }
- multiclass AMDGPUImageDimAtomic<string opmod, int isFloat = 0> {
- defm ""
- : AMDGPUImageDimAtomicX<opmod, [AMDGPUArg<LLVMMatchType<0>, "vdata">],
- isFloat>;
- }
- multiclass AMDGPUImageDimFloatAtomic<string opmod> {
- defm "" : AMDGPUImageDimAtomic<opmod, 1 /*isFloat*/>;
- }
- defm int_amdgcn_image_atomic_swap : AMDGPUImageDimAtomic<"ATOMIC_SWAP">;
- defm int_amdgcn_image_atomic_add : AMDGPUImageDimAtomic<"ATOMIC_ADD">;
- defm int_amdgcn_image_atomic_sub : AMDGPUImageDimAtomic<"ATOMIC_SUB">;
- defm int_amdgcn_image_atomic_smin : AMDGPUImageDimAtomic<"ATOMIC_SMIN">;
- defm int_amdgcn_image_atomic_umin : AMDGPUImageDimAtomic<"ATOMIC_UMIN">;
- defm int_amdgcn_image_atomic_fmin : AMDGPUImageDimFloatAtomic<"ATOMIC_FMIN">;
- defm int_amdgcn_image_atomic_smax : AMDGPUImageDimAtomic<"ATOMIC_SMAX">;
- defm int_amdgcn_image_atomic_umax : AMDGPUImageDimAtomic<"ATOMIC_UMAX">;
- defm int_amdgcn_image_atomic_fmax : AMDGPUImageDimFloatAtomic<"ATOMIC_FMAX">;
- defm int_amdgcn_image_atomic_and : AMDGPUImageDimAtomic<"ATOMIC_AND">;
- defm int_amdgcn_image_atomic_or : AMDGPUImageDimAtomic<"ATOMIC_OR">;
- defm int_amdgcn_image_atomic_xor : AMDGPUImageDimAtomic<"ATOMIC_XOR">;
- defm int_amdgcn_image_atomic_inc : AMDGPUImageDimAtomic<"ATOMIC_INC">;
- defm int_amdgcn_image_atomic_dec : AMDGPUImageDimAtomic<"ATOMIC_DEC">;
- defm int_amdgcn_image_atomic_cmpswap :
- AMDGPUImageDimAtomicX<"ATOMIC_CMPSWAP", [AMDGPUArg<LLVMMatchType<0>, "src">,
- AMDGPUArg<LLVMMatchType<0>, "cmp">]>;
- }
- //////////////////////////////////////////////////////////////////////////
- // Buffer intrinsics
- //////////////////////////////////////////////////////////////////////////
- let TargetPrefix = "amdgcn" in {
- defset list<AMDGPURsrcIntrinsic> AMDGPUBufferIntrinsics = {
- class AMDGPUBufferLoad<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [data_ty],
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(SGPR/VGPR/imm)
- llvm_i1_ty, // glc(imm)
- llvm_i1_ty], // slc(imm)
- [IntrReadMem, IntrWillReturn,
- ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_buffer_load_format : AMDGPUBufferLoad<llvm_anyfloat_ty>;
- def int_amdgcn_buffer_load : AMDGPUBufferLoad;
- def int_amdgcn_s_buffer_load : Intrinsic <
- [llvm_any_ty],
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // byte offset(SGPR/imm)
- llvm_i32_ty], // cachepolicy(imm; bit 0 = glc, bit 2 = dlc)
- [IntrNoMem, IntrWillReturn, ImmArg<ArgIndex<2>>]>,
- AMDGPURsrcIntrinsic<0>;
- class AMDGPUBufferStore<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [],
- [data_ty, // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(SGPR/VGPR/imm)
- llvm_i1_ty, // glc(imm)
- llvm_i1_ty], // slc(imm)
- [IntrWriteMem, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- def int_amdgcn_buffer_store_format : AMDGPUBufferStore<llvm_anyfloat_ty>;
- def int_amdgcn_buffer_store : AMDGPUBufferStore;
- // New buffer intrinsics with separate raw and struct variants. The raw
- // variant never has an index. The struct variant always has an index, even if
- // it is const 0. A struct intrinsic with constant 0 index is different to the
- // corresponding raw intrinsic on gfx9+ because the behavior of bound checking
- // and swizzling changes depending on whether idxen is set in the instruction.
- // These new instrinsics also keep the offset and soffset arguments separate as
- // they behave differently in bounds checking and swizzling.
- class AMDGPURawBufferLoad<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [data_ty],
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrReadMem, IntrWillReturn, ImmArg<ArgIndex<3>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_raw_buffer_load_format : AMDGPURawBufferLoad<llvm_anyfloat_ty>;
- def int_amdgcn_raw_buffer_load : AMDGPURawBufferLoad;
- class AMDGPUStructBufferLoad<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [data_ty],
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrReadMem, IntrWillReturn, ImmArg<ArgIndex<4>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_struct_buffer_load_format : AMDGPUStructBufferLoad;
- def int_amdgcn_struct_buffer_load : AMDGPUStructBufferLoad;
- class AMDGPURawBufferStore<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [],
- [data_ty, // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrWriteMem, IntrWillReturn, ImmArg<ArgIndex<4>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- def int_amdgcn_raw_buffer_store_format : AMDGPURawBufferStore<llvm_anyfloat_ty>;
- def int_amdgcn_raw_buffer_store : AMDGPURawBufferStore;
- class AMDGPUStructBufferStore<LLVMType data_ty = llvm_any_ty> : Intrinsic <
- [],
- [data_ty, // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrWriteMem, IntrWillReturn, ImmArg<ArgIndex<5>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- def int_amdgcn_struct_buffer_store_format : AMDGPUStructBufferStore;
- def int_amdgcn_struct_buffer_store : AMDGPUStructBufferStore;
- class AMDGPURawBufferAtomic<LLVMType data_ty = llvm_any_ty, bit NoRtn = false> : Intrinsic <
- !if(NoRtn, [], [data_ty]),
- [!if(NoRtn, data_ty, LLVMMatchType<0>), // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // cachepolicy(imm; bit 1 = slc)
- [ImmArg<ArgIndex<4>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1, 0>;
- def int_amdgcn_raw_buffer_atomic_swap : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_add : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_sub : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_smin : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_umin : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_fmin : AMDGPURawBufferAtomic<llvm_anyfloat_ty>;
- def int_amdgcn_raw_buffer_atomic_smax : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_umax : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_fmax : AMDGPURawBufferAtomic<llvm_anyfloat_ty>;
- def int_amdgcn_raw_buffer_atomic_and : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_or : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_xor : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_inc : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_dec : AMDGPURawBufferAtomic;
- def int_amdgcn_raw_buffer_atomic_cmpswap : Intrinsic<
- [llvm_anyint_ty],
- [LLVMMatchType<0>, // src(VGPR)
- LLVMMatchType<0>, // cmp(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // cachepolicy(imm; bit 1 = slc)
- [ImmArg<ArgIndex<5>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<2, 0>;
- // gfx908 intrinsic
- def int_amdgcn_raw_buffer_atomic_fadd : AMDGPURawBufferAtomic<llvm_anyfloat_ty>;
- class AMDGPUStructBufferAtomic<LLVMType data_ty = llvm_any_ty, bit NoRtn = false> : Intrinsic <
- !if(NoRtn, [], [data_ty]),
- [!if(NoRtn, data_ty, LLVMMatchType<0>), // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // cachepolicy(imm; bit 1 = slc)
- [ImmArg<ArgIndex<5>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1, 0>;
- def int_amdgcn_struct_buffer_atomic_swap : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_add : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_sub : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_smin : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_umin : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_smax : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_umax : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_and : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_or : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_xor : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_inc : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_dec : AMDGPUStructBufferAtomic;
- def int_amdgcn_struct_buffer_atomic_cmpswap : Intrinsic<
- [llvm_anyint_ty],
- [LLVMMatchType<0>, // src(VGPR)
- LLVMMatchType<0>, // cmp(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty], // cachepolicy(imm; bit 1 = slc)
- [ImmArg<ArgIndex<6>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<2, 0>;
- // gfx908 intrinsic
- def int_amdgcn_struct_buffer_atomic_fadd : AMDGPUStructBufferAtomic<llvm_anyfloat_ty>;
- // gfx90a intrinsics
- def int_amdgcn_struct_buffer_atomic_fmin : AMDGPUStructBufferAtomic<llvm_anyfloat_ty>;
- def int_amdgcn_struct_buffer_atomic_fmax : AMDGPUStructBufferAtomic<llvm_anyfloat_ty>;
- // Obsolescent tbuffer intrinsics.
- def int_amdgcn_tbuffer_load : Intrinsic <
- [llvm_any_ty], // overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // voffset(VGPR)
- llvm_i32_ty, // soffset(SGPR)
- llvm_i32_ty, // offset(imm)
- llvm_i32_ty, // dfmt(imm)
- llvm_i32_ty, // nfmt(imm)
- llvm_i1_ty, // glc(imm)
- llvm_i1_ty], // slc(imm)
- [IntrReadMem, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>, ImmArg<ArgIndex<6>>,
- ImmArg<ArgIndex<7>>, ImmArg<ArgIndex<8>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_tbuffer_store : Intrinsic <
- [],
- [llvm_any_ty, // vdata(VGPR), overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // voffset(VGPR)
- llvm_i32_ty, // soffset(SGPR)
- llvm_i32_ty, // offset(imm)
- llvm_i32_ty, // dfmt(imm)
- llvm_i32_ty, // nfmt(imm)
- llvm_i1_ty, // glc(imm)
- llvm_i1_ty], // slc(imm)
- [IntrWriteMem, IntrWillReturn, ImmArg<ArgIndex<5>>,
- ImmArg<ArgIndex<6>>, ImmArg<ArgIndex<7>>,
- ImmArg<ArgIndex<8>>, ImmArg<ArgIndex<9>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- // New tbuffer intrinsics, with:
- // - raw and struct variants
- // - joint format field
- // - joint cachepolicy field
- def int_amdgcn_raw_tbuffer_load : Intrinsic <
- [llvm_any_ty], // overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty, // format(imm; bits 3..0 = dfmt, bits 6..4 = nfmt)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrReadMem, IntrWillReturn,
- ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_raw_tbuffer_store : Intrinsic <
- [],
- [llvm_any_ty, // vdata(VGPR), overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty, // format(imm; bits 3..0 = dfmt, bits 6..4 = nfmt)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrWriteMem, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- def int_amdgcn_struct_tbuffer_load : Intrinsic <
- [llvm_any_ty], // overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- [llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty, // format(imm; bits 3..0 = dfmt, bits 6..4 = nfmt)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrReadMem, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<0>;
- def int_amdgcn_struct_tbuffer_store : Intrinsic <
- [],
- [llvm_any_ty, // vdata(VGPR), overloaded for types f32/i32, v2f32/v2i32, v4f32/v4i32
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(VGPR/imm, included in bounds checking and swizzling)
- llvm_i32_ty, // soffset(SGPR/imm, excluded from bounds checking and swizzling)
- llvm_i32_ty, // format(imm; bits 3..0 = dfmt, bits 6..4 = nfmt)
- llvm_i32_ty], // auxiliary data (imm, cachepolicy (bit 0 = glc,
- // bit 1 = slc,
- // bit 2 = dlc on gfx10+),
- // swizzled buffer (bit 3 = swz))
- [IntrWriteMem, IntrWillReturn,
- ImmArg<ArgIndex<5>>, ImmArg<ArgIndex<6>>], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1>;
- class AMDGPUBufferAtomic : Intrinsic <
- [llvm_anyint_ty],
- [LLVMMatchType<0>, // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(SGPR/VGPR/imm)
- llvm_i1_ty], // slc(imm)
- [ImmArg<ArgIndex<4>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1, 0>;
- def int_amdgcn_buffer_atomic_swap : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_add : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_sub : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_smin : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_umin : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_smax : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_umax : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_and : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_or : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_xor : AMDGPUBufferAtomic;
- def int_amdgcn_buffer_atomic_cmpswap : Intrinsic<
- [llvm_i32_ty],
- [llvm_i32_ty, // src(VGPR)
- llvm_i32_ty, // cmp(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(SGPR/VGPR/imm)
- llvm_i1_ty], // slc(imm)
- [ImmArg<ArgIndex<5>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<2, 0>;
- def int_amdgcn_buffer_atomic_csub : AMDGPUBufferAtomic;
- class AMDGPUBufferAtomicFP : Intrinsic <
- [llvm_anyfloat_ty],
- [LLVMMatchType<0>, // vdata(VGPR)
- llvm_v4i32_ty, // rsrc(SGPR)
- llvm_i32_ty, // vindex(VGPR)
- llvm_i32_ty, // offset(SGPR/VGPR/imm)
- llvm_i1_ty], // slc(imm)
- [ImmArg<ArgIndex<4>>, IntrWillReturn], "", [SDNPMemOperand]>,
- AMDGPURsrcIntrinsic<1, 0>;
- // Legacy form of the intrinsic. raw and struct forms should be preferred.
- def int_amdgcn_buffer_atomic_fadd : AMDGPUBufferAtomicFP;
- } // defset AMDGPUBufferIntrinsics
- // Uses that do not set the done bit should set IntrWriteMem on the
- // call site.
- def int_amdgcn_exp : Intrinsic <[], [
- llvm_i32_ty, // tgt,
- llvm_i32_ty, // en
- llvm_any_ty, // src0 (f32 or i32)
- LLVMMatchType<0>, // src1
- LLVMMatchType<0>, // src2
- LLVMMatchType<0>, // src3
- llvm_i1_ty, // done
- llvm_i1_ty // vm
- ],
- [ImmArg<ArgIndex<0>>, ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<6>>,
- ImmArg<ArgIndex<7>>, IntrWriteMem, IntrInaccessibleMemOnly,
- IntrWillReturn]
- >;
- // exp with compr bit set.
- def int_amdgcn_exp_compr : Intrinsic <[], [
- llvm_i32_ty, // tgt,
- llvm_i32_ty, // en
- llvm_anyvector_ty, // src0 (v2f16 or v2i16)
- LLVMMatchType<0>, // src1
- llvm_i1_ty, // done
- llvm_i1_ty], // vm
- [ImmArg<ArgIndex<0>>, ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<4>>,
- ImmArg<ArgIndex<5>>, IntrWriteMem, IntrInaccessibleMemOnly,
- IntrWillReturn]
- >;
- def int_amdgcn_buffer_wbinvl1_sc :
- GCCBuiltin<"__builtin_amdgcn_buffer_wbinvl1_sc">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_buffer_wbinvl1 :
- GCCBuiltin<"__builtin_amdgcn_buffer_wbinvl1">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_dcache_inv :
- GCCBuiltin<"__builtin_amdgcn_s_dcache_inv">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_memtime :
- GCCBuiltin<"__builtin_amdgcn_s_memtime">,
- Intrinsic<[llvm_i64_ty], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_sleep :
- GCCBuiltin<"__builtin_amdgcn_s_sleep">,
- Intrinsic<[], [llvm_i32_ty], [ImmArg<ArgIndex<0>>, IntrNoMem,
- IntrHasSideEffects, IntrWillReturn]> {
- }
- def int_amdgcn_s_incperflevel :
- GCCBuiltin<"__builtin_amdgcn_s_incperflevel">,
- Intrinsic<[], [llvm_i32_ty], [ImmArg<ArgIndex<0>>, IntrNoMem,
- IntrHasSideEffects, IntrWillReturn]> {
- }
- def int_amdgcn_s_decperflevel :
- GCCBuiltin<"__builtin_amdgcn_s_decperflevel">,
- Intrinsic<[], [llvm_i32_ty], [ImmArg<ArgIndex<0>>, IntrNoMem,
- IntrHasSideEffects, IntrWillReturn]> {
- }
- def int_amdgcn_s_sethalt :
- Intrinsic<[], [llvm_i32_ty], [ImmArg<ArgIndex<0>>, IntrNoMem,
- IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_getreg :
- GCCBuiltin<"__builtin_amdgcn_s_getreg">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty],
- [IntrInaccessibleMemOnly, IntrReadMem, IntrSpeculatable,
- IntrWillReturn, ImmArg<ArgIndex<0>>]
- >;
- // Note this can be used to set FP environment properties that are
- // unsafe to change in non-strictfp functions. The register properties
- // available (and value required to access them) may differ per
- // subtarget. llvm.amdgcn.s.setreg(hwmode, value)
- def int_amdgcn_s_setreg :
- GCCBuiltin<"__builtin_amdgcn_s_setreg">,
- Intrinsic<[], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrHasSideEffects, IntrWillReturn, ImmArg<ArgIndex<0>>]
- >;
- // int_amdgcn_s_getpc is provided to allow a specific style of position
- // independent code to determine the high part of its address when it is
- // known (through convention) that the code and any data of interest does
- // not cross a 4Gb address boundary. Use for any other purpose may not
- // produce the desired results as optimizations may cause code movement,
- // especially as we explicitly use IntrNoMem to allow optimizations.
- def int_amdgcn_s_getpc :
- GCCBuiltin<"__builtin_amdgcn_s_getpc">,
- Intrinsic<[llvm_i64_ty], [], [IntrNoMem, IntrSpeculatable,
- IntrWillReturn]>;
- // __builtin_amdgcn_interp_mov <param>, <attr_chan>, <attr>, <m0>
- // param values: 0 = P10, 1 = P20, 2 = P0
- def int_amdgcn_interp_mov :
- GCCBuiltin<"__builtin_amdgcn_interp_mov">,
- Intrinsic<[llvm_float_ty],
- [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn,
- ImmArg<ArgIndex<0>>, ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>]>;
- // __builtin_amdgcn_interp_p1 <i>, <attr_chan>, <attr>, <m0>
- // This intrinsic reads from lds, but the memory values are constant,
- // so it behaves like IntrNoMem.
- def int_amdgcn_interp_p1 :
- GCCBuiltin<"__builtin_amdgcn_interp_p1">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn,
- ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>]>;
- // __builtin_amdgcn_interp_p2 <p1>, <j>, <attr_chan>, <attr>, <m0>
- def int_amdgcn_interp_p2 :
- GCCBuiltin<"__builtin_amdgcn_interp_p2">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_float_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>]>;
- // See int_amdgcn_v_interp_p1 for why this is IntrNoMem.
- // __builtin_amdgcn_interp_p1_f16 <i>, <attr_chan>, <attr>, <high>, <m0>
- // high selects whether high or low 16-bits are loaded from LDS
- def int_amdgcn_interp_p1_f16 :
- GCCBuiltin<"__builtin_amdgcn_interp_p1_f16">,
- Intrinsic<[llvm_float_ty],
- [llvm_float_ty, llvm_i32_ty, llvm_i32_ty, llvm_i1_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn,
- ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>]>;
- // __builtin_amdgcn_interp_p2_f16 <p1>, <j>, <attr_chan>, <attr>, <high>, <m0>
- // high selects whether high or low 16-bits are loaded from LDS
- def int_amdgcn_interp_p2_f16 :
- GCCBuiltin<"__builtin_amdgcn_interp_p2_f16">,
- Intrinsic<[llvm_half_ty],
- [llvm_float_ty, llvm_float_ty, llvm_i32_ty, llvm_i32_ty, llvm_i1_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>]>;
- // Deprecated: use llvm.amdgcn.live.mask instead.
- def int_amdgcn_ps_live : Intrinsic <
- [llvm_i1_ty],
- [],
- [IntrNoMem, IntrWillReturn]>;
- // Query currently live lanes.
- // Returns true if lane is live (and not a helper lane).
- def int_amdgcn_live_mask : Intrinsic <[llvm_i1_ty],
- [], [IntrReadMem, IntrInaccessibleMemOnly, IntrWillReturn]
- >;
- def int_amdgcn_mbcnt_lo :
- GCCBuiltin<"__builtin_amdgcn_mbcnt_lo">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrWillReturn]>;
- def int_amdgcn_mbcnt_hi :
- GCCBuiltin<"__builtin_amdgcn_mbcnt_hi">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrWillReturn]>;
- // llvm.amdgcn.ds.swizzle src offset
- def int_amdgcn_ds_swizzle :
- GCCBuiltin<"__builtin_amdgcn_ds_swizzle">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<1>>]>;
- def int_amdgcn_ubfe : Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sbfe : Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_lerp :
- GCCBuiltin<"__builtin_amdgcn_lerp">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sad_u8 :
- GCCBuiltin<"__builtin_amdgcn_sad_u8">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_msad_u8 :
- GCCBuiltin<"__builtin_amdgcn_msad_u8">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sad_hi_u8 :
- GCCBuiltin<"__builtin_amdgcn_sad_hi_u8">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_sad_u16 :
- GCCBuiltin<"__builtin_amdgcn_sad_u16">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_qsad_pk_u16_u8 :
- GCCBuiltin<"__builtin_amdgcn_qsad_pk_u16_u8">,
- Intrinsic<[llvm_i64_ty], [llvm_i64_ty, llvm_i32_ty, llvm_i64_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mqsad_pk_u16_u8 :
- GCCBuiltin<"__builtin_amdgcn_mqsad_pk_u16_u8">,
- Intrinsic<[llvm_i64_ty], [llvm_i64_ty, llvm_i32_ty, llvm_i64_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mqsad_u32_u8 :
- GCCBuiltin<"__builtin_amdgcn_mqsad_u32_u8">,
- Intrinsic<[llvm_v4i32_ty], [llvm_i64_ty, llvm_i32_ty, llvm_v4i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_cvt_pk_u8_f32 :
- GCCBuiltin<"__builtin_amdgcn_cvt_pk_u8_f32">,
- Intrinsic<[llvm_i32_ty], [llvm_float_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_icmp :
- Intrinsic<[llvm_anyint_ty], [llvm_anyint_ty, LLVMMatchType<1>, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<2>>]>;
- def int_amdgcn_fcmp :
- Intrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, LLVMMatchType<1>, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<2>>]>;
- def int_amdgcn_ballot :
- Intrinsic<[llvm_anyint_ty], [llvm_i1_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- def int_amdgcn_readfirstlane :
- GCCBuiltin<"__builtin_amdgcn_readfirstlane">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- // The lane argument must be uniform across the currently active threads of the
- // current wave. Otherwise, the result is undefined.
- def int_amdgcn_readlane :
- GCCBuiltin<"__builtin_amdgcn_readlane">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- // The value to write and lane select arguments must be uniform across the
- // currently active threads of the current wave. Otherwise, the result is
- // undefined.
- def int_amdgcn_writelane :
- GCCBuiltin<"__builtin_amdgcn_writelane">,
- Intrinsic<[llvm_i32_ty], [
- llvm_i32_ty, // uniform value to write: returned by the selected lane
- llvm_i32_ty, // uniform lane select
- llvm_i32_ty // returned by all lanes other than the selected one
- ],
- [IntrNoMem, IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_alignbyte : GCCBuiltin<"__builtin_amdgcn_alignbyte">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mul_i24 : Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mul_u24 : Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mulhi_i24 : Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- def int_amdgcn_mulhi_u24 : Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // llvm.amdgcn.ds.gws.init(i32 bar_val, i32 resource_id)
- //
- // bar_val is the total number of waves that will wait on this
- // barrier, minus 1.
- def int_amdgcn_ds_gws_init :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_init">,
- Intrinsic<[],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrConvergent, IntrWriteMem,
- IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // llvm.amdgcn.ds.gws.barrier(i32 vsrc0, i32 resource_id)
- // bar_val is the total number of waves that will wait on this
- // barrier, minus 1.
- def int_amdgcn_ds_gws_barrier :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_barrier">,
- Intrinsic<[],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrConvergent, IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // llvm.amdgcn.ds.gws.sema.v(i32 resource_id)
- def int_amdgcn_ds_gws_sema_v :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_sema_v">,
- Intrinsic<[],
- [llvm_i32_ty],
- [IntrConvergent, IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // llvm.amdgcn.ds.gws.sema.br(i32 vsrc, i32 resource_id)
- def int_amdgcn_ds_gws_sema_br :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_sema_br">,
- Intrinsic<[],
- [llvm_i32_ty, llvm_i32_ty],
- [IntrConvergent, IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // llvm.amdgcn.ds.gws.sema.p(i32 resource_id)
- def int_amdgcn_ds_gws_sema_p :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_sema_p">,
- Intrinsic<[],
- [llvm_i32_ty],
- [IntrConvergent, IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // llvm.amdgcn.ds.gws.sema.release.all(i32 resource_id)
- def int_amdgcn_ds_gws_sema_release_all :
- GCCBuiltin<"__builtin_amdgcn_ds_gws_sema_release_all">,
- Intrinsic<[],
- [llvm_i32_ty],
- [IntrConvergent, IntrInaccessibleMemOnly, IntrWillReturn], "",
- [SDNPMemOperand]
- >;
- // Copies the source value to the destination value, with the guarantee that
- // the source value is computed as if the entire program were executed in WQM.
- def int_amdgcn_wqm : Intrinsic<[llvm_any_ty],
- [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // Copies the source value to the destination value, such that the source
- // is computed as if the entire program were executed in WQM if any other
- // program code executes in WQM.
- def int_amdgcn_softwqm : Intrinsic<[llvm_any_ty],
- [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // Return true if at least one thread within the pixel quad passes true into
- // the function.
- def int_amdgcn_wqm_vote : Intrinsic<[llvm_i1_ty],
- [llvm_i1_ty], [IntrNoMem, IntrConvergent, IntrWillReturn]
- >;
- // If false, set EXEC=0 for the current thread until the end of program.
- // FIXME: Should this be IntrNoMem, IntrHasSideEffects, or IntrWillReturn?
- def int_amdgcn_kill : Intrinsic<[], [llvm_i1_ty], []>;
- def int_amdgcn_endpgm : GCCBuiltin<"__builtin_amdgcn_endpgm">,
- Intrinsic<[], [], [IntrNoReturn, IntrCold, IntrNoMem, IntrHasSideEffects]
- >;
- // If false, mark all active lanes as helper lanes until the end of program.
- def int_amdgcn_wqm_demote : Intrinsic<[],
- [llvm_i1_ty], [IntrWriteMem, IntrInaccessibleMemOnly]
- >;
- // Copies the active channels of the source value to the destination value,
- // with the guarantee that the source value is computed as if the entire
- // program were executed in Whole Wavefront Mode, i.e. with all channels
- // enabled, with a few exceptions: - Phi nodes which require WWM return an
- // undefined value.
- def int_amdgcn_strict_wwm : Intrinsic<[llvm_any_ty],
- [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable,
- IntrConvergent, IntrWillReturn]
- >;
- // Deprecated. Use int_amdgcn_strict_wwm instead.
- def int_amdgcn_wwm : Intrinsic<[llvm_any_ty],
- [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable,
- IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_strict_wqm : Intrinsic<[llvm_any_ty],
- [LLVMMatchType<0>], [IntrNoMem, IntrSpeculatable,
- IntrConvergent, IntrWillReturn]
- >;
- // Given a value, copies it while setting all the inactive lanes to a given
- // value. Note that OpenGL helper lanes are considered active, so if the
- // program ever uses WQM, then the instruction and the first source will be
- // computed in WQM.
- def int_amdgcn_set_inactive :
- Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, // value to be copied
- LLVMMatchType<0>], // value for the inactive lanes to take
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- // Return if the given flat pointer points to a local memory address.
- def int_amdgcn_is_shared : GCCBuiltin<"__builtin_amdgcn_is_shared">,
- Intrinsic<[llvm_i1_ty], [llvm_ptr_ty],
- [IntrNoMem, IntrSpeculatable, NoCapture<ArgIndex<0>>, IntrWillReturn]
- >;
- // Return if the given flat pointer points to a prvate memory address.
- def int_amdgcn_is_private : GCCBuiltin<"__builtin_amdgcn_is_private">,
- Intrinsic<[llvm_i1_ty], [llvm_ptr_ty],
- [IntrNoMem, IntrSpeculatable, NoCapture<ArgIndex<0>>, IntrWillReturn]
- >;
- //===----------------------------------------------------------------------===//
- // CI+ Intrinsics
- //===----------------------------------------------------------------------===//
- def int_amdgcn_s_dcache_inv_vol :
- GCCBuiltin<"__builtin_amdgcn_s_dcache_inv_vol">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_buffer_wbinvl1_vol :
- GCCBuiltin<"__builtin_amdgcn_buffer_wbinvl1_vol">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- //===----------------------------------------------------------------------===//
- // VI Intrinsics
- //===----------------------------------------------------------------------===//
- // llvm.amdgcn.mov.dpp.i32 <src> <dpp_ctrl> <row_mask> <bank_mask> <bound_ctrl>
- def int_amdgcn_mov_dpp :
- Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
- llvm_i1_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>,
- ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>]>;
- // llvm.amdgcn.update.dpp.i32 <old> <src> <dpp_ctrl> <row_mask> <bank_mask> <bound_ctrl>
- // Should be equivalent to:
- // v_mov_b32 <dest> <old>
- // v_mov_b32 <dest> <src> <dpp_ctrl> <row_mask> <bank_mask> <bound_ctrl>
- def int_amdgcn_update_dpp :
- Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, LLVMMatchType<0>, llvm_i32_ty,
- llvm_i32_ty, llvm_i32_ty, llvm_i1_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<2>>, ImmArg<ArgIndex<3>>,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>]>;
- def int_amdgcn_s_dcache_wb :
- GCCBuiltin<"__builtin_amdgcn_s_dcache_wb">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_dcache_wb_vol :
- GCCBuiltin<"__builtin_amdgcn_s_dcache_wb_vol">,
- Intrinsic<[], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- def int_amdgcn_s_memrealtime :
- GCCBuiltin<"__builtin_amdgcn_s_memrealtime">,
- Intrinsic<[llvm_i64_ty], [], [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
- // llvm.amdgcn.ds.permute <index> <src>
- def int_amdgcn_ds_permute :
- GCCBuiltin<"__builtin_amdgcn_ds_permute">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- // llvm.amdgcn.ds.bpermute <index> <src>
- def int_amdgcn_ds_bpermute :
- GCCBuiltin<"__builtin_amdgcn_ds_bpermute">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn]>;
- // llvm.amdgcn.perm <src0> <src1> <selector>
- def int_amdgcn_perm :
- GCCBuiltin<"__builtin_amdgcn_perm">,
- Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]>;
- //===----------------------------------------------------------------------===//
- // GFX10 Intrinsics
- //===----------------------------------------------------------------------===//
- // llvm.amdgcn.permlane16 <old> <src0> <src1> <src2> <fi> <bound_control>
- def int_amdgcn_permlane16 : GCCBuiltin<"__builtin_amdgcn_permlane16">,
- Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i1_ty, llvm_i1_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>]>;
- // llvm.amdgcn.permlanex16 <old> <src0> <src1> <src2> <fi> <bound_control>
- def int_amdgcn_permlanex16 : GCCBuiltin<"__builtin_amdgcn_permlanex16">,
- Intrinsic<[llvm_i32_ty],
- [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i32_ty, llvm_i1_ty, llvm_i1_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>]>;
- // llvm.amdgcn.mov.dpp8.i32 <src> <sel>
- // <sel> is a 32-bit constant whose high 8 bits must be zero which selects
- // the lanes to read from.
- def int_amdgcn_mov_dpp8 :
- Intrinsic<[llvm_anyint_ty],
- [LLVMMatchType<0>, llvm_i32_ty],
- [IntrNoMem, IntrConvergent, IntrWillReturn,
- ImmArg<ArgIndex<1>>]>;
- def int_amdgcn_s_get_waveid_in_workgroup :
- GCCBuiltin<"__builtin_amdgcn_s_get_waveid_in_workgroup">,
- Intrinsic<[llvm_i32_ty], [],
- [IntrReadMem, IntrInaccessibleMemOnly, IntrWillReturn]>;
- class AMDGPUGlobalAtomicRtn<LLVMType vt> : Intrinsic <
- [vt],
- [llvm_anyptr_ty, // vaddr
- vt], // vdata(VGPR)
- [IntrArgMemOnly, IntrWillReturn, NoCapture<ArgIndex<0>>], "",
- [SDNPMemOperand]>;
- def int_amdgcn_global_atomic_csub : AMDGPUGlobalAtomicRtn<llvm_i32_ty>;
- // uint4 llvm.amdgcn.image.bvh.intersect.ray <node_ptr>, <ray_extent>, <ray_origin>,
- // <ray_dir>, <ray_inv_dir>, <texture_descr>
- // <node_ptr> is i32 or i64.
- // <ray_dir> and <ray_inv_dir> are both v3f16 or both v3f32.
- def int_amdgcn_image_bvh_intersect_ray :
- Intrinsic<[llvm_v4i32_ty],
- [llvm_anyint_ty, llvm_float_ty, llvm_v3f32_ty, llvm_anyvector_ty,
- LLVMMatchType<1>, llvm_v4i32_ty],
- [IntrReadMem, IntrWillReturn]>;
- //===----------------------------------------------------------------------===//
- // Deep learning intrinsics.
- //===----------------------------------------------------------------------===//
- // f32 %r = llvm.amdgcn.fdot2(v2f16 %a, v2f16 %b, f32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %c
- def int_amdgcn_fdot2 :
- GCCBuiltin<"__builtin_amdgcn_fdot2">,
- Intrinsic<
- [llvm_float_ty], // %r
- [
- llvm_v2f16_ty, // %a
- llvm_v2f16_ty, // %b
- llvm_float_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // i32 %r = llvm.amdgcn.sdot2(v2i16 %a, v2i16 %b, i32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %c
- def int_amdgcn_sdot2 :
- GCCBuiltin<"__builtin_amdgcn_sdot2">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_v2i16_ty, // %a
- llvm_v2i16_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // u32 %r = llvm.amdgcn.udot2(v2u16 %a, v2u16 %b, u32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %c
- def int_amdgcn_udot2 :
- GCCBuiltin<"__builtin_amdgcn_udot2">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_v2i16_ty, // %a
- llvm_v2i16_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // i32 %r = llvm.amdgcn.sdot4(v4i8 (as i32) %a, v4i8 (as i32) %b, i32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %a[2] * %b[2] + %a[3] * %b[3] + %c
- def int_amdgcn_sdot4 :
- GCCBuiltin<"__builtin_amdgcn_sdot4">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_i32_ty, // %a
- llvm_i32_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // u32 %r = llvm.amdgcn.udot4(v4u8 (as u32) %a, v4u8 (as u32) %b, u32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %a[2] * %b[2] + %a[3] * %b[3] + %c
- def int_amdgcn_udot4 :
- GCCBuiltin<"__builtin_amdgcn_udot4">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_i32_ty, // %a
- llvm_i32_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // i32 %r = llvm.amdgcn.sdot8(v8i4 (as i32) %a, v8i4 (as i32) %b, i32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %a[2] * %b[2] + %a[3] * %b[3] +
- // %a[4] * %b[4] + %a[5] * %b[5] + %a[6] * %b[6] + %a[7] * %b[7] + %c
- def int_amdgcn_sdot8 :
- GCCBuiltin<"__builtin_amdgcn_sdot8">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_i32_ty, // %a
- llvm_i32_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- // u32 %r = llvm.amdgcn.udot8(v8u4 (as u32) %a, v8u4 (as u32) %b, u32 %c, i1 %clamp)
- // %r = %a[0] * %b[0] + %a[1] * %b[1] + %a[2] * %b[2] + %a[3] * %b[3] +
- // %a[4] * %b[4] + %a[5] * %b[5] + %a[6] * %b[6] + %a[7] * %b[7] + %c
- def int_amdgcn_udot8 :
- GCCBuiltin<"__builtin_amdgcn_udot8">,
- Intrinsic<
- [llvm_i32_ty], // %r
- [
- llvm_i32_ty, // %a
- llvm_i32_ty, // %b
- llvm_i32_ty, // %c
- llvm_i1_ty // %clamp
- ],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn, ImmArg<ArgIndex<3>>]
- >;
- //===----------------------------------------------------------------------===//
- // gfx908 intrinsics
- // ===----------------------------------------------------------------------===//
- def int_amdgcn_global_atomic_fadd : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- // llvm.amdgcn.mfma.*.* vdst, srcA, srcB, srcC, cbsz, abid, blgp
- class AMDGPUMfmaIntrinsic<LLVMType DestTy, LLVMType SrcABTy> :
- GCCBuiltin<!subst("int", "__builtin", NAME)>,
- Intrinsic<[DestTy],
- [SrcABTy, SrcABTy, DestTy,
- llvm_i32_ty, llvm_i32_ty, llvm_i32_ty],
- [IntrConvergent, IntrNoMem, IntrWillReturn,
- ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>, ImmArg<ArgIndex<5>>]>;
- def int_amdgcn_mfma_f32_32x32x1f32 : AMDGPUMfmaIntrinsic<llvm_v32f32_ty, llvm_float_ty>;
- def int_amdgcn_mfma_f32_16x16x1f32 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_float_ty>;
- def int_amdgcn_mfma_f32_4x4x1f32 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_float_ty>;
- def int_amdgcn_mfma_f32_32x32x2f32 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_float_ty>;
- def int_amdgcn_mfma_f32_16x16x4f32 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_float_ty>;
- def int_amdgcn_mfma_f32_32x32x4f16 : AMDGPUMfmaIntrinsic<llvm_v32f32_ty, llvm_v4f16_ty>;
- def int_amdgcn_mfma_f32_16x16x4f16 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v4f16_ty>;
- def int_amdgcn_mfma_f32_4x4x4f16 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v4f16_ty>;
- def int_amdgcn_mfma_f32_32x32x8f16 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v4f16_ty>;
- def int_amdgcn_mfma_f32_16x16x16f16 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v4f16_ty>;
- def int_amdgcn_mfma_i32_32x32x4i8 : AMDGPUMfmaIntrinsic<llvm_v32i32_ty, llvm_i32_ty>;
- def int_amdgcn_mfma_i32_16x16x4i8 : AMDGPUMfmaIntrinsic<llvm_v16i32_ty, llvm_i32_ty>;
- def int_amdgcn_mfma_i32_4x4x4i8 : AMDGPUMfmaIntrinsic<llvm_v4i32_ty, llvm_i32_ty>;
- def int_amdgcn_mfma_i32_32x32x8i8 : AMDGPUMfmaIntrinsic<llvm_v16i32_ty, llvm_i32_ty>;
- def int_amdgcn_mfma_i32_16x16x16i8 : AMDGPUMfmaIntrinsic<llvm_v4i32_ty, llvm_i32_ty>;
- def int_amdgcn_mfma_f32_32x32x2bf16 : AMDGPUMfmaIntrinsic<llvm_v32f32_ty, llvm_v2i16_ty>;
- def int_amdgcn_mfma_f32_16x16x2bf16 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v2i16_ty>;
- def int_amdgcn_mfma_f32_4x4x2bf16 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v2i16_ty>;
- def int_amdgcn_mfma_f32_32x32x4bf16 : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v2i16_ty>;
- def int_amdgcn_mfma_f32_16x16x8bf16 : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v2i16_ty>;
- //===----------------------------------------------------------------------===//
- // gfx90a intrinsics
- // ===----------------------------------------------------------------------===//
- def int_amdgcn_global_atomic_fmin : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- def int_amdgcn_global_atomic_fmax : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- def int_amdgcn_flat_atomic_fadd : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- def int_amdgcn_flat_atomic_fmin : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- def int_amdgcn_flat_atomic_fmax : AMDGPUGlobalAtomicRtn<llvm_anyfloat_ty>;
- def int_amdgcn_mfma_f32_32x32x4bf16_1k : AMDGPUMfmaIntrinsic<llvm_v32f32_ty, llvm_v4i16_ty>;
- def int_amdgcn_mfma_f32_16x16x4bf16_1k : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v4i16_ty>;
- def int_amdgcn_mfma_f32_4x4x4bf16_1k : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v4i16_ty>;
- def int_amdgcn_mfma_f32_32x32x8bf16_1k : AMDGPUMfmaIntrinsic<llvm_v16f32_ty, llvm_v4i16_ty>;
- def int_amdgcn_mfma_f32_16x16x16bf16_1k : AMDGPUMfmaIntrinsic<llvm_v4f32_ty, llvm_v4i16_ty>;
- def int_amdgcn_mfma_f64_16x16x4f64 : AMDGPUMfmaIntrinsic<llvm_v4f64_ty, llvm_double_ty>;
- def int_amdgcn_mfma_f64_4x4x4f64 : AMDGPUMfmaIntrinsic<llvm_double_ty, llvm_double_ty>;
- //===----------------------------------------------------------------------===//
- // Special Intrinsics for backend internal use only. No frontend
- // should emit calls to these.
- // ===----------------------------------------------------------------------===//
- def int_amdgcn_if : Intrinsic<[llvm_i1_ty, llvm_anyint_ty],
- [llvm_i1_ty], [IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_else : Intrinsic<[llvm_i1_ty, llvm_anyint_ty],
- [llvm_anyint_ty], [IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_if_break : Intrinsic<[llvm_anyint_ty],
- [llvm_i1_ty, LLVMMatchType<0>],
- [IntrNoMem, IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_loop : Intrinsic<[llvm_i1_ty],
- [llvm_anyint_ty], [IntrConvergent, IntrWillReturn]
- >;
- def int_amdgcn_end_cf : Intrinsic<[], [llvm_anyint_ty],
- [IntrConvergent, IntrWillReturn]>;
- // Represent unreachable in a divergent region.
- def int_amdgcn_unreachable : Intrinsic<[], [], [IntrConvergent]>;
- // Emit 2.5 ulp, no denormal division. Should only be inserted by
- // pass based on !fpmath metadata.
- def int_amdgcn_fdiv_fast : Intrinsic<
- [llvm_float_ty], [llvm_float_ty, llvm_float_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- // Represent a relocation constant.
- def int_amdgcn_reloc_constant : Intrinsic<
- [llvm_i32_ty], [llvm_metadata_ty],
- [IntrNoMem, IntrSpeculatable, IntrWillReturn]
- >;
- }
|