IntrinsicsAArch64.td 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582
  1. //===- IntrinsicsAARCH64.td - Defines AARCH64 intrinsics ---*- tablegen -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file defines all of the AARCH64-specific intrinsics.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. let TargetPrefix = "aarch64" in {
  13. def int_aarch64_ldxr : Intrinsic<[llvm_i64_ty], [llvm_anyptr_ty],
  14. [IntrNoFree, IntrWillReturn]>;
  15. def int_aarch64_ldaxr : Intrinsic<[llvm_i64_ty], [llvm_anyptr_ty],
  16. [IntrNoFree, IntrWillReturn]>;
  17. def int_aarch64_stxr : Intrinsic<[llvm_i32_ty], [llvm_i64_ty, llvm_anyptr_ty],
  18. [IntrNoFree, IntrWillReturn]>;
  19. def int_aarch64_stlxr : Intrinsic<[llvm_i32_ty], [llvm_i64_ty, llvm_anyptr_ty],
  20. [IntrNoFree, IntrWillReturn]>;
  21. def int_aarch64_ldxp : Intrinsic<[llvm_i64_ty, llvm_i64_ty], [llvm_ptr_ty],
  22. [IntrNoFree, IntrWillReturn]>;
  23. def int_aarch64_ldaxp : Intrinsic<[llvm_i64_ty, llvm_i64_ty], [llvm_ptr_ty],
  24. [IntrNoFree, IntrWillReturn]>;
  25. def int_aarch64_stxp : Intrinsic<[llvm_i32_ty],
  26. [llvm_i64_ty, llvm_i64_ty, llvm_ptr_ty],
  27. [IntrNoFree, IntrWillReturn]>;
  28. def int_aarch64_stlxp : Intrinsic<[llvm_i32_ty],
  29. [llvm_i64_ty, llvm_i64_ty, llvm_ptr_ty],
  30. [IntrNoFree, IntrWillReturn]>;
  31. def int_aarch64_clrex : Intrinsic<[]>;
  32. def int_aarch64_sdiv : DefaultAttrsIntrinsic<[llvm_anyint_ty], [LLVMMatchType<0>,
  33. LLVMMatchType<0>], [IntrNoMem]>;
  34. def int_aarch64_udiv : DefaultAttrsIntrinsic<[llvm_anyint_ty], [LLVMMatchType<0>,
  35. LLVMMatchType<0>], [IntrNoMem]>;
  36. def int_aarch64_fjcvtzs : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_double_ty], [IntrNoMem]>;
  37. def int_aarch64_cls: DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty], [IntrNoMem]>;
  38. def int_aarch64_cls64: DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i64_ty], [IntrNoMem]>;
  39. def int_aarch64_frint32z
  40. : DefaultAttrsIntrinsic<[ llvm_anyfloat_ty ], [ LLVMMatchType<0> ],
  41. [ IntrNoMem ]>;
  42. def int_aarch64_frint64z
  43. : DefaultAttrsIntrinsic<[ llvm_anyfloat_ty ], [ LLVMMatchType<0> ],
  44. [ IntrNoMem ]>;
  45. def int_aarch64_frint32x
  46. : DefaultAttrsIntrinsic<[ llvm_anyfloat_ty ], [ LLVMMatchType<0> ],
  47. [ IntrNoMem ]>;
  48. def int_aarch64_frint64x
  49. : DefaultAttrsIntrinsic<[ llvm_anyfloat_ty ], [ LLVMMatchType<0> ],
  50. [ IntrNoMem ]>;
  51. //===----------------------------------------------------------------------===//
  52. // HINT
  53. def int_aarch64_hint : DefaultAttrsIntrinsic<[], [llvm_i32_ty]>;
  54. //===----------------------------------------------------------------------===//
  55. // Data Barrier Instructions
  56. def int_aarch64_dmb : GCCBuiltin<"__builtin_arm_dmb">, MSBuiltin<"__dmb">,
  57. Intrinsic<[], [llvm_i32_ty], [IntrNoFree, IntrWillReturn]>;
  58. def int_aarch64_dsb : GCCBuiltin<"__builtin_arm_dsb">, MSBuiltin<"__dsb">,
  59. Intrinsic<[], [llvm_i32_ty], [IntrNoFree, IntrWillReturn]>;
  60. def int_aarch64_isb : GCCBuiltin<"__builtin_arm_isb">, MSBuiltin<"__isb">,
  61. Intrinsic<[], [llvm_i32_ty], [IntrNoFree, IntrWillReturn]>;
  62. // A space-consuming intrinsic primarily for testing block and jump table
  63. // placements. The first argument is the number of bytes this "instruction"
  64. // takes up, the second and return value are essentially chains, used to force
  65. // ordering during ISel.
  66. def int_aarch64_space : DefaultAttrsIntrinsic<[llvm_i64_ty], [llvm_i32_ty, llvm_i64_ty], []>;
  67. }
  68. //===----------------------------------------------------------------------===//
  69. // Advanced SIMD (NEON)
  70. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  71. class AdvSIMD_2Scalar_Float_Intrinsic
  72. : DefaultAttrsIntrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
  73. [IntrNoMem]>;
  74. class AdvSIMD_FPToIntRounding_Intrinsic
  75. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty], [IntrNoMem]>;
  76. class AdvSIMD_1IntArg_Intrinsic
  77. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [LLVMMatchType<0>], [IntrNoMem]>;
  78. class AdvSIMD_1FloatArg_Intrinsic
  79. : DefaultAttrsIntrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem]>;
  80. class AdvSIMD_1VectorArg_Intrinsic
  81. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>], [IntrNoMem]>;
  82. class AdvSIMD_1VectorArg_Expand_Intrinsic
  83. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty], [IntrNoMem]>;
  84. class AdvSIMD_1VectorArg_Long_Intrinsic
  85. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [LLVMTruncatedType<0>], [IntrNoMem]>;
  86. class AdvSIMD_1IntArg_Narrow_Intrinsic
  87. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [llvm_anyint_ty], [IntrNoMem]>;
  88. class AdvSIMD_1VectorArg_Narrow_Intrinsic
  89. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [LLVMExtendedType<0>], [IntrNoMem]>;
  90. class AdvSIMD_1VectorArg_Int_Across_Intrinsic
  91. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [llvm_anyvector_ty], [IntrNoMem]>;
  92. class AdvSIMD_1VectorArg_Float_Across_Intrinsic
  93. : DefaultAttrsIntrinsic<[llvm_anyfloat_ty], [llvm_anyvector_ty], [IntrNoMem]>;
  94. class AdvSIMD_2IntArg_Intrinsic
  95. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
  96. [IntrNoMem]>;
  97. class AdvSIMD_2FloatArg_Intrinsic
  98. : DefaultAttrsIntrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
  99. [IntrNoMem]>;
  100. class AdvSIMD_2VectorArg_Intrinsic
  101. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
  102. [IntrNoMem]>;
  103. class AdvSIMD_2VectorArg_Compare_Intrinsic
  104. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty, LLVMMatchType<1>],
  105. [IntrNoMem]>;
  106. class AdvSIMD_2Arg_FloatCompare_Intrinsic
  107. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, LLVMMatchType<1>],
  108. [IntrNoMem]>;
  109. class AdvSIMD_2VectorArg_Long_Intrinsic
  110. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  111. [LLVMTruncatedType<0>, LLVMTruncatedType<0>],
  112. [IntrNoMem]>;
  113. class AdvSIMD_2VectorArg_Wide_Intrinsic
  114. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  115. [LLVMMatchType<0>, LLVMTruncatedType<0>],
  116. [IntrNoMem]>;
  117. class AdvSIMD_2VectorArg_Narrow_Intrinsic
  118. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  119. [LLVMExtendedType<0>, LLVMExtendedType<0>],
  120. [IntrNoMem]>;
  121. class AdvSIMD_2Arg_Scalar_Narrow_Intrinsic
  122. : DefaultAttrsIntrinsic<[llvm_anyint_ty],
  123. [LLVMExtendedType<0>, llvm_i32_ty],
  124. [IntrNoMem]>;
  125. class AdvSIMD_2VectorArg_Scalar_Expand_BySize_Intrinsic
  126. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  127. [llvm_anyvector_ty],
  128. [IntrNoMem]>;
  129. class AdvSIMD_2VectorArg_Scalar_Wide_BySize_Intrinsic
  130. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  131. [LLVMTruncatedType<0>],
  132. [IntrNoMem]>;
  133. class AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic
  134. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  135. [LLVMTruncatedType<0>, llvm_i32_ty],
  136. [IntrNoMem]>;
  137. class AdvSIMD_2VectorArg_Tied_Narrow_Intrinsic
  138. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  139. [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty],
  140. [IntrNoMem]>;
  141. class AdvSIMD_2VectorArg_Lane_Intrinsic
  142. : DefaultAttrsIntrinsic<[llvm_anyint_ty],
  143. [LLVMMatchType<0>, llvm_anyint_ty, llvm_i32_ty],
  144. [IntrNoMem]>;
  145. class AdvSIMD_3IntArg_Intrinsic
  146. : DefaultAttrsIntrinsic<[llvm_anyint_ty],
  147. [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
  148. [IntrNoMem]>;
  149. class AdvSIMD_3VectorArg_Intrinsic
  150. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  151. [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
  152. [IntrNoMem]>;
  153. class AdvSIMD_3VectorArg_Scalar_Intrinsic
  154. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  155. [LLVMMatchType<0>, LLVMMatchType<0>, llvm_i32_ty],
  156. [IntrNoMem]>;
  157. class AdvSIMD_3VectorArg_Tied_Narrow_Intrinsic
  158. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  159. [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty,
  160. LLVMMatchType<1>], [IntrNoMem]>;
  161. class AdvSIMD_3VectorArg_Scalar_Tied_Narrow_Intrinsic
  162. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  163. [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty, llvm_i32_ty],
  164. [IntrNoMem]>;
  165. class AdvSIMD_CvtFxToFP_Intrinsic
  166. : DefaultAttrsIntrinsic<[llvm_anyfloat_ty], [llvm_anyint_ty, llvm_i32_ty],
  167. [IntrNoMem]>;
  168. class AdvSIMD_CvtFPToFx_Intrinsic
  169. : DefaultAttrsIntrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, llvm_i32_ty],
  170. [IntrNoMem]>;
  171. class AdvSIMD_1Arg_Intrinsic
  172. : DefaultAttrsIntrinsic<[llvm_any_ty], [LLVMMatchType<0>], [IntrNoMem]>;
  173. class AdvSIMD_Dot_Intrinsic
  174. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  175. [LLVMMatchType<0>, llvm_anyvector_ty, LLVMMatchType<1>],
  176. [IntrNoMem]>;
  177. class AdvSIMD_FP16FML_Intrinsic
  178. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  179. [LLVMMatchType<0>, llvm_anyvector_ty, LLVMMatchType<1>],
  180. [IntrNoMem]>;
  181. class AdvSIMD_MatMul_Intrinsic
  182. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  183. [LLVMMatchType<0>, llvm_anyvector_ty, LLVMMatchType<1>],
  184. [IntrNoMem]>;
  185. class AdvSIMD_FML_Intrinsic
  186. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  187. [LLVMMatchType<0>, llvm_anyvector_ty, LLVMMatchType<1>],
  188. [IntrNoMem]>;
  189. class AdvSIMD_BF16FML_Intrinsic
  190. : DefaultAttrsIntrinsic<[llvm_v4f32_ty],
  191. [llvm_v4f32_ty, llvm_v8bf16_ty, llvm_v8bf16_ty],
  192. [IntrNoMem]>;
  193. }
  194. // Arithmetic ops
  195. let TargetPrefix = "aarch64", IntrProperties = [IntrNoMem] in {
  196. // Vector Add Across Lanes
  197. def int_aarch64_neon_saddv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  198. def int_aarch64_neon_uaddv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  199. def int_aarch64_neon_faddv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
  200. // Vector Long Add Across Lanes
  201. def int_aarch64_neon_saddlv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  202. def int_aarch64_neon_uaddlv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  203. // Vector Halving Add
  204. def int_aarch64_neon_shadd : AdvSIMD_2VectorArg_Intrinsic;
  205. def int_aarch64_neon_uhadd : AdvSIMD_2VectorArg_Intrinsic;
  206. // Vector Rounding Halving Add
  207. def int_aarch64_neon_srhadd : AdvSIMD_2VectorArg_Intrinsic;
  208. def int_aarch64_neon_urhadd : AdvSIMD_2VectorArg_Intrinsic;
  209. // Vector Saturating Add
  210. def int_aarch64_neon_sqadd : AdvSIMD_2IntArg_Intrinsic;
  211. def int_aarch64_neon_suqadd : AdvSIMD_2IntArg_Intrinsic;
  212. def int_aarch64_neon_usqadd : AdvSIMD_2IntArg_Intrinsic;
  213. def int_aarch64_neon_uqadd : AdvSIMD_2IntArg_Intrinsic;
  214. // Vector Add High-Half
  215. // FIXME: this is a legacy intrinsic for aarch64_simd.h. Remove it when that
  216. // header is no longer supported.
  217. def int_aarch64_neon_addhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
  218. // Vector Rounding Add High-Half
  219. def int_aarch64_neon_raddhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
  220. // Vector Saturating Doubling Multiply High
  221. def int_aarch64_neon_sqdmulh : AdvSIMD_2IntArg_Intrinsic;
  222. def int_aarch64_neon_sqdmulh_lane : AdvSIMD_2VectorArg_Lane_Intrinsic;
  223. def int_aarch64_neon_sqdmulh_laneq : AdvSIMD_2VectorArg_Lane_Intrinsic;
  224. // Vector Saturating Rounding Doubling Multiply High
  225. def int_aarch64_neon_sqrdmulh : AdvSIMD_2IntArg_Intrinsic;
  226. def int_aarch64_neon_sqrdmulh_lane : AdvSIMD_2VectorArg_Lane_Intrinsic;
  227. def int_aarch64_neon_sqrdmulh_laneq : AdvSIMD_2VectorArg_Lane_Intrinsic;
  228. def int_aarch64_neon_sqrdmlah : AdvSIMD_3IntArg_Intrinsic;
  229. def int_aarch64_neon_sqrdmlsh : AdvSIMD_3IntArg_Intrinsic;
  230. // Vector Polynominal Multiply
  231. def int_aarch64_neon_pmul : AdvSIMD_2VectorArg_Intrinsic;
  232. // Vector Long Multiply
  233. def int_aarch64_neon_smull : AdvSIMD_2VectorArg_Long_Intrinsic;
  234. def int_aarch64_neon_umull : AdvSIMD_2VectorArg_Long_Intrinsic;
  235. def int_aarch64_neon_pmull : AdvSIMD_2VectorArg_Long_Intrinsic;
  236. // 64-bit polynomial multiply really returns an i128, which is not legal. Fake
  237. // it with a v16i8.
  238. def int_aarch64_neon_pmull64 :
  239. DefaultAttrsIntrinsic<[llvm_v16i8_ty], [llvm_i64_ty, llvm_i64_ty], [IntrNoMem]>;
  240. // Vector Extending Multiply
  241. def int_aarch64_neon_fmulx : AdvSIMD_2FloatArg_Intrinsic {
  242. let IntrProperties = [IntrNoMem, Commutative];
  243. }
  244. // Vector Saturating Doubling Long Multiply
  245. def int_aarch64_neon_sqdmull : AdvSIMD_2VectorArg_Long_Intrinsic;
  246. def int_aarch64_neon_sqdmulls_scalar
  247. : DefaultAttrsIntrinsic<[llvm_i64_ty], [llvm_i32_ty, llvm_i32_ty], [IntrNoMem]>;
  248. // Vector Halving Subtract
  249. def int_aarch64_neon_shsub : AdvSIMD_2VectorArg_Intrinsic;
  250. def int_aarch64_neon_uhsub : AdvSIMD_2VectorArg_Intrinsic;
  251. // Vector Saturating Subtract
  252. def int_aarch64_neon_sqsub : AdvSIMD_2IntArg_Intrinsic;
  253. def int_aarch64_neon_uqsub : AdvSIMD_2IntArg_Intrinsic;
  254. // Vector Subtract High-Half
  255. // FIXME: this is a legacy intrinsic for aarch64_simd.h. Remove it when that
  256. // header is no longer supported.
  257. def int_aarch64_neon_subhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
  258. // Vector Rounding Subtract High-Half
  259. def int_aarch64_neon_rsubhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
  260. // Vector Compare Absolute Greater-than-or-equal
  261. def int_aarch64_neon_facge : AdvSIMD_2Arg_FloatCompare_Intrinsic;
  262. // Vector Compare Absolute Greater-than
  263. def int_aarch64_neon_facgt : AdvSIMD_2Arg_FloatCompare_Intrinsic;
  264. // Vector Absolute Difference
  265. def int_aarch64_neon_sabd : AdvSIMD_2VectorArg_Intrinsic;
  266. def int_aarch64_neon_uabd : AdvSIMD_2VectorArg_Intrinsic;
  267. def int_aarch64_neon_fabd : AdvSIMD_2VectorArg_Intrinsic;
  268. // Scalar Absolute Difference
  269. def int_aarch64_sisd_fabd : AdvSIMD_2Scalar_Float_Intrinsic;
  270. // Vector Max
  271. def int_aarch64_neon_smax : AdvSIMD_2VectorArg_Intrinsic;
  272. def int_aarch64_neon_umax : AdvSIMD_2VectorArg_Intrinsic;
  273. def int_aarch64_neon_fmax : AdvSIMD_2FloatArg_Intrinsic;
  274. def int_aarch64_neon_fmaxnmp : AdvSIMD_2VectorArg_Intrinsic;
  275. // Vector Max Across Lanes
  276. def int_aarch64_neon_smaxv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  277. def int_aarch64_neon_umaxv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  278. def int_aarch64_neon_fmaxv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
  279. def int_aarch64_neon_fmaxnmv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
  280. // Vector Min
  281. def int_aarch64_neon_smin : AdvSIMD_2VectorArg_Intrinsic;
  282. def int_aarch64_neon_umin : AdvSIMD_2VectorArg_Intrinsic;
  283. def int_aarch64_neon_fmin : AdvSIMD_2FloatArg_Intrinsic;
  284. def int_aarch64_neon_fminnmp : AdvSIMD_2VectorArg_Intrinsic;
  285. // Vector Min/Max Number
  286. def int_aarch64_neon_fminnm : AdvSIMD_2FloatArg_Intrinsic;
  287. def int_aarch64_neon_fmaxnm : AdvSIMD_2FloatArg_Intrinsic;
  288. // Vector Min Across Lanes
  289. def int_aarch64_neon_sminv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  290. def int_aarch64_neon_uminv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
  291. def int_aarch64_neon_fminv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
  292. def int_aarch64_neon_fminnmv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
  293. // Pairwise Add
  294. def int_aarch64_neon_addp : AdvSIMD_2VectorArg_Intrinsic;
  295. def int_aarch64_neon_faddp : AdvSIMD_2VectorArg_Intrinsic;
  296. // Long Pairwise Add
  297. // FIXME: In theory, we shouldn't need intrinsics for saddlp or
  298. // uaddlp, but tblgen's type inference currently can't handle the
  299. // pattern fragments this ends up generating.
  300. def int_aarch64_neon_saddlp : AdvSIMD_1VectorArg_Expand_Intrinsic;
  301. def int_aarch64_neon_uaddlp : AdvSIMD_1VectorArg_Expand_Intrinsic;
  302. // Folding Maximum
  303. def int_aarch64_neon_smaxp : AdvSIMD_2VectorArg_Intrinsic;
  304. def int_aarch64_neon_umaxp : AdvSIMD_2VectorArg_Intrinsic;
  305. def int_aarch64_neon_fmaxp : AdvSIMD_2VectorArg_Intrinsic;
  306. // Folding Minimum
  307. def int_aarch64_neon_sminp : AdvSIMD_2VectorArg_Intrinsic;
  308. def int_aarch64_neon_uminp : AdvSIMD_2VectorArg_Intrinsic;
  309. def int_aarch64_neon_fminp : AdvSIMD_2VectorArg_Intrinsic;
  310. // Reciprocal Estimate/Step
  311. def int_aarch64_neon_frecps : AdvSIMD_2FloatArg_Intrinsic;
  312. def int_aarch64_neon_frsqrts : AdvSIMD_2FloatArg_Intrinsic;
  313. // Reciprocal Exponent
  314. def int_aarch64_neon_frecpx : AdvSIMD_1FloatArg_Intrinsic;
  315. // Vector Saturating Shift Left
  316. def int_aarch64_neon_sqshl : AdvSIMD_2IntArg_Intrinsic;
  317. def int_aarch64_neon_uqshl : AdvSIMD_2IntArg_Intrinsic;
  318. // Vector Rounding Shift Left
  319. def int_aarch64_neon_srshl : AdvSIMD_2IntArg_Intrinsic;
  320. def int_aarch64_neon_urshl : AdvSIMD_2IntArg_Intrinsic;
  321. // Vector Saturating Rounding Shift Left
  322. def int_aarch64_neon_sqrshl : AdvSIMD_2IntArg_Intrinsic;
  323. def int_aarch64_neon_uqrshl : AdvSIMD_2IntArg_Intrinsic;
  324. // Vector Signed->Unsigned Shift Left by Constant
  325. def int_aarch64_neon_sqshlu : AdvSIMD_2IntArg_Intrinsic;
  326. // Vector Signed->Unsigned Narrowing Saturating Shift Right by Constant
  327. def int_aarch64_neon_sqshrun : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  328. // Vector Signed->Unsigned Rounding Narrowing Saturating Shift Right by Const
  329. def int_aarch64_neon_sqrshrun : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  330. // Vector Narrowing Shift Right by Constant
  331. def int_aarch64_neon_sqshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  332. def int_aarch64_neon_uqshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  333. // Vector Rounding Narrowing Shift Right by Constant
  334. def int_aarch64_neon_rshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  335. // Vector Rounding Narrowing Saturating Shift Right by Constant
  336. def int_aarch64_neon_sqrshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  337. def int_aarch64_neon_uqrshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
  338. // Vector Shift Left
  339. def int_aarch64_neon_sshl : AdvSIMD_2IntArg_Intrinsic;
  340. def int_aarch64_neon_ushl : AdvSIMD_2IntArg_Intrinsic;
  341. // Vector Widening Shift Left by Constant
  342. def int_aarch64_neon_shll : AdvSIMD_2VectorArg_Scalar_Wide_BySize_Intrinsic;
  343. def int_aarch64_neon_sshll : AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic;
  344. def int_aarch64_neon_ushll : AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic;
  345. // Vector Shift Right by Constant and Insert
  346. def int_aarch64_neon_vsri : AdvSIMD_3VectorArg_Scalar_Intrinsic;
  347. // Vector Shift Left by Constant and Insert
  348. def int_aarch64_neon_vsli : AdvSIMD_3VectorArg_Scalar_Intrinsic;
  349. // Vector Saturating Narrow
  350. def int_aarch64_neon_scalar_sqxtn: AdvSIMD_1IntArg_Narrow_Intrinsic;
  351. def int_aarch64_neon_scalar_uqxtn : AdvSIMD_1IntArg_Narrow_Intrinsic;
  352. def int_aarch64_neon_sqxtn : AdvSIMD_1VectorArg_Narrow_Intrinsic;
  353. def int_aarch64_neon_uqxtn : AdvSIMD_1VectorArg_Narrow_Intrinsic;
  354. // Vector Saturating Extract and Unsigned Narrow
  355. def int_aarch64_neon_scalar_sqxtun : AdvSIMD_1IntArg_Narrow_Intrinsic;
  356. def int_aarch64_neon_sqxtun : AdvSIMD_1VectorArg_Narrow_Intrinsic;
  357. // Vector Absolute Value
  358. def int_aarch64_neon_abs : AdvSIMD_1Arg_Intrinsic;
  359. // Vector Saturating Absolute Value
  360. def int_aarch64_neon_sqabs : AdvSIMD_1IntArg_Intrinsic;
  361. // Vector Saturating Negation
  362. def int_aarch64_neon_sqneg : AdvSIMD_1IntArg_Intrinsic;
  363. // Vector Count Leading Sign Bits
  364. def int_aarch64_neon_cls : AdvSIMD_1VectorArg_Intrinsic;
  365. // Vector Reciprocal Estimate
  366. def int_aarch64_neon_urecpe : AdvSIMD_1VectorArg_Intrinsic;
  367. def int_aarch64_neon_frecpe : AdvSIMD_1FloatArg_Intrinsic;
  368. // Vector Square Root Estimate
  369. def int_aarch64_neon_ursqrte : AdvSIMD_1VectorArg_Intrinsic;
  370. def int_aarch64_neon_frsqrte : AdvSIMD_1FloatArg_Intrinsic;
  371. // Vector Conversions Between Half-Precision and Single-Precision.
  372. def int_aarch64_neon_vcvtfp2hf
  373. : DefaultAttrsIntrinsic<[llvm_v4i16_ty], [llvm_v4f32_ty], [IntrNoMem]>;
  374. def int_aarch64_neon_vcvthf2fp
  375. : DefaultAttrsIntrinsic<[llvm_v4f32_ty], [llvm_v4i16_ty], [IntrNoMem]>;
  376. // Vector Conversions Between Floating-point and Fixed-point.
  377. def int_aarch64_neon_vcvtfp2fxs : AdvSIMD_CvtFPToFx_Intrinsic;
  378. def int_aarch64_neon_vcvtfp2fxu : AdvSIMD_CvtFPToFx_Intrinsic;
  379. def int_aarch64_neon_vcvtfxs2fp : AdvSIMD_CvtFxToFP_Intrinsic;
  380. def int_aarch64_neon_vcvtfxu2fp : AdvSIMD_CvtFxToFP_Intrinsic;
  381. // Vector FP->Int Conversions
  382. def int_aarch64_neon_fcvtas : AdvSIMD_FPToIntRounding_Intrinsic;
  383. def int_aarch64_neon_fcvtau : AdvSIMD_FPToIntRounding_Intrinsic;
  384. def int_aarch64_neon_fcvtms : AdvSIMD_FPToIntRounding_Intrinsic;
  385. def int_aarch64_neon_fcvtmu : AdvSIMD_FPToIntRounding_Intrinsic;
  386. def int_aarch64_neon_fcvtns : AdvSIMD_FPToIntRounding_Intrinsic;
  387. def int_aarch64_neon_fcvtnu : AdvSIMD_FPToIntRounding_Intrinsic;
  388. def int_aarch64_neon_fcvtps : AdvSIMD_FPToIntRounding_Intrinsic;
  389. def int_aarch64_neon_fcvtpu : AdvSIMD_FPToIntRounding_Intrinsic;
  390. def int_aarch64_neon_fcvtzs : AdvSIMD_FPToIntRounding_Intrinsic;
  391. def int_aarch64_neon_fcvtzu : AdvSIMD_FPToIntRounding_Intrinsic;
  392. // v8.5-A Vector FP Rounding
  393. def int_aarch64_neon_frint32x : AdvSIMD_1FloatArg_Intrinsic;
  394. def int_aarch64_neon_frint32z : AdvSIMD_1FloatArg_Intrinsic;
  395. def int_aarch64_neon_frint64x : AdvSIMD_1FloatArg_Intrinsic;
  396. def int_aarch64_neon_frint64z : AdvSIMD_1FloatArg_Intrinsic;
  397. // Scalar FP->Int conversions
  398. // Vector FP Inexact Narrowing
  399. def int_aarch64_neon_fcvtxn : AdvSIMD_1VectorArg_Expand_Intrinsic;
  400. // Scalar FP Inexact Narrowing
  401. def int_aarch64_sisd_fcvtxn : DefaultAttrsIntrinsic<[llvm_float_ty], [llvm_double_ty],
  402. [IntrNoMem]>;
  403. // v8.2-A Dot Product
  404. def int_aarch64_neon_udot : AdvSIMD_Dot_Intrinsic;
  405. def int_aarch64_neon_sdot : AdvSIMD_Dot_Intrinsic;
  406. // v8.6-A Matrix Multiply Intrinsics
  407. def int_aarch64_neon_ummla : AdvSIMD_MatMul_Intrinsic;
  408. def int_aarch64_neon_smmla : AdvSIMD_MatMul_Intrinsic;
  409. def int_aarch64_neon_usmmla : AdvSIMD_MatMul_Intrinsic;
  410. def int_aarch64_neon_usdot : AdvSIMD_Dot_Intrinsic;
  411. def int_aarch64_neon_bfdot : AdvSIMD_Dot_Intrinsic;
  412. def int_aarch64_neon_bfmmla
  413. : DefaultAttrsIntrinsic<[llvm_v4f32_ty],
  414. [llvm_v4f32_ty, llvm_v8bf16_ty, llvm_v8bf16_ty],
  415. [IntrNoMem]>;
  416. def int_aarch64_neon_bfmlalb : AdvSIMD_BF16FML_Intrinsic;
  417. def int_aarch64_neon_bfmlalt : AdvSIMD_BF16FML_Intrinsic;
  418. // v8.6-A Bfloat Intrinsics
  419. def int_aarch64_neon_bfcvt
  420. : DefaultAttrsIntrinsic<[llvm_bfloat_ty], [llvm_float_ty], [IntrNoMem]>;
  421. def int_aarch64_neon_bfcvtn
  422. : DefaultAttrsIntrinsic<[llvm_v8bf16_ty], [llvm_v4f32_ty], [IntrNoMem]>;
  423. def int_aarch64_neon_bfcvtn2
  424. : DefaultAttrsIntrinsic<[llvm_v8bf16_ty],
  425. [llvm_v8bf16_ty, llvm_v4f32_ty],
  426. [IntrNoMem]>;
  427. // v8.2-A FP16 Fused Multiply-Add Long
  428. def int_aarch64_neon_fmlal : AdvSIMD_FP16FML_Intrinsic;
  429. def int_aarch64_neon_fmlsl : AdvSIMD_FP16FML_Intrinsic;
  430. def int_aarch64_neon_fmlal2 : AdvSIMD_FP16FML_Intrinsic;
  431. def int_aarch64_neon_fmlsl2 : AdvSIMD_FP16FML_Intrinsic;
  432. // v8.3-A Floating-point complex add
  433. def int_aarch64_neon_vcadd_rot90 : AdvSIMD_2VectorArg_Intrinsic;
  434. def int_aarch64_neon_vcadd_rot270 : AdvSIMD_2VectorArg_Intrinsic;
  435. def int_aarch64_neon_vcmla_rot0 : AdvSIMD_3VectorArg_Intrinsic;
  436. def int_aarch64_neon_vcmla_rot90 : AdvSIMD_3VectorArg_Intrinsic;
  437. def int_aarch64_neon_vcmla_rot180 : AdvSIMD_3VectorArg_Intrinsic;
  438. def int_aarch64_neon_vcmla_rot270 : AdvSIMD_3VectorArg_Intrinsic;
  439. }
  440. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  441. class AdvSIMD_2Vector2Index_Intrinsic
  442. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  443. [llvm_anyvector_ty, llvm_i64_ty, LLVMMatchType<0>, llvm_i64_ty],
  444. [IntrNoMem]>;
  445. }
  446. // Vector element to element moves
  447. def int_aarch64_neon_vcopy_lane: AdvSIMD_2Vector2Index_Intrinsic;
  448. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  449. class AdvSIMD_1Vec_Load_Intrinsic
  450. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [LLVMAnyPointerType<LLVMMatchType<0>>],
  451. [IntrReadMem, IntrArgMemOnly]>;
  452. class AdvSIMD_1Vec_Store_Lane_Intrinsic
  453. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, llvm_i64_ty, llvm_anyptr_ty],
  454. [IntrArgMemOnly, NoCapture<ArgIndex<2>>]>;
  455. class AdvSIMD_2Vec_Load_Intrinsic
  456. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, llvm_anyvector_ty],
  457. [LLVMAnyPointerType<LLVMMatchType<0>>],
  458. [IntrReadMem, IntrArgMemOnly]>;
  459. class AdvSIMD_2Vec_Load_Lane_Intrinsic
  460. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, LLVMMatchType<0>],
  461. [LLVMMatchType<0>, llvm_anyvector_ty,
  462. llvm_i64_ty, llvm_anyptr_ty],
  463. [IntrReadMem, IntrArgMemOnly]>;
  464. class AdvSIMD_2Vec_Store_Intrinsic
  465. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
  466. LLVMAnyPointerType<LLVMMatchType<0>>],
  467. [IntrArgMemOnly, NoCapture<ArgIndex<2>>]>;
  468. class AdvSIMD_2Vec_Store_Lane_Intrinsic
  469. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
  470. llvm_i64_ty, llvm_anyptr_ty],
  471. [IntrArgMemOnly, NoCapture<ArgIndex<3>>]>;
  472. class AdvSIMD_3Vec_Load_Intrinsic
  473. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, LLVMMatchType<0>, llvm_anyvector_ty],
  474. [LLVMAnyPointerType<LLVMMatchType<0>>],
  475. [IntrReadMem, IntrArgMemOnly]>;
  476. class AdvSIMD_3Vec_Load_Lane_Intrinsic
  477. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
  478. [LLVMMatchType<0>, LLVMMatchType<0>, llvm_anyvector_ty,
  479. llvm_i64_ty, llvm_anyptr_ty],
  480. [IntrReadMem, IntrArgMemOnly]>;
  481. class AdvSIMD_3Vec_Store_Intrinsic
  482. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
  483. LLVMMatchType<0>, LLVMAnyPointerType<LLVMMatchType<0>>],
  484. [IntrArgMemOnly, NoCapture<ArgIndex<3>>]>;
  485. class AdvSIMD_3Vec_Store_Lane_Intrinsic
  486. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty,
  487. LLVMMatchType<0>, LLVMMatchType<0>,
  488. llvm_i64_ty, llvm_anyptr_ty],
  489. [IntrArgMemOnly, NoCapture<ArgIndex<4>>]>;
  490. class AdvSIMD_4Vec_Load_Intrinsic
  491. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, LLVMMatchType<0>,
  492. LLVMMatchType<0>, llvm_anyvector_ty],
  493. [LLVMAnyPointerType<LLVMMatchType<0>>],
  494. [IntrReadMem, IntrArgMemOnly]>;
  495. class AdvSIMD_4Vec_Load_Lane_Intrinsic
  496. : DefaultAttrsIntrinsic<[LLVMMatchType<0>, LLVMMatchType<0>,
  497. LLVMMatchType<0>, LLVMMatchType<0>],
  498. [LLVMMatchType<0>, LLVMMatchType<0>,
  499. LLVMMatchType<0>, llvm_anyvector_ty,
  500. llvm_i64_ty, llvm_anyptr_ty],
  501. [IntrReadMem, IntrArgMemOnly]>;
  502. class AdvSIMD_4Vec_Store_Intrinsic
  503. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
  504. LLVMMatchType<0>, LLVMMatchType<0>,
  505. LLVMAnyPointerType<LLVMMatchType<0>>],
  506. [IntrArgMemOnly, NoCapture<ArgIndex<4>>]>;
  507. class AdvSIMD_4Vec_Store_Lane_Intrinsic
  508. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
  509. LLVMMatchType<0>, LLVMMatchType<0>,
  510. llvm_i64_ty, llvm_anyptr_ty],
  511. [IntrArgMemOnly, NoCapture<ArgIndex<5>>]>;
  512. }
  513. // Memory ops
  514. def int_aarch64_neon_ld1x2 : AdvSIMD_2Vec_Load_Intrinsic;
  515. def int_aarch64_neon_ld1x3 : AdvSIMD_3Vec_Load_Intrinsic;
  516. def int_aarch64_neon_ld1x4 : AdvSIMD_4Vec_Load_Intrinsic;
  517. def int_aarch64_neon_st1x2 : AdvSIMD_2Vec_Store_Intrinsic;
  518. def int_aarch64_neon_st1x3 : AdvSIMD_3Vec_Store_Intrinsic;
  519. def int_aarch64_neon_st1x4 : AdvSIMD_4Vec_Store_Intrinsic;
  520. def int_aarch64_neon_ld2 : AdvSIMD_2Vec_Load_Intrinsic;
  521. def int_aarch64_neon_ld3 : AdvSIMD_3Vec_Load_Intrinsic;
  522. def int_aarch64_neon_ld4 : AdvSIMD_4Vec_Load_Intrinsic;
  523. def int_aarch64_neon_ld2lane : AdvSIMD_2Vec_Load_Lane_Intrinsic;
  524. def int_aarch64_neon_ld3lane : AdvSIMD_3Vec_Load_Lane_Intrinsic;
  525. def int_aarch64_neon_ld4lane : AdvSIMD_4Vec_Load_Lane_Intrinsic;
  526. def int_aarch64_neon_ld2r : AdvSIMD_2Vec_Load_Intrinsic;
  527. def int_aarch64_neon_ld3r : AdvSIMD_3Vec_Load_Intrinsic;
  528. def int_aarch64_neon_ld4r : AdvSIMD_4Vec_Load_Intrinsic;
  529. def int_aarch64_neon_st2 : AdvSIMD_2Vec_Store_Intrinsic;
  530. def int_aarch64_neon_st3 : AdvSIMD_3Vec_Store_Intrinsic;
  531. def int_aarch64_neon_st4 : AdvSIMD_4Vec_Store_Intrinsic;
  532. def int_aarch64_neon_st2lane : AdvSIMD_2Vec_Store_Lane_Intrinsic;
  533. def int_aarch64_neon_st3lane : AdvSIMD_3Vec_Store_Lane_Intrinsic;
  534. def int_aarch64_neon_st4lane : AdvSIMD_4Vec_Store_Lane_Intrinsic;
  535. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  536. class AdvSIMD_Tbl1_Intrinsic
  537. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [llvm_v16i8_ty, LLVMMatchType<0>],
  538. [IntrNoMem]>;
  539. class AdvSIMD_Tbl2_Intrinsic
  540. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  541. [llvm_v16i8_ty, llvm_v16i8_ty, LLVMMatchType<0>], [IntrNoMem]>;
  542. class AdvSIMD_Tbl3_Intrinsic
  543. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  544. [llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty,
  545. LLVMMatchType<0>],
  546. [IntrNoMem]>;
  547. class AdvSIMD_Tbl4_Intrinsic
  548. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  549. [llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty,
  550. LLVMMatchType<0>],
  551. [IntrNoMem]>;
  552. class AdvSIMD_Tbx1_Intrinsic
  553. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  554. [LLVMMatchType<0>, llvm_v16i8_ty, LLVMMatchType<0>],
  555. [IntrNoMem]>;
  556. class AdvSIMD_Tbx2_Intrinsic
  557. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  558. [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
  559. LLVMMatchType<0>],
  560. [IntrNoMem]>;
  561. class AdvSIMD_Tbx3_Intrinsic
  562. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  563. [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
  564. llvm_v16i8_ty, LLVMMatchType<0>],
  565. [IntrNoMem]>;
  566. class AdvSIMD_Tbx4_Intrinsic
  567. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  568. [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
  569. llvm_v16i8_ty, llvm_v16i8_ty, LLVMMatchType<0>],
  570. [IntrNoMem]>;
  571. }
  572. def int_aarch64_neon_tbl1 : AdvSIMD_Tbl1_Intrinsic;
  573. def int_aarch64_neon_tbl2 : AdvSIMD_Tbl2_Intrinsic;
  574. def int_aarch64_neon_tbl3 : AdvSIMD_Tbl3_Intrinsic;
  575. def int_aarch64_neon_tbl4 : AdvSIMD_Tbl4_Intrinsic;
  576. def int_aarch64_neon_tbx1 : AdvSIMD_Tbx1_Intrinsic;
  577. def int_aarch64_neon_tbx2 : AdvSIMD_Tbx2_Intrinsic;
  578. def int_aarch64_neon_tbx3 : AdvSIMD_Tbx3_Intrinsic;
  579. def int_aarch64_neon_tbx4 : AdvSIMD_Tbx4_Intrinsic;
  580. let TargetPrefix = "aarch64" in {
  581. class FPCR_Get_Intrinsic
  582. : DefaultAttrsIntrinsic<[llvm_i64_ty], [], [IntrNoMem, IntrHasSideEffects]>;
  583. class FPCR_Set_Intrinsic
  584. : DefaultAttrsIntrinsic<[], [llvm_i64_ty], [IntrNoMem, IntrHasSideEffects]>;
  585. class RNDR_Intrinsic
  586. : DefaultAttrsIntrinsic<[llvm_i64_ty, llvm_i1_ty], [], [IntrNoMem, IntrHasSideEffects]>;
  587. }
  588. // FPCR
  589. def int_aarch64_get_fpcr : FPCR_Get_Intrinsic;
  590. def int_aarch64_set_fpcr : FPCR_Set_Intrinsic;
  591. // Armv8.5-A Random number generation intrinsics
  592. def int_aarch64_rndr : RNDR_Intrinsic;
  593. def int_aarch64_rndrrs : RNDR_Intrinsic;
  594. let TargetPrefix = "aarch64" in {
  595. class Crypto_AES_DataKey_Intrinsic
  596. : DefaultAttrsIntrinsic<[llvm_v16i8_ty], [llvm_v16i8_ty, llvm_v16i8_ty], [IntrNoMem]>;
  597. class Crypto_AES_Data_Intrinsic
  598. : DefaultAttrsIntrinsic<[llvm_v16i8_ty], [llvm_v16i8_ty], [IntrNoMem]>;
  599. // SHA intrinsic taking 5 words of the hash (v4i32, i32) and 4 of the schedule
  600. // (v4i32).
  601. class Crypto_SHA_5Hash4Schedule_Intrinsic
  602. : DefaultAttrsIntrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_i32_ty, llvm_v4i32_ty],
  603. [IntrNoMem]>;
  604. // SHA intrinsic taking 5 words of the hash (v4i32, i32) and 4 of the schedule
  605. // (v4i32).
  606. class Crypto_SHA_1Hash_Intrinsic
  607. : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty], [IntrNoMem]>;
  608. // SHA intrinsic taking 8 words of the schedule
  609. class Crypto_SHA_8Schedule_Intrinsic
  610. : DefaultAttrsIntrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty], [IntrNoMem]>;
  611. // SHA intrinsic taking 12 words of the schedule
  612. class Crypto_SHA_12Schedule_Intrinsic
  613. : DefaultAttrsIntrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty],
  614. [IntrNoMem]>;
  615. // SHA intrinsic taking 8 words of the hash and 4 of the schedule.
  616. class Crypto_SHA_8Hash4Schedule_Intrinsic
  617. : DefaultAttrsIntrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty],
  618. [IntrNoMem]>;
  619. // SHA512 intrinsic taking 2 arguments
  620. class Crypto_SHA512_2Arg_Intrinsic
  621. : DefaultAttrsIntrinsic<[llvm_v2i64_ty], [llvm_v2i64_ty, llvm_v2i64_ty], [IntrNoMem]>;
  622. // SHA512 intrinsic taking 3 Arguments
  623. class Crypto_SHA512_3Arg_Intrinsic
  624. : DefaultAttrsIntrinsic<[llvm_v2i64_ty], [llvm_v2i64_ty, llvm_v2i64_ty, llvm_v2i64_ty],
  625. [IntrNoMem]>;
  626. // SHA3 Intrinsics taking 3 arguments
  627. class Crypto_SHA3_3Arg_Intrinsic
  628. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  629. [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
  630. [IntrNoMem]>;
  631. // SHA3 Intrinsic taking 2 arguments
  632. class Crypto_SHA3_2Arg_Intrinsic
  633. : DefaultAttrsIntrinsic<[llvm_v2i64_ty], [llvm_v2i64_ty, llvm_v2i64_ty],
  634. [IntrNoMem]>;
  635. // SHA3 Intrinsic taking 3 Arguments 1 immediate
  636. class Crypto_SHA3_2ArgImm_Intrinsic
  637. : DefaultAttrsIntrinsic<[llvm_v2i64_ty], [llvm_v2i64_ty, llvm_v2i64_ty, llvm_i64_ty],
  638. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  639. class Crypto_SM3_3Vector_Intrinsic
  640. : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty],
  641. [IntrNoMem]>;
  642. class Crypto_SM3_3VectorIndexed_Intrinsic
  643. : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty, llvm_i64_ty],
  644. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  645. class Crypto_SM4_2Vector_Intrinsic
  646. : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty], [IntrNoMem]>;
  647. }
  648. // AES
  649. def int_aarch64_crypto_aese : Crypto_AES_DataKey_Intrinsic;
  650. def int_aarch64_crypto_aesd : Crypto_AES_DataKey_Intrinsic;
  651. def int_aarch64_crypto_aesmc : Crypto_AES_Data_Intrinsic;
  652. def int_aarch64_crypto_aesimc : Crypto_AES_Data_Intrinsic;
  653. // SHA1
  654. def int_aarch64_crypto_sha1c : Crypto_SHA_5Hash4Schedule_Intrinsic;
  655. def int_aarch64_crypto_sha1p : Crypto_SHA_5Hash4Schedule_Intrinsic;
  656. def int_aarch64_crypto_sha1m : Crypto_SHA_5Hash4Schedule_Intrinsic;
  657. def int_aarch64_crypto_sha1h : Crypto_SHA_1Hash_Intrinsic;
  658. def int_aarch64_crypto_sha1su0 : Crypto_SHA_12Schedule_Intrinsic;
  659. def int_aarch64_crypto_sha1su1 : Crypto_SHA_8Schedule_Intrinsic;
  660. // SHA256
  661. def int_aarch64_crypto_sha256h : Crypto_SHA_8Hash4Schedule_Intrinsic;
  662. def int_aarch64_crypto_sha256h2 : Crypto_SHA_8Hash4Schedule_Intrinsic;
  663. def int_aarch64_crypto_sha256su0 : Crypto_SHA_8Schedule_Intrinsic;
  664. def int_aarch64_crypto_sha256su1 : Crypto_SHA_12Schedule_Intrinsic;
  665. //SHA3
  666. def int_aarch64_crypto_eor3s : Crypto_SHA3_3Arg_Intrinsic;
  667. def int_aarch64_crypto_eor3u : Crypto_SHA3_3Arg_Intrinsic;
  668. def int_aarch64_crypto_bcaxs : Crypto_SHA3_3Arg_Intrinsic;
  669. def int_aarch64_crypto_bcaxu : Crypto_SHA3_3Arg_Intrinsic;
  670. def int_aarch64_crypto_rax1 : Crypto_SHA3_2Arg_Intrinsic;
  671. def int_aarch64_crypto_xar : Crypto_SHA3_2ArgImm_Intrinsic;
  672. // SHA512
  673. def int_aarch64_crypto_sha512h : Crypto_SHA512_3Arg_Intrinsic;
  674. def int_aarch64_crypto_sha512h2 : Crypto_SHA512_3Arg_Intrinsic;
  675. def int_aarch64_crypto_sha512su0 : Crypto_SHA512_2Arg_Intrinsic;
  676. def int_aarch64_crypto_sha512su1 : Crypto_SHA512_3Arg_Intrinsic;
  677. //SM3 & SM4
  678. def int_aarch64_crypto_sm3partw1 : Crypto_SM3_3Vector_Intrinsic;
  679. def int_aarch64_crypto_sm3partw2 : Crypto_SM3_3Vector_Intrinsic;
  680. def int_aarch64_crypto_sm3ss1 : Crypto_SM3_3Vector_Intrinsic;
  681. def int_aarch64_crypto_sm3tt1a : Crypto_SM3_3VectorIndexed_Intrinsic;
  682. def int_aarch64_crypto_sm3tt1b : Crypto_SM3_3VectorIndexed_Intrinsic;
  683. def int_aarch64_crypto_sm3tt2a : Crypto_SM3_3VectorIndexed_Intrinsic;
  684. def int_aarch64_crypto_sm3tt2b : Crypto_SM3_3VectorIndexed_Intrinsic;
  685. def int_aarch64_crypto_sm4e : Crypto_SM4_2Vector_Intrinsic;
  686. def int_aarch64_crypto_sm4ekey : Crypto_SM4_2Vector_Intrinsic;
  687. //===----------------------------------------------------------------------===//
  688. // CRC32
  689. let TargetPrefix = "aarch64" in {
  690. def int_aarch64_crc32b : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  691. [IntrNoMem]>;
  692. def int_aarch64_crc32cb : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  693. [IntrNoMem]>;
  694. def int_aarch64_crc32h : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  695. [IntrNoMem]>;
  696. def int_aarch64_crc32ch : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  697. [IntrNoMem]>;
  698. def int_aarch64_crc32w : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  699. [IntrNoMem]>;
  700. def int_aarch64_crc32cw : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
  701. [IntrNoMem]>;
  702. def int_aarch64_crc32x : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i64_ty],
  703. [IntrNoMem]>;
  704. def int_aarch64_crc32cx : DefaultAttrsIntrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i64_ty],
  705. [IntrNoMem]>;
  706. }
  707. //===----------------------------------------------------------------------===//
  708. // Memory Tagging Extensions (MTE) Intrinsics
  709. let TargetPrefix = "aarch64" in {
  710. def int_aarch64_irg : DefaultAttrsIntrinsic<[llvm_ptr_ty], [llvm_ptr_ty, llvm_i64_ty],
  711. [IntrNoMem, IntrHasSideEffects]>;
  712. def int_aarch64_addg : DefaultAttrsIntrinsic<[llvm_ptr_ty], [llvm_ptr_ty, llvm_i64_ty],
  713. [IntrNoMem]>;
  714. def int_aarch64_gmi : DefaultAttrsIntrinsic<[llvm_i64_ty], [llvm_ptr_ty, llvm_i64_ty],
  715. [IntrNoMem]>;
  716. def int_aarch64_ldg : DefaultAttrsIntrinsic<[llvm_ptr_ty], [llvm_ptr_ty, llvm_ptr_ty],
  717. [IntrReadMem]>;
  718. def int_aarch64_stg : DefaultAttrsIntrinsic<[], [llvm_ptr_ty, llvm_ptr_ty],
  719. [IntrWriteMem]>;
  720. def int_aarch64_subp : DefaultAttrsIntrinsic<[llvm_i64_ty], [llvm_ptr_ty, llvm_ptr_ty],
  721. [IntrNoMem]>;
  722. // The following are codegen-only intrinsics for stack instrumentation.
  723. // Generate a randomly tagged stack base pointer.
  724. def int_aarch64_irg_sp : DefaultAttrsIntrinsic<[llvm_ptr_ty], [llvm_i64_ty],
  725. [IntrNoMem, IntrHasSideEffects]>;
  726. // Transfer pointer tag with offset.
  727. // ptr1 = tagp(ptr0, baseptr, tag_offset) returns a pointer where
  728. // * address is the address in ptr0
  729. // * tag is a function of (tag in baseptr, tag_offset).
  730. // ** Beware, this is not the same function as implemented by the ADDG instruction!
  731. // Backend optimizations may change tag_offset; the only guarantee is that calls
  732. // to tagp with the same pair of (baseptr, tag_offset) will produce pointers
  733. // with the same tag value, assuming the set of excluded tags has not changed.
  734. // Address bits in baseptr and tag bits in ptr0 are ignored.
  735. // When offset between ptr0 and baseptr is a compile time constant, this can be emitted as
  736. // ADDG ptr1, baseptr, (ptr0 - baseptr), tag_offset
  737. // It is intended that ptr0 is an alloca address, and baseptr is the direct output of llvm.aarch64.irg.sp.
  738. def int_aarch64_tagp : DefaultAttrsIntrinsic<[llvm_anyptr_ty], [LLVMMatchType<0>, llvm_ptr_ty, llvm_i64_ty],
  739. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  740. // Update allocation tags for the memory range to match the tag in the pointer argument.
  741. def int_aarch64_settag : DefaultAttrsIntrinsic<[], [llvm_ptr_ty, llvm_i64_ty],
  742. [IntrWriteMem, IntrArgMemOnly, NoCapture<ArgIndex<0>>, WriteOnly<ArgIndex<0>>]>;
  743. // Update allocation tags for the memory range to match the tag in the pointer argument,
  744. // and set memory contents to zero.
  745. def int_aarch64_settag_zero : DefaultAttrsIntrinsic<[], [llvm_ptr_ty, llvm_i64_ty],
  746. [IntrWriteMem, IntrArgMemOnly, NoCapture<ArgIndex<0>>, WriteOnly<ArgIndex<0>>]>;
  747. // Update allocation tags for 16-aligned, 16-sized memory region, and store a pair 8-byte values.
  748. def int_aarch64_stgp : DefaultAttrsIntrinsic<[], [llvm_ptr_ty, llvm_i64_ty, llvm_i64_ty],
  749. [IntrWriteMem, IntrArgMemOnly, NoCapture<ArgIndex<0>>, WriteOnly<ArgIndex<0>>]>;
  750. }
  751. //===----------------------------------------------------------------------===//
  752. // Memory Operations (MOPS) Intrinsics
  753. let TargetPrefix = "aarch64" in {
  754. // Sizes are chosen to correspond to the llvm.memset intrinsic: ptr, i8, i64
  755. def int_aarch64_mops_memset_tag : DefaultAttrsIntrinsic<[llvm_ptr_ty], [llvm_ptr_ty, llvm_i8_ty, llvm_i64_ty],
  756. [IntrWriteMem, IntrArgMemOnly, NoCapture<ArgIndex<0>>, WriteOnly<ArgIndex<0>>]>;
  757. }
  758. // Transactional Memory Extension (TME) Intrinsics
  759. let TargetPrefix = "aarch64" in {
  760. def int_aarch64_tstart : GCCBuiltin<"__builtin_arm_tstart">,
  761. Intrinsic<[llvm_i64_ty], [], [IntrWillReturn]>;
  762. def int_aarch64_tcommit : GCCBuiltin<"__builtin_arm_tcommit">, Intrinsic<[], [], [IntrWillReturn]>;
  763. def int_aarch64_tcancel : GCCBuiltin<"__builtin_arm_tcancel">,
  764. Intrinsic<[], [llvm_i64_ty], [IntrWillReturn, ImmArg<ArgIndex<0>>]>;
  765. def int_aarch64_ttest : GCCBuiltin<"__builtin_arm_ttest">,
  766. Intrinsic<[llvm_i64_ty], [],
  767. [IntrNoMem, IntrHasSideEffects, IntrWillReturn]>;
  768. // Armv8.7-A load/store 64-byte intrinsics
  769. defvar data512 = !listsplat(llvm_i64_ty, 8);
  770. def int_aarch64_ld64b: Intrinsic<data512, [llvm_ptr_ty]>;
  771. def int_aarch64_st64b: Intrinsic<[], !listconcat([llvm_ptr_ty], data512)>;
  772. def int_aarch64_st64bv: Intrinsic<[llvm_i64_ty], !listconcat([llvm_ptr_ty], data512)>;
  773. def int_aarch64_st64bv0: Intrinsic<[llvm_i64_ty], !listconcat([llvm_ptr_ty], data512)>;
  774. }
  775. def llvm_nxv2i1_ty : LLVMType<nxv2i1>;
  776. def llvm_nxv4i1_ty : LLVMType<nxv4i1>;
  777. def llvm_nxv8i1_ty : LLVMType<nxv8i1>;
  778. def llvm_nxv16i1_ty : LLVMType<nxv16i1>;
  779. def llvm_nxv16i8_ty : LLVMType<nxv16i8>;
  780. def llvm_nxv4i32_ty : LLVMType<nxv4i32>;
  781. def llvm_nxv2i64_ty : LLVMType<nxv2i64>;
  782. def llvm_nxv8f16_ty : LLVMType<nxv8f16>;
  783. def llvm_nxv8bf16_ty : LLVMType<nxv8bf16>;
  784. def llvm_nxv4f32_ty : LLVMType<nxv4f32>;
  785. def llvm_nxv2f64_ty : LLVMType<nxv2f64>;
  786. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  787. class AdvSIMD_SVE_Create_2Vector_Tuple
  788. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  789. [llvm_anyvector_ty, LLVMMatchType<1>],
  790. [IntrReadMem]>;
  791. class AdvSIMD_SVE_Create_3Vector_Tuple
  792. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  793. [llvm_anyvector_ty, LLVMMatchType<1>, LLVMMatchType<1>],
  794. [IntrReadMem]>;
  795. class AdvSIMD_SVE_Create_4Vector_Tuple
  796. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  797. [llvm_anyvector_ty, LLVMMatchType<1>, LLVMMatchType<1>,
  798. LLVMMatchType<1>],
  799. [IntrReadMem]>;
  800. class AdvSIMD_SVE_Set_Vector_Tuple
  801. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  802. [LLVMMatchType<0>, llvm_i32_ty, llvm_anyvector_ty],
  803. [IntrReadMem, ImmArg<ArgIndex<1>>]>;
  804. class AdvSIMD_SVE_Get_Vector_Tuple
  805. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty, llvm_i32_ty],
  806. [IntrReadMem, IntrArgMemOnly, ImmArg<ArgIndex<1>>]>;
  807. class AdvSIMD_ManyVec_PredLoad_Intrinsic
  808. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty, LLVMPointerToElt<0>],
  809. [IntrReadMem, IntrArgMemOnly]>;
  810. class AdvSIMD_1Vec_PredLoad_Intrinsic
  811. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  812. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  813. LLVMPointerToElt<0>],
  814. [IntrReadMem, IntrArgMemOnly]>;
  815. class AdvSIMD_2Vec_PredLoad_Intrinsic
  816. : DefaultAttrsIntrinsic<[llvm_anyvector_ty, LLVMMatchType<0>],
  817. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  818. LLVMPointerToElt<0>],
  819. [IntrReadMem, IntrArgMemOnly]>;
  820. class AdvSIMD_3Vec_PredLoad_Intrinsic
  821. : DefaultAttrsIntrinsic<[llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>],
  822. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  823. LLVMPointerToElt<0>],
  824. [IntrReadMem, IntrArgMemOnly]>;
  825. class AdvSIMD_4Vec_PredLoad_Intrinsic
  826. : DefaultAttrsIntrinsic<[llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>,
  827. LLVMMatchType<0>],
  828. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  829. LLVMPointerToElt<0>],
  830. [IntrReadMem, IntrArgMemOnly]>;
  831. class AdvSIMD_1Vec_PredLoad_WriteFFR_Intrinsic
  832. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  833. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  834. LLVMPointerToElt<0>],
  835. [IntrInaccessibleMemOrArgMemOnly]>;
  836. class AdvSIMD_1Vec_PredStore_Intrinsic
  837. : DefaultAttrsIntrinsic<[],
  838. [llvm_anyvector_ty,
  839. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  840. LLVMPointerToElt<0>],
  841. [IntrArgMemOnly, NoCapture<ArgIndex<2>>]>;
  842. class AdvSIMD_2Vec_PredStore_Intrinsic
  843. : DefaultAttrsIntrinsic<[],
  844. [llvm_anyvector_ty, LLVMMatchType<0>,
  845. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>, LLVMPointerToElt<0>],
  846. [IntrArgMemOnly, NoCapture<ArgIndex<3>>]>;
  847. class AdvSIMD_3Vec_PredStore_Intrinsic
  848. : DefaultAttrsIntrinsic<[],
  849. [llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>,
  850. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>, LLVMPointerToElt<0>],
  851. [IntrArgMemOnly, NoCapture<ArgIndex<4>>]>;
  852. class AdvSIMD_4Vec_PredStore_Intrinsic
  853. : DefaultAttrsIntrinsic<[],
  854. [llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>,
  855. LLVMMatchType<0>,
  856. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>, LLVMPointerToElt<0>],
  857. [IntrArgMemOnly, NoCapture<ArgIndex<5>>]>;
  858. class AdvSIMD_SVE_Index_Intrinsic
  859. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  860. [LLVMVectorElementType<0>,
  861. LLVMVectorElementType<0>],
  862. [IntrNoMem]>;
  863. class AdvSIMD_Merged1VectorArg_Intrinsic
  864. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  865. [LLVMMatchType<0>,
  866. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  867. LLVMMatchType<0>],
  868. [IntrNoMem]>;
  869. class AdvSIMD_2VectorArgIndexed_Intrinsic
  870. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  871. [LLVMMatchType<0>,
  872. LLVMMatchType<0>,
  873. llvm_i32_ty],
  874. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  875. class AdvSIMD_3VectorArgIndexed_Intrinsic
  876. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  877. [LLVMMatchType<0>,
  878. LLVMMatchType<0>,
  879. LLVMMatchType<0>,
  880. llvm_i32_ty],
  881. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  882. class AdvSIMD_Pred1VectorArg_Intrinsic
  883. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  884. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  885. LLVMMatchType<0>],
  886. [IntrNoMem]>;
  887. class AdvSIMD_Pred2VectorArg_Intrinsic
  888. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  889. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  890. LLVMMatchType<0>,
  891. LLVMMatchType<0>],
  892. [IntrNoMem]>;
  893. class AdvSIMD_Pred3VectorArg_Intrinsic
  894. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  895. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  896. LLVMMatchType<0>,
  897. LLVMMatchType<0>,
  898. LLVMMatchType<0>],
  899. [IntrNoMem]>;
  900. class AdvSIMD_SVE_Compare_Intrinsic
  901. : DefaultAttrsIntrinsic<[LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>],
  902. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  903. llvm_anyvector_ty,
  904. LLVMMatchType<0>],
  905. [IntrNoMem]>;
  906. class AdvSIMD_SVE_CompareWide_Intrinsic
  907. : DefaultAttrsIntrinsic<[LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>],
  908. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  909. llvm_anyvector_ty,
  910. llvm_nxv2i64_ty],
  911. [IntrNoMem]>;
  912. class AdvSIMD_SVE_Saturating_Intrinsic
  913. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  914. [LLVMMatchType<0>,
  915. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>],
  916. [IntrNoMem]>;
  917. class AdvSIMD_SVE_SaturatingWithPattern_Intrinsic
  918. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  919. [LLVMMatchType<0>,
  920. llvm_i32_ty,
  921. llvm_i32_ty],
  922. [IntrNoMem, ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>]>;
  923. class AdvSIMD_SVE_Saturating_N_Intrinsic<LLVMType T>
  924. : DefaultAttrsIntrinsic<[T],
  925. [T, llvm_anyvector_ty],
  926. [IntrNoMem]>;
  927. class AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<LLVMType T>
  928. : DefaultAttrsIntrinsic<[T],
  929. [T, llvm_i32_ty, llvm_i32_ty],
  930. [IntrNoMem, ImmArg<ArgIndex<1>>, ImmArg<ArgIndex<2>>]>;
  931. class AdvSIMD_SVE_CNT_Intrinsic
  932. : DefaultAttrsIntrinsic<[LLVMVectorOfBitcastsToInt<0>],
  933. [LLVMVectorOfBitcastsToInt<0>,
  934. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  935. llvm_anyvector_ty],
  936. [IntrNoMem]>;
  937. class AdvSIMD_SVE_ReduceWithInit_Intrinsic
  938. : DefaultAttrsIntrinsic<[LLVMVectorElementType<0>],
  939. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  940. LLVMVectorElementType<0>,
  941. llvm_anyvector_ty],
  942. [IntrNoMem]>;
  943. class AdvSIMD_SVE_ShiftByImm_Intrinsic
  944. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  945. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  946. LLVMMatchType<0>,
  947. llvm_i32_ty],
  948. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  949. class AdvSIMD_SVE_ShiftWide_Intrinsic
  950. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  951. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  952. LLVMMatchType<0>,
  953. llvm_nxv2i64_ty],
  954. [IntrNoMem]>;
  955. class AdvSIMD_SVE_Unpack_Intrinsic
  956. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  957. [LLVMSubdivide2VectorType<0>],
  958. [IntrNoMem]>;
  959. class AdvSIMD_SVE_CADD_Intrinsic
  960. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  961. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  962. LLVMMatchType<0>,
  963. LLVMMatchType<0>,
  964. llvm_i32_ty],
  965. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  966. class AdvSIMD_SVE_CMLA_Intrinsic
  967. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  968. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  969. LLVMMatchType<0>,
  970. LLVMMatchType<0>,
  971. LLVMMatchType<0>,
  972. llvm_i32_ty],
  973. [IntrNoMem, ImmArg<ArgIndex<4>>]>;
  974. class AdvSIMD_SVE_CMLA_LANE_Intrinsic
  975. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  976. [LLVMMatchType<0>,
  977. LLVMMatchType<0>,
  978. LLVMMatchType<0>,
  979. llvm_i32_ty,
  980. llvm_i32_ty],
  981. [IntrNoMem, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>]>;
  982. class AdvSIMD_SVE_DUP_Intrinsic
  983. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  984. [LLVMMatchType<0>,
  985. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  986. LLVMVectorElementType<0>],
  987. [IntrNoMem]>;
  988. class AdvSIMD_SVE_DUP_Unpred_Intrinsic
  989. : DefaultAttrsIntrinsic<[llvm_anyvector_ty], [LLVMVectorElementType<0>],
  990. [IntrNoMem]>;
  991. class AdvSIMD_SVE_DUPQ_Intrinsic
  992. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  993. [LLVMMatchType<0>,
  994. llvm_i64_ty],
  995. [IntrNoMem]>;
  996. class AdvSIMD_SVE_EXPA_Intrinsic
  997. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  998. [LLVMVectorOfBitcastsToInt<0>],
  999. [IntrNoMem]>;
  1000. class AdvSIMD_SVE_FCVT_Intrinsic
  1001. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1002. [LLVMMatchType<0>,
  1003. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1004. llvm_anyvector_ty],
  1005. [IntrNoMem]>;
  1006. class AdvSIMD_SVE_FCVTZS_Intrinsic
  1007. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1008. [LLVMVectorOfBitcastsToInt<0>,
  1009. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1010. llvm_anyvector_ty],
  1011. [IntrNoMem]>;
  1012. class AdvSIMD_SVE_INSR_Intrinsic
  1013. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1014. [LLVMMatchType<0>,
  1015. LLVMVectorElementType<0>],
  1016. [IntrNoMem]>;
  1017. class AdvSIMD_SVE_PTRUE_Intrinsic
  1018. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1019. [llvm_i32_ty],
  1020. [IntrNoMem, ImmArg<ArgIndex<0>>]>;
  1021. class AdvSIMD_SVE_PUNPKHI_Intrinsic
  1022. : DefaultAttrsIntrinsic<[LLVMHalfElementsVectorType<0>],
  1023. [llvm_anyvector_ty],
  1024. [IntrNoMem]>;
  1025. class AdvSIMD_SVE_SCALE_Intrinsic
  1026. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1027. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1028. LLVMMatchType<0>,
  1029. LLVMVectorOfBitcastsToInt<0>],
  1030. [IntrNoMem]>;
  1031. class AdvSIMD_SVE_SCVTF_Intrinsic
  1032. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1033. [LLVMMatchType<0>,
  1034. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1035. llvm_anyvector_ty],
  1036. [IntrNoMem]>;
  1037. class AdvSIMD_SVE_TSMUL_Intrinsic
  1038. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1039. [LLVMMatchType<0>,
  1040. LLVMVectorOfBitcastsToInt<0>],
  1041. [IntrNoMem]>;
  1042. class AdvSIMD_SVE_CNTB_Intrinsic
  1043. : DefaultAttrsIntrinsic<[llvm_i64_ty],
  1044. [llvm_i32_ty],
  1045. [IntrNoMem, ImmArg<ArgIndex<0>>]>;
  1046. class AdvSIMD_SVE_CNTP_Intrinsic
  1047. : DefaultAttrsIntrinsic<[llvm_i64_ty],
  1048. [llvm_anyvector_ty, LLVMMatchType<0>],
  1049. [IntrNoMem]>;
  1050. class AdvSIMD_SVE_DOT_Intrinsic
  1051. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1052. [LLVMMatchType<0>,
  1053. LLVMSubdivide4VectorType<0>,
  1054. LLVMSubdivide4VectorType<0>],
  1055. [IntrNoMem]>;
  1056. class AdvSIMD_SVE_DOT_Indexed_Intrinsic
  1057. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1058. [LLVMMatchType<0>,
  1059. LLVMSubdivide4VectorType<0>,
  1060. LLVMSubdivide4VectorType<0>,
  1061. llvm_i32_ty],
  1062. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  1063. class AdvSIMD_SVE_PTEST_Intrinsic
  1064. : DefaultAttrsIntrinsic<[llvm_i1_ty],
  1065. [llvm_anyvector_ty,
  1066. LLVMMatchType<0>],
  1067. [IntrNoMem]>;
  1068. class AdvSIMD_SVE_TBL_Intrinsic
  1069. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1070. [LLVMMatchType<0>,
  1071. LLVMVectorOfBitcastsToInt<0>],
  1072. [IntrNoMem]>;
  1073. class AdvSIMD_SVE2_TBX_Intrinsic
  1074. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1075. [LLVMMatchType<0>,
  1076. LLVMMatchType<0>,
  1077. LLVMVectorOfBitcastsToInt<0>],
  1078. [IntrNoMem]>;
  1079. class SVE2_1VectorArg_Long_Intrinsic
  1080. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1081. [LLVMSubdivide2VectorType<0>,
  1082. llvm_i32_ty],
  1083. [IntrNoMem, ImmArg<ArgIndex<1>>]>;
  1084. class SVE2_2VectorArg_Long_Intrinsic
  1085. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1086. [LLVMSubdivide2VectorType<0>,
  1087. LLVMSubdivide2VectorType<0>],
  1088. [IntrNoMem]>;
  1089. class SVE2_2VectorArgIndexed_Long_Intrinsic
  1090. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1091. [LLVMSubdivide2VectorType<0>,
  1092. LLVMSubdivide2VectorType<0>,
  1093. llvm_i32_ty],
  1094. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  1095. class SVE2_2VectorArg_Wide_Intrinsic
  1096. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1097. [LLVMMatchType<0>,
  1098. LLVMSubdivide2VectorType<0>],
  1099. [IntrNoMem]>;
  1100. class SVE2_2VectorArg_Pred_Long_Intrinsic
  1101. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1102. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1103. LLVMMatchType<0>,
  1104. LLVMSubdivide2VectorType<0>],
  1105. [IntrNoMem]>;
  1106. class SVE2_3VectorArg_Long_Intrinsic
  1107. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1108. [LLVMMatchType<0>,
  1109. LLVMSubdivide2VectorType<0>,
  1110. LLVMSubdivide2VectorType<0>],
  1111. [IntrNoMem]>;
  1112. class SVE2_3VectorArgIndexed_Long_Intrinsic
  1113. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1114. [LLVMMatchType<0>,
  1115. LLVMSubdivide2VectorType<0>,
  1116. LLVMSubdivide2VectorType<0>,
  1117. llvm_i32_ty],
  1118. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  1119. class SVE2_1VectorArg_Narrowing_Intrinsic
  1120. : DefaultAttrsIntrinsic<[LLVMSubdivide2VectorType<0>],
  1121. [llvm_anyvector_ty],
  1122. [IntrNoMem]>;
  1123. class SVE2_Merged1VectorArg_Narrowing_Intrinsic
  1124. : DefaultAttrsIntrinsic<[LLVMSubdivide2VectorType<0>],
  1125. [LLVMSubdivide2VectorType<0>,
  1126. llvm_anyvector_ty],
  1127. [IntrNoMem]>;
  1128. class SVE2_2VectorArg_Narrowing_Intrinsic
  1129. : DefaultAttrsIntrinsic<
  1130. [LLVMSubdivide2VectorType<0>],
  1131. [llvm_anyvector_ty, LLVMMatchType<0>],
  1132. [IntrNoMem]>;
  1133. class SVE2_Merged2VectorArg_Narrowing_Intrinsic
  1134. : DefaultAttrsIntrinsic<
  1135. [LLVMSubdivide2VectorType<0>],
  1136. [LLVMSubdivide2VectorType<0>, llvm_anyvector_ty, LLVMMatchType<0>],
  1137. [IntrNoMem]>;
  1138. class SVE2_1VectorArg_Imm_Narrowing_Intrinsic
  1139. : DefaultAttrsIntrinsic<[LLVMSubdivide2VectorType<0>],
  1140. [llvm_anyvector_ty, llvm_i32_ty],
  1141. [IntrNoMem, ImmArg<ArgIndex<1>>]>;
  1142. class SVE2_2VectorArg_Imm_Narrowing_Intrinsic
  1143. : DefaultAttrsIntrinsic<[LLVMSubdivide2VectorType<0>],
  1144. [LLVMSubdivide2VectorType<0>, llvm_anyvector_ty,
  1145. llvm_i32_ty],
  1146. [IntrNoMem, ImmArg<ArgIndex<2>>]>;
  1147. class SVE2_CONFLICT_DETECT_Intrinsic
  1148. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1149. [LLVMAnyPointerType<llvm_any_ty>,
  1150. LLVMMatchType<1>]>;
  1151. class SVE2_3VectorArg_Indexed_Intrinsic
  1152. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1153. [LLVMMatchType<0>,
  1154. LLVMSubdivide2VectorType<0>,
  1155. LLVMSubdivide2VectorType<0>,
  1156. llvm_i32_ty],
  1157. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  1158. class AdvSIMD_SVE_CDOT_LANE_Intrinsic
  1159. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1160. [LLVMMatchType<0>,
  1161. LLVMSubdivide4VectorType<0>,
  1162. LLVMSubdivide4VectorType<0>,
  1163. llvm_i32_ty,
  1164. llvm_i32_ty],
  1165. [IntrNoMem, ImmArg<ArgIndex<3>>, ImmArg<ArgIndex<4>>]>;
  1166. // NOTE: There is no relationship between these intrinsics beyond an attempt
  1167. // to reuse currently identical class definitions.
  1168. class AdvSIMD_SVE_LOGB_Intrinsic : AdvSIMD_SVE_CNT_Intrinsic;
  1169. class AdvSIMD_SVE2_CADD_Intrinsic : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1170. class AdvSIMD_SVE2_CMLA_Intrinsic : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1171. // This class of intrinsics are not intended to be useful within LLVM IR but
  1172. // are instead here to support some of the more regid parts of the ACLE.
  1173. class Builtin_SVCVT<LLVMType OUT, LLVMType PRED, LLVMType IN>
  1174. : DefaultAttrsIntrinsic<[OUT], [OUT, PRED, IN], [IntrNoMem]>;
  1175. }
  1176. //===----------------------------------------------------------------------===//
  1177. // SVE
  1178. let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
  1179. class AdvSIMD_SVE_Reduce_Intrinsic
  1180. : DefaultAttrsIntrinsic<[LLVMVectorElementType<0>],
  1181. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1182. llvm_anyvector_ty],
  1183. [IntrNoMem]>;
  1184. class AdvSIMD_SVE_SADDV_Reduce_Intrinsic
  1185. : DefaultAttrsIntrinsic<[llvm_i64_ty],
  1186. [LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1187. llvm_anyvector_ty],
  1188. [IntrNoMem]>;
  1189. class AdvSIMD_SVE_WHILE_Intrinsic
  1190. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1191. [llvm_anyint_ty, LLVMMatchType<1>],
  1192. [IntrNoMem]>;
  1193. class AdvSIMD_GatherLoad_SV_64b_Offsets_Intrinsic
  1194. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1195. [
  1196. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1197. LLVMPointerToElt<0>,
  1198. LLVMScalarOrSameVectorWidth<0, llvm_i64_ty>
  1199. ],
  1200. [IntrReadMem, IntrArgMemOnly]>;
  1201. class AdvSIMD_GatherLoad_SV_64b_Offsets_WriteFFR_Intrinsic
  1202. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1203. [
  1204. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1205. LLVMPointerToElt<0>,
  1206. LLVMScalarOrSameVectorWidth<0, llvm_i64_ty>
  1207. ],
  1208. [IntrInaccessibleMemOrArgMemOnly]>;
  1209. class AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic
  1210. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1211. [
  1212. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1213. LLVMPointerToElt<0>,
  1214. LLVMScalarOrSameVectorWidth<0, llvm_i32_ty>
  1215. ],
  1216. [IntrReadMem, IntrArgMemOnly]>;
  1217. class AdvSIMD_GatherLoad_SV_32b_Offsets_WriteFFR_Intrinsic
  1218. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1219. [
  1220. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1221. LLVMPointerToElt<0>,
  1222. LLVMScalarOrSameVectorWidth<0, llvm_i32_ty>
  1223. ],
  1224. [IntrInaccessibleMemOrArgMemOnly]>;
  1225. class AdvSIMD_GatherLoad_VS_Intrinsic
  1226. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1227. [
  1228. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1229. llvm_anyvector_ty,
  1230. llvm_i64_ty
  1231. ],
  1232. [IntrReadMem]>;
  1233. class AdvSIMD_GatherLoad_VS_WriteFFR_Intrinsic
  1234. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1235. [
  1236. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1237. llvm_anyvector_ty,
  1238. llvm_i64_ty
  1239. ],
  1240. [IntrInaccessibleMemOrArgMemOnly]>;
  1241. class AdvSIMD_ScatterStore_SV_64b_Offsets_Intrinsic
  1242. : DefaultAttrsIntrinsic<[],
  1243. [
  1244. llvm_anyvector_ty,
  1245. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1246. LLVMPointerToElt<0>,
  1247. LLVMScalarOrSameVectorWidth<0, llvm_i64_ty>
  1248. ],
  1249. [IntrWriteMem, IntrArgMemOnly]>;
  1250. class AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic
  1251. : DefaultAttrsIntrinsic<[],
  1252. [
  1253. llvm_anyvector_ty,
  1254. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1255. LLVMPointerToElt<0>,
  1256. LLVMScalarOrSameVectorWidth<0, llvm_i32_ty>
  1257. ],
  1258. [IntrWriteMem, IntrArgMemOnly]>;
  1259. class AdvSIMD_ScatterStore_VS_Intrinsic
  1260. : DefaultAttrsIntrinsic<[],
  1261. [
  1262. llvm_anyvector_ty,
  1263. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>,
  1264. llvm_anyvector_ty, llvm_i64_ty
  1265. ],
  1266. [IntrWriteMem]>;
  1267. class SVE_gather_prf_SV
  1268. : DefaultAttrsIntrinsic<[],
  1269. [
  1270. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>, // Predicate
  1271. llvm_ptr_ty, // Base address
  1272. llvm_anyvector_ty, // Offsets
  1273. llvm_i32_ty // Prfop
  1274. ],
  1275. [IntrInaccessibleMemOrArgMemOnly, NoCapture<ArgIndex<1>>, ImmArg<ArgIndex<3>>]>;
  1276. class SVE_gather_prf_VS
  1277. : DefaultAttrsIntrinsic<[],
  1278. [
  1279. LLVMScalarOrSameVectorWidth<0, llvm_i1_ty>, // Predicate
  1280. llvm_anyvector_ty, // Base addresses
  1281. llvm_i64_ty, // Scalar offset
  1282. llvm_i32_ty // Prfop
  1283. ],
  1284. [IntrInaccessibleMemOrArgMemOnly, ImmArg<ArgIndex<3>>]>;
  1285. class SVE_MatMul_Intrinsic
  1286. : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1287. [LLVMMatchType<0>, LLVMSubdivide4VectorType<0>, LLVMSubdivide4VectorType<0>],
  1288. [IntrNoMem]>;
  1289. class SVE_4Vec_BF16
  1290. : DefaultAttrsIntrinsic<[llvm_nxv4f32_ty],
  1291. [llvm_nxv4f32_ty, llvm_nxv8bf16_ty, llvm_nxv8bf16_ty],
  1292. [IntrNoMem]>;
  1293. class SVE_4Vec_BF16_Indexed
  1294. : DefaultAttrsIntrinsic<[llvm_nxv4f32_ty],
  1295. [llvm_nxv4f32_ty, llvm_nxv8bf16_ty, llvm_nxv8bf16_ty, llvm_i64_ty],
  1296. [IntrNoMem, ImmArg<ArgIndex<3>>]>;
  1297. //
  1298. // Vector tuple creation intrinsics (ACLE)
  1299. //
  1300. def int_aarch64_sve_tuple_create2 : AdvSIMD_SVE_Create_2Vector_Tuple;
  1301. def int_aarch64_sve_tuple_create3 : AdvSIMD_SVE_Create_3Vector_Tuple;
  1302. def int_aarch64_sve_tuple_create4 : AdvSIMD_SVE_Create_4Vector_Tuple;
  1303. //
  1304. // Vector tuple insertion/extraction intrinsics (ACLE)
  1305. //
  1306. def int_aarch64_sve_tuple_get : AdvSIMD_SVE_Get_Vector_Tuple;
  1307. def int_aarch64_sve_tuple_set : AdvSIMD_SVE_Set_Vector_Tuple;
  1308. //
  1309. // Loads
  1310. //
  1311. def int_aarch64_sve_ld1 : AdvSIMD_1Vec_PredLoad_Intrinsic;
  1312. def int_aarch64_sve_ld2 : AdvSIMD_ManyVec_PredLoad_Intrinsic;
  1313. def int_aarch64_sve_ld3 : AdvSIMD_ManyVec_PredLoad_Intrinsic;
  1314. def int_aarch64_sve_ld4 : AdvSIMD_ManyVec_PredLoad_Intrinsic;
  1315. def int_aarch64_sve_ld2_sret : AdvSIMD_2Vec_PredLoad_Intrinsic;
  1316. def int_aarch64_sve_ld3_sret : AdvSIMD_3Vec_PredLoad_Intrinsic;
  1317. def int_aarch64_sve_ld4_sret : AdvSIMD_4Vec_PredLoad_Intrinsic;
  1318. def int_aarch64_sve_ldnt1 : AdvSIMD_1Vec_PredLoad_Intrinsic;
  1319. def int_aarch64_sve_ldnf1 : AdvSIMD_1Vec_PredLoad_WriteFFR_Intrinsic;
  1320. def int_aarch64_sve_ldff1 : AdvSIMD_1Vec_PredLoad_WriteFFR_Intrinsic;
  1321. def int_aarch64_sve_ld1rq : AdvSIMD_1Vec_PredLoad_Intrinsic;
  1322. def int_aarch64_sve_ld1ro : AdvSIMD_1Vec_PredLoad_Intrinsic;
  1323. //
  1324. // Stores
  1325. //
  1326. def int_aarch64_sve_st1 : AdvSIMD_1Vec_PredStore_Intrinsic;
  1327. def int_aarch64_sve_st2 : AdvSIMD_2Vec_PredStore_Intrinsic;
  1328. def int_aarch64_sve_st3 : AdvSIMD_3Vec_PredStore_Intrinsic;
  1329. def int_aarch64_sve_st4 : AdvSIMD_4Vec_PredStore_Intrinsic;
  1330. def int_aarch64_sve_stnt1 : AdvSIMD_1Vec_PredStore_Intrinsic;
  1331. //
  1332. // Prefetches
  1333. //
  1334. def int_aarch64_sve_prf
  1335. : DefaultAttrsIntrinsic<[], [llvm_anyvector_ty, llvm_ptr_ty, llvm_i32_ty],
  1336. [IntrArgMemOnly, ImmArg<ArgIndex<2>>]>;
  1337. // Scalar + 32-bit scaled offset vector, zero extend, packed and
  1338. // unpacked.
  1339. def int_aarch64_sve_prfb_gather_uxtw_index : SVE_gather_prf_SV;
  1340. def int_aarch64_sve_prfh_gather_uxtw_index : SVE_gather_prf_SV;
  1341. def int_aarch64_sve_prfw_gather_uxtw_index : SVE_gather_prf_SV;
  1342. def int_aarch64_sve_prfd_gather_uxtw_index : SVE_gather_prf_SV;
  1343. // Scalar + 32-bit scaled offset vector, sign extend, packed and
  1344. // unpacked.
  1345. def int_aarch64_sve_prfb_gather_sxtw_index : SVE_gather_prf_SV;
  1346. def int_aarch64_sve_prfw_gather_sxtw_index : SVE_gather_prf_SV;
  1347. def int_aarch64_sve_prfh_gather_sxtw_index : SVE_gather_prf_SV;
  1348. def int_aarch64_sve_prfd_gather_sxtw_index : SVE_gather_prf_SV;
  1349. // Scalar + 64-bit scaled offset vector.
  1350. def int_aarch64_sve_prfb_gather_index : SVE_gather_prf_SV;
  1351. def int_aarch64_sve_prfh_gather_index : SVE_gather_prf_SV;
  1352. def int_aarch64_sve_prfw_gather_index : SVE_gather_prf_SV;
  1353. def int_aarch64_sve_prfd_gather_index : SVE_gather_prf_SV;
  1354. // Vector + scalar.
  1355. def int_aarch64_sve_prfb_gather_scalar_offset : SVE_gather_prf_VS;
  1356. def int_aarch64_sve_prfh_gather_scalar_offset : SVE_gather_prf_VS;
  1357. def int_aarch64_sve_prfw_gather_scalar_offset : SVE_gather_prf_VS;
  1358. def int_aarch64_sve_prfd_gather_scalar_offset : SVE_gather_prf_VS;
  1359. //
  1360. // Scalar to vector operations
  1361. //
  1362. def int_aarch64_sve_dup : AdvSIMD_SVE_DUP_Intrinsic;
  1363. def int_aarch64_sve_dup_x : AdvSIMD_SVE_DUP_Unpred_Intrinsic;
  1364. def int_aarch64_sve_index : AdvSIMD_SVE_Index_Intrinsic;
  1365. //
  1366. // Address calculation
  1367. //
  1368. def int_aarch64_sve_adrb : AdvSIMD_2VectorArg_Intrinsic;
  1369. def int_aarch64_sve_adrh : AdvSIMD_2VectorArg_Intrinsic;
  1370. def int_aarch64_sve_adrw : AdvSIMD_2VectorArg_Intrinsic;
  1371. def int_aarch64_sve_adrd : AdvSIMD_2VectorArg_Intrinsic;
  1372. //
  1373. // Integer arithmetic
  1374. //
  1375. def int_aarch64_sve_add : AdvSIMD_Pred2VectorArg_Intrinsic;
  1376. def int_aarch64_sve_sub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1377. def int_aarch64_sve_subr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1378. def int_aarch64_sve_pmul : AdvSIMD_2VectorArg_Intrinsic;
  1379. def int_aarch64_sve_mul : AdvSIMD_Pred2VectorArg_Intrinsic;
  1380. def int_aarch64_sve_mul_lane : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1381. def int_aarch64_sve_smulh : AdvSIMD_Pred2VectorArg_Intrinsic;
  1382. def int_aarch64_sve_umulh : AdvSIMD_Pred2VectorArg_Intrinsic;
  1383. def int_aarch64_sve_sdiv : AdvSIMD_Pred2VectorArg_Intrinsic;
  1384. def int_aarch64_sve_udiv : AdvSIMD_Pred2VectorArg_Intrinsic;
  1385. def int_aarch64_sve_sdivr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1386. def int_aarch64_sve_udivr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1387. def int_aarch64_sve_smax : AdvSIMD_Pred2VectorArg_Intrinsic;
  1388. def int_aarch64_sve_umax : AdvSIMD_Pred2VectorArg_Intrinsic;
  1389. def int_aarch64_sve_smin : AdvSIMD_Pred2VectorArg_Intrinsic;
  1390. def int_aarch64_sve_umin : AdvSIMD_Pred2VectorArg_Intrinsic;
  1391. def int_aarch64_sve_sabd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1392. def int_aarch64_sve_uabd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1393. def int_aarch64_sve_mad : AdvSIMD_Pred3VectorArg_Intrinsic;
  1394. def int_aarch64_sve_msb : AdvSIMD_Pred3VectorArg_Intrinsic;
  1395. def int_aarch64_sve_mla : AdvSIMD_Pred3VectorArg_Intrinsic;
  1396. def int_aarch64_sve_mla_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1397. def int_aarch64_sve_mls : AdvSIMD_Pred3VectorArg_Intrinsic;
  1398. def int_aarch64_sve_mls_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1399. def int_aarch64_sve_saddv : AdvSIMD_SVE_SADDV_Reduce_Intrinsic;
  1400. def int_aarch64_sve_uaddv : AdvSIMD_SVE_SADDV_Reduce_Intrinsic;
  1401. def int_aarch64_sve_smaxv : AdvSIMD_SVE_Reduce_Intrinsic;
  1402. def int_aarch64_sve_umaxv : AdvSIMD_SVE_Reduce_Intrinsic;
  1403. def int_aarch64_sve_sminv : AdvSIMD_SVE_Reduce_Intrinsic;
  1404. def int_aarch64_sve_uminv : AdvSIMD_SVE_Reduce_Intrinsic;
  1405. def int_aarch64_sve_orv : AdvSIMD_SVE_Reduce_Intrinsic;
  1406. def int_aarch64_sve_eorv : AdvSIMD_SVE_Reduce_Intrinsic;
  1407. def int_aarch64_sve_andv : AdvSIMD_SVE_Reduce_Intrinsic;
  1408. def int_aarch64_sve_abs : AdvSIMD_Merged1VectorArg_Intrinsic;
  1409. def int_aarch64_sve_neg : AdvSIMD_Merged1VectorArg_Intrinsic;
  1410. def int_aarch64_sve_sdot : AdvSIMD_SVE_DOT_Intrinsic;
  1411. def int_aarch64_sve_sdot_lane : AdvSIMD_SVE_DOT_Indexed_Intrinsic;
  1412. def int_aarch64_sve_udot : AdvSIMD_SVE_DOT_Intrinsic;
  1413. def int_aarch64_sve_udot_lane : AdvSIMD_SVE_DOT_Indexed_Intrinsic;
  1414. def int_aarch64_sve_sqadd_x : AdvSIMD_2VectorArg_Intrinsic;
  1415. def int_aarch64_sve_sqsub_x : AdvSIMD_2VectorArg_Intrinsic;
  1416. def int_aarch64_sve_uqadd_x : AdvSIMD_2VectorArg_Intrinsic;
  1417. def int_aarch64_sve_uqsub_x : AdvSIMD_2VectorArg_Intrinsic;
  1418. // Shifts
  1419. def int_aarch64_sve_asr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1420. def int_aarch64_sve_asr_wide : AdvSIMD_SVE_ShiftWide_Intrinsic;
  1421. def int_aarch64_sve_asrd : AdvSIMD_SVE_ShiftByImm_Intrinsic;
  1422. def int_aarch64_sve_insr : AdvSIMD_SVE_INSR_Intrinsic;
  1423. def int_aarch64_sve_lsl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1424. def int_aarch64_sve_lsl_wide : AdvSIMD_SVE_ShiftWide_Intrinsic;
  1425. def int_aarch64_sve_lsr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1426. def int_aarch64_sve_lsr_wide : AdvSIMD_SVE_ShiftWide_Intrinsic;
  1427. //
  1428. // Integer comparisons
  1429. //
  1430. def int_aarch64_sve_cmpeq : AdvSIMD_SVE_Compare_Intrinsic;
  1431. def int_aarch64_sve_cmpge : AdvSIMD_SVE_Compare_Intrinsic;
  1432. def int_aarch64_sve_cmpgt : AdvSIMD_SVE_Compare_Intrinsic;
  1433. def int_aarch64_sve_cmphi : AdvSIMD_SVE_Compare_Intrinsic;
  1434. def int_aarch64_sve_cmphs : AdvSIMD_SVE_Compare_Intrinsic;
  1435. def int_aarch64_sve_cmpne : AdvSIMD_SVE_Compare_Intrinsic;
  1436. def int_aarch64_sve_cmpeq_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1437. def int_aarch64_sve_cmpge_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1438. def int_aarch64_sve_cmpgt_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1439. def int_aarch64_sve_cmphi_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1440. def int_aarch64_sve_cmphs_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1441. def int_aarch64_sve_cmple_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1442. def int_aarch64_sve_cmplo_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1443. def int_aarch64_sve_cmpls_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1444. def int_aarch64_sve_cmplt_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1445. def int_aarch64_sve_cmpne_wide : AdvSIMD_SVE_CompareWide_Intrinsic;
  1446. //
  1447. // Counting bits
  1448. //
  1449. def int_aarch64_sve_cls : AdvSIMD_Merged1VectorArg_Intrinsic;
  1450. def int_aarch64_sve_clz : AdvSIMD_Merged1VectorArg_Intrinsic;
  1451. def int_aarch64_sve_cnt : AdvSIMD_SVE_CNT_Intrinsic;
  1452. //
  1453. // Counting elements
  1454. //
  1455. def int_aarch64_sve_cntb : AdvSIMD_SVE_CNTB_Intrinsic;
  1456. def int_aarch64_sve_cnth : AdvSIMD_SVE_CNTB_Intrinsic;
  1457. def int_aarch64_sve_cntw : AdvSIMD_SVE_CNTB_Intrinsic;
  1458. def int_aarch64_sve_cntd : AdvSIMD_SVE_CNTB_Intrinsic;
  1459. def int_aarch64_sve_cntp : AdvSIMD_SVE_CNTP_Intrinsic;
  1460. //
  1461. // FFR manipulation
  1462. //
  1463. def int_aarch64_sve_rdffr : GCCBuiltin<"__builtin_sve_svrdffr">, DefaultAttrsIntrinsic<[llvm_nxv16i1_ty], [], [IntrReadMem, IntrInaccessibleMemOnly]>;
  1464. def int_aarch64_sve_rdffr_z : GCCBuiltin<"__builtin_sve_svrdffr_z">, DefaultAttrsIntrinsic<[llvm_nxv16i1_ty], [llvm_nxv16i1_ty], [IntrReadMem, IntrInaccessibleMemOnly]>;
  1465. def int_aarch64_sve_setffr : GCCBuiltin<"__builtin_sve_svsetffr">, DefaultAttrsIntrinsic<[], [], [IntrWriteMem, IntrInaccessibleMemOnly]>;
  1466. def int_aarch64_sve_wrffr : GCCBuiltin<"__builtin_sve_svwrffr">, DefaultAttrsIntrinsic<[], [llvm_nxv16i1_ty], [IntrWriteMem, IntrInaccessibleMemOnly]>;
  1467. //
  1468. // Saturating scalar arithmetic
  1469. //
  1470. def int_aarch64_sve_sqdech : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1471. def int_aarch64_sve_sqdecw : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1472. def int_aarch64_sve_sqdecd : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1473. def int_aarch64_sve_sqdecp : AdvSIMD_SVE_Saturating_Intrinsic;
  1474. def int_aarch64_sve_sqdecb_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1475. def int_aarch64_sve_sqdecb_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1476. def int_aarch64_sve_sqdech_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1477. def int_aarch64_sve_sqdech_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1478. def int_aarch64_sve_sqdecw_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1479. def int_aarch64_sve_sqdecw_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1480. def int_aarch64_sve_sqdecd_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1481. def int_aarch64_sve_sqdecd_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1482. def int_aarch64_sve_sqdecp_n32 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i32_ty>;
  1483. def int_aarch64_sve_sqdecp_n64 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i64_ty>;
  1484. def int_aarch64_sve_sqinch : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1485. def int_aarch64_sve_sqincw : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1486. def int_aarch64_sve_sqincd : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1487. def int_aarch64_sve_sqincp : AdvSIMD_SVE_Saturating_Intrinsic;
  1488. def int_aarch64_sve_sqincb_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1489. def int_aarch64_sve_sqincb_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1490. def int_aarch64_sve_sqinch_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1491. def int_aarch64_sve_sqinch_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1492. def int_aarch64_sve_sqincw_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1493. def int_aarch64_sve_sqincw_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1494. def int_aarch64_sve_sqincd_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1495. def int_aarch64_sve_sqincd_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1496. def int_aarch64_sve_sqincp_n32 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i32_ty>;
  1497. def int_aarch64_sve_sqincp_n64 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i64_ty>;
  1498. def int_aarch64_sve_uqdech : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1499. def int_aarch64_sve_uqdecw : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1500. def int_aarch64_sve_uqdecd : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1501. def int_aarch64_sve_uqdecp : AdvSIMD_SVE_Saturating_Intrinsic;
  1502. def int_aarch64_sve_uqdecb_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1503. def int_aarch64_sve_uqdecb_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1504. def int_aarch64_sve_uqdech_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1505. def int_aarch64_sve_uqdech_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1506. def int_aarch64_sve_uqdecw_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1507. def int_aarch64_sve_uqdecw_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1508. def int_aarch64_sve_uqdecd_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1509. def int_aarch64_sve_uqdecd_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1510. def int_aarch64_sve_uqdecp_n32 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i32_ty>;
  1511. def int_aarch64_sve_uqdecp_n64 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i64_ty>;
  1512. def int_aarch64_sve_uqinch : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1513. def int_aarch64_sve_uqincw : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1514. def int_aarch64_sve_uqincd : AdvSIMD_SVE_SaturatingWithPattern_Intrinsic;
  1515. def int_aarch64_sve_uqincp : AdvSIMD_SVE_Saturating_Intrinsic;
  1516. def int_aarch64_sve_uqincb_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1517. def int_aarch64_sve_uqincb_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1518. def int_aarch64_sve_uqinch_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1519. def int_aarch64_sve_uqinch_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1520. def int_aarch64_sve_uqincw_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1521. def int_aarch64_sve_uqincw_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1522. def int_aarch64_sve_uqincd_n32 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i32_ty>;
  1523. def int_aarch64_sve_uqincd_n64 : AdvSIMD_SVE_SaturatingWithPattern_N_Intrinsic<llvm_i64_ty>;
  1524. def int_aarch64_sve_uqincp_n32 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i32_ty>;
  1525. def int_aarch64_sve_uqincp_n64 : AdvSIMD_SVE_Saturating_N_Intrinsic<llvm_i64_ty>;
  1526. //
  1527. // Reversal
  1528. //
  1529. def int_aarch64_sve_rbit : AdvSIMD_Merged1VectorArg_Intrinsic;
  1530. def int_aarch64_sve_revb : AdvSIMD_Merged1VectorArg_Intrinsic;
  1531. def int_aarch64_sve_revh : AdvSIMD_Merged1VectorArg_Intrinsic;
  1532. def int_aarch64_sve_revw : AdvSIMD_Merged1VectorArg_Intrinsic;
  1533. //
  1534. // Permutations and selection
  1535. //
  1536. def int_aarch64_sve_clasta : AdvSIMD_Pred2VectorArg_Intrinsic;
  1537. def int_aarch64_sve_clasta_n : AdvSIMD_SVE_ReduceWithInit_Intrinsic;
  1538. def int_aarch64_sve_clastb : AdvSIMD_Pred2VectorArg_Intrinsic;
  1539. def int_aarch64_sve_clastb_n : AdvSIMD_SVE_ReduceWithInit_Intrinsic;
  1540. def int_aarch64_sve_compact : AdvSIMD_Pred1VectorArg_Intrinsic;
  1541. def int_aarch64_sve_dupq_lane : AdvSIMD_SVE_DUPQ_Intrinsic;
  1542. def int_aarch64_sve_ext : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1543. def int_aarch64_sve_sel : AdvSIMD_Pred2VectorArg_Intrinsic;
  1544. def int_aarch64_sve_lasta : AdvSIMD_SVE_Reduce_Intrinsic;
  1545. def int_aarch64_sve_lastb : AdvSIMD_SVE_Reduce_Intrinsic;
  1546. def int_aarch64_sve_rev : AdvSIMD_1VectorArg_Intrinsic;
  1547. def int_aarch64_sve_splice : AdvSIMD_Pred2VectorArg_Intrinsic;
  1548. def int_aarch64_sve_sunpkhi : AdvSIMD_SVE_Unpack_Intrinsic;
  1549. def int_aarch64_sve_sunpklo : AdvSIMD_SVE_Unpack_Intrinsic;
  1550. def int_aarch64_sve_tbl : AdvSIMD_SVE_TBL_Intrinsic;
  1551. def int_aarch64_sve_trn1 : AdvSIMD_2VectorArg_Intrinsic;
  1552. def int_aarch64_sve_trn2 : AdvSIMD_2VectorArg_Intrinsic;
  1553. def int_aarch64_sve_trn1q : AdvSIMD_2VectorArg_Intrinsic;
  1554. def int_aarch64_sve_trn2q : AdvSIMD_2VectorArg_Intrinsic;
  1555. def int_aarch64_sve_uunpkhi : AdvSIMD_SVE_Unpack_Intrinsic;
  1556. def int_aarch64_sve_uunpklo : AdvSIMD_SVE_Unpack_Intrinsic;
  1557. def int_aarch64_sve_uzp1 : AdvSIMD_2VectorArg_Intrinsic;
  1558. def int_aarch64_sve_uzp2 : AdvSIMD_2VectorArg_Intrinsic;
  1559. def int_aarch64_sve_uzp1q : AdvSIMD_2VectorArg_Intrinsic;
  1560. def int_aarch64_sve_uzp2q : AdvSIMD_2VectorArg_Intrinsic;
  1561. def int_aarch64_sve_zip1 : AdvSIMD_2VectorArg_Intrinsic;
  1562. def int_aarch64_sve_zip2 : AdvSIMD_2VectorArg_Intrinsic;
  1563. def int_aarch64_sve_zip1q : AdvSIMD_2VectorArg_Intrinsic;
  1564. def int_aarch64_sve_zip2q : AdvSIMD_2VectorArg_Intrinsic;
  1565. //
  1566. // Logical operations
  1567. //
  1568. def int_aarch64_sve_and : AdvSIMD_Pred2VectorArg_Intrinsic;
  1569. def int_aarch64_sve_bic : AdvSIMD_Pred2VectorArg_Intrinsic;
  1570. def int_aarch64_sve_cnot : AdvSIMD_Merged1VectorArg_Intrinsic;
  1571. def int_aarch64_sve_eor : AdvSIMD_Pred2VectorArg_Intrinsic;
  1572. def int_aarch64_sve_not : AdvSIMD_Merged1VectorArg_Intrinsic;
  1573. def int_aarch64_sve_orr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1574. //
  1575. // Conversion
  1576. //
  1577. def int_aarch64_sve_sxtb : AdvSIMD_Merged1VectorArg_Intrinsic;
  1578. def int_aarch64_sve_sxth : AdvSIMD_Merged1VectorArg_Intrinsic;
  1579. def int_aarch64_sve_sxtw : AdvSIMD_Merged1VectorArg_Intrinsic;
  1580. def int_aarch64_sve_uxtb : AdvSIMD_Merged1VectorArg_Intrinsic;
  1581. def int_aarch64_sve_uxth : AdvSIMD_Merged1VectorArg_Intrinsic;
  1582. def int_aarch64_sve_uxtw : AdvSIMD_Merged1VectorArg_Intrinsic;
  1583. //
  1584. // While comparisons
  1585. //
  1586. def int_aarch64_sve_whilele : AdvSIMD_SVE_WHILE_Intrinsic;
  1587. def int_aarch64_sve_whilelo : AdvSIMD_SVE_WHILE_Intrinsic;
  1588. def int_aarch64_sve_whilels : AdvSIMD_SVE_WHILE_Intrinsic;
  1589. def int_aarch64_sve_whilelt : AdvSIMD_SVE_WHILE_Intrinsic;
  1590. def int_aarch64_sve_whilege : AdvSIMD_SVE_WHILE_Intrinsic;
  1591. def int_aarch64_sve_whilegt : AdvSIMD_SVE_WHILE_Intrinsic;
  1592. def int_aarch64_sve_whilehs : AdvSIMD_SVE_WHILE_Intrinsic;
  1593. def int_aarch64_sve_whilehi : AdvSIMD_SVE_WHILE_Intrinsic;
  1594. //
  1595. // Floating-point arithmetic
  1596. //
  1597. def int_aarch64_sve_fabd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1598. def int_aarch64_sve_fabs : AdvSIMD_Merged1VectorArg_Intrinsic;
  1599. def int_aarch64_sve_fadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1600. def int_aarch64_sve_fcadd : AdvSIMD_SVE_CADD_Intrinsic;
  1601. def int_aarch64_sve_fcmla : AdvSIMD_SVE_CMLA_Intrinsic;
  1602. def int_aarch64_sve_fcmla_lane : AdvSIMD_SVE_CMLA_LANE_Intrinsic;
  1603. def int_aarch64_sve_fdiv : AdvSIMD_Pred2VectorArg_Intrinsic;
  1604. def int_aarch64_sve_fdivr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1605. def int_aarch64_sve_fexpa_x : AdvSIMD_SVE_EXPA_Intrinsic;
  1606. def int_aarch64_sve_fmad : AdvSIMD_Pred3VectorArg_Intrinsic;
  1607. def int_aarch64_sve_fmax : AdvSIMD_Pred2VectorArg_Intrinsic;
  1608. def int_aarch64_sve_fmaxnm : AdvSIMD_Pred2VectorArg_Intrinsic;
  1609. def int_aarch64_sve_fmin : AdvSIMD_Pred2VectorArg_Intrinsic;
  1610. def int_aarch64_sve_fminnm : AdvSIMD_Pred2VectorArg_Intrinsic;
  1611. def int_aarch64_sve_fmla : AdvSIMD_Pred3VectorArg_Intrinsic;
  1612. def int_aarch64_sve_fmla_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1613. def int_aarch64_sve_fmls : AdvSIMD_Pred3VectorArg_Intrinsic;
  1614. def int_aarch64_sve_fmls_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1615. def int_aarch64_sve_fmsb : AdvSIMD_Pred3VectorArg_Intrinsic;
  1616. def int_aarch64_sve_fmul : AdvSIMD_Pred2VectorArg_Intrinsic;
  1617. def int_aarch64_sve_fmulx : AdvSIMD_Pred2VectorArg_Intrinsic;
  1618. def int_aarch64_sve_fneg : AdvSIMD_Merged1VectorArg_Intrinsic;
  1619. def int_aarch64_sve_fmul_lane : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1620. def int_aarch64_sve_fnmad : AdvSIMD_Pred3VectorArg_Intrinsic;
  1621. def int_aarch64_sve_fnmla : AdvSIMD_Pred3VectorArg_Intrinsic;
  1622. def int_aarch64_sve_fnmls : AdvSIMD_Pred3VectorArg_Intrinsic;
  1623. def int_aarch64_sve_fnmsb : AdvSIMD_Pred3VectorArg_Intrinsic;
  1624. def int_aarch64_sve_frecpe_x : AdvSIMD_1VectorArg_Intrinsic;
  1625. def int_aarch64_sve_frecps_x : AdvSIMD_2VectorArg_Intrinsic;
  1626. def int_aarch64_sve_frecpx : AdvSIMD_Merged1VectorArg_Intrinsic;
  1627. def int_aarch64_sve_frinta : AdvSIMD_Merged1VectorArg_Intrinsic;
  1628. def int_aarch64_sve_frinti : AdvSIMD_Merged1VectorArg_Intrinsic;
  1629. def int_aarch64_sve_frintm : AdvSIMD_Merged1VectorArg_Intrinsic;
  1630. def int_aarch64_sve_frintn : AdvSIMD_Merged1VectorArg_Intrinsic;
  1631. def int_aarch64_sve_frintp : AdvSIMD_Merged1VectorArg_Intrinsic;
  1632. def int_aarch64_sve_frintx : AdvSIMD_Merged1VectorArg_Intrinsic;
  1633. def int_aarch64_sve_frintz : AdvSIMD_Merged1VectorArg_Intrinsic;
  1634. def int_aarch64_sve_frsqrte_x : AdvSIMD_1VectorArg_Intrinsic;
  1635. def int_aarch64_sve_frsqrts_x : AdvSIMD_2VectorArg_Intrinsic;
  1636. def int_aarch64_sve_fscale : AdvSIMD_SVE_SCALE_Intrinsic;
  1637. def int_aarch64_sve_fsqrt : AdvSIMD_Merged1VectorArg_Intrinsic;
  1638. def int_aarch64_sve_fsub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1639. def int_aarch64_sve_fsubr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1640. def int_aarch64_sve_ftmad_x : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1641. def int_aarch64_sve_ftsmul_x : AdvSIMD_SVE_TSMUL_Intrinsic;
  1642. def int_aarch64_sve_ftssel_x : AdvSIMD_SVE_TSMUL_Intrinsic;
  1643. //
  1644. // Floating-point reductions
  1645. //
  1646. def int_aarch64_sve_fadda : AdvSIMD_SVE_ReduceWithInit_Intrinsic;
  1647. def int_aarch64_sve_faddv : AdvSIMD_SVE_Reduce_Intrinsic;
  1648. def int_aarch64_sve_fmaxv : AdvSIMD_SVE_Reduce_Intrinsic;
  1649. def int_aarch64_sve_fmaxnmv : AdvSIMD_SVE_Reduce_Intrinsic;
  1650. def int_aarch64_sve_fminv : AdvSIMD_SVE_Reduce_Intrinsic;
  1651. def int_aarch64_sve_fminnmv : AdvSIMD_SVE_Reduce_Intrinsic;
  1652. //
  1653. // Floating-point conversions
  1654. //
  1655. def int_aarch64_sve_fcvt : AdvSIMD_SVE_FCVT_Intrinsic;
  1656. def int_aarch64_sve_fcvtzs : AdvSIMD_SVE_FCVTZS_Intrinsic;
  1657. def int_aarch64_sve_fcvtzu : AdvSIMD_SVE_FCVTZS_Intrinsic;
  1658. def int_aarch64_sve_scvtf : AdvSIMD_SVE_SCVTF_Intrinsic;
  1659. def int_aarch64_sve_ucvtf : AdvSIMD_SVE_SCVTF_Intrinsic;
  1660. //
  1661. // Floating-point comparisons
  1662. //
  1663. def int_aarch64_sve_facge : AdvSIMD_SVE_Compare_Intrinsic;
  1664. def int_aarch64_sve_facgt : AdvSIMD_SVE_Compare_Intrinsic;
  1665. def int_aarch64_sve_fcmpeq : AdvSIMD_SVE_Compare_Intrinsic;
  1666. def int_aarch64_sve_fcmpge : AdvSIMD_SVE_Compare_Intrinsic;
  1667. def int_aarch64_sve_fcmpgt : AdvSIMD_SVE_Compare_Intrinsic;
  1668. def int_aarch64_sve_fcmpne : AdvSIMD_SVE_Compare_Intrinsic;
  1669. def int_aarch64_sve_fcmpuo : AdvSIMD_SVE_Compare_Intrinsic;
  1670. def int_aarch64_sve_fcvtzs_i32f16 : Builtin_SVCVT<llvm_nxv4i32_ty, llvm_nxv4i1_ty, llvm_nxv8f16_ty>;
  1671. def int_aarch64_sve_fcvtzs_i32f64 : Builtin_SVCVT<llvm_nxv4i32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1672. def int_aarch64_sve_fcvtzs_i64f16 : Builtin_SVCVT<llvm_nxv2i64_ty, llvm_nxv2i1_ty, llvm_nxv8f16_ty>;
  1673. def int_aarch64_sve_fcvtzs_i64f32 : Builtin_SVCVT<llvm_nxv2i64_ty, llvm_nxv2i1_ty, llvm_nxv4f32_ty>;
  1674. def int_aarch64_sve_fcvt_bf16f32 : Builtin_SVCVT<llvm_nxv8bf16_ty, llvm_nxv8i1_ty, llvm_nxv4f32_ty>;
  1675. def int_aarch64_sve_fcvtnt_bf16f32 : Builtin_SVCVT<llvm_nxv8bf16_ty, llvm_nxv8i1_ty, llvm_nxv4f32_ty>;
  1676. def int_aarch64_sve_fcvtzu_i32f16 : Builtin_SVCVT<llvm_nxv4i32_ty, llvm_nxv4i1_ty, llvm_nxv8f16_ty>;
  1677. def int_aarch64_sve_fcvtzu_i32f64 : Builtin_SVCVT<llvm_nxv4i32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1678. def int_aarch64_sve_fcvtzu_i64f16 : Builtin_SVCVT<llvm_nxv2i64_ty, llvm_nxv2i1_ty, llvm_nxv8f16_ty>;
  1679. def int_aarch64_sve_fcvtzu_i64f32 : Builtin_SVCVT<llvm_nxv2i64_ty, llvm_nxv2i1_ty, llvm_nxv4f32_ty>;
  1680. def int_aarch64_sve_fcvt_f16f32 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv4i1_ty, llvm_nxv4f32_ty>;
  1681. def int_aarch64_sve_fcvt_f16f64 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1682. def int_aarch64_sve_fcvt_f32f64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1683. def int_aarch64_sve_fcvt_f32f16 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv4i1_ty, llvm_nxv8f16_ty>;
  1684. def int_aarch64_sve_fcvt_f64f16 : Builtin_SVCVT<llvm_nxv2f64_ty, llvm_nxv2i1_ty, llvm_nxv8f16_ty>;
  1685. def int_aarch64_sve_fcvt_f64f32 : Builtin_SVCVT<llvm_nxv2f64_ty, llvm_nxv2i1_ty, llvm_nxv4f32_ty>;
  1686. def int_aarch64_sve_fcvtlt_f32f16 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv4i1_ty, llvm_nxv8f16_ty>;
  1687. def int_aarch64_sve_fcvtlt_f64f32 : Builtin_SVCVT<llvm_nxv2f64_ty, llvm_nxv2i1_ty, llvm_nxv4f32_ty>;
  1688. def int_aarch64_sve_fcvtnt_f16f32 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv4i1_ty, llvm_nxv4f32_ty>;
  1689. def int_aarch64_sve_fcvtnt_f32f64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1690. def int_aarch64_sve_fcvtx_f32f64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1691. def int_aarch64_sve_fcvtxnt_f32f64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2f64_ty>;
  1692. def int_aarch64_sve_scvtf_f16i32 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv4i1_ty, llvm_nxv4i32_ty>;
  1693. def int_aarch64_sve_scvtf_f16i64 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv2i1_ty, llvm_nxv2i64_ty>;
  1694. def int_aarch64_sve_scvtf_f32i64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2i64_ty>;
  1695. def int_aarch64_sve_scvtf_f64i32 : Builtin_SVCVT<llvm_nxv2f64_ty, llvm_nxv2i1_ty, llvm_nxv4i32_ty>;
  1696. def int_aarch64_sve_ucvtf_f16i32 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv4i1_ty, llvm_nxv4i32_ty>;
  1697. def int_aarch64_sve_ucvtf_f16i64 : Builtin_SVCVT<llvm_nxv8f16_ty, llvm_nxv2i1_ty, llvm_nxv2i64_ty>;
  1698. def int_aarch64_sve_ucvtf_f32i64 : Builtin_SVCVT<llvm_nxv4f32_ty, llvm_nxv2i1_ty, llvm_nxv2i64_ty>;
  1699. def int_aarch64_sve_ucvtf_f64i32 : Builtin_SVCVT<llvm_nxv2f64_ty, llvm_nxv2i1_ty, llvm_nxv4i32_ty>;
  1700. //
  1701. // Predicate creation
  1702. //
  1703. def int_aarch64_sve_ptrue : AdvSIMD_SVE_PTRUE_Intrinsic;
  1704. //
  1705. // Predicate operations
  1706. //
  1707. def int_aarch64_sve_and_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1708. def int_aarch64_sve_bic_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1709. def int_aarch64_sve_brka : AdvSIMD_Merged1VectorArg_Intrinsic;
  1710. def int_aarch64_sve_brka_z : AdvSIMD_Pred1VectorArg_Intrinsic;
  1711. def int_aarch64_sve_brkb : AdvSIMD_Merged1VectorArg_Intrinsic;
  1712. def int_aarch64_sve_brkb_z : AdvSIMD_Pred1VectorArg_Intrinsic;
  1713. def int_aarch64_sve_brkn_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1714. def int_aarch64_sve_brkpa_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1715. def int_aarch64_sve_brkpb_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1716. def int_aarch64_sve_eor_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1717. def int_aarch64_sve_nand_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1718. def int_aarch64_sve_nor_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1719. def int_aarch64_sve_orn_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1720. def int_aarch64_sve_orr_z : AdvSIMD_Pred2VectorArg_Intrinsic;
  1721. def int_aarch64_sve_pfirst : AdvSIMD_Pred1VectorArg_Intrinsic;
  1722. def int_aarch64_sve_pnext : AdvSIMD_Pred1VectorArg_Intrinsic;
  1723. def int_aarch64_sve_punpkhi : AdvSIMD_SVE_PUNPKHI_Intrinsic;
  1724. def int_aarch64_sve_punpklo : AdvSIMD_SVE_PUNPKHI_Intrinsic;
  1725. //
  1726. // Testing predicates
  1727. //
  1728. def int_aarch64_sve_ptest_any : AdvSIMD_SVE_PTEST_Intrinsic;
  1729. def int_aarch64_sve_ptest_first : AdvSIMD_SVE_PTEST_Intrinsic;
  1730. def int_aarch64_sve_ptest_last : AdvSIMD_SVE_PTEST_Intrinsic;
  1731. //
  1732. // Reinterpreting data
  1733. //
  1734. def int_aarch64_sve_convert_from_svbool : DefaultAttrsIntrinsic<[llvm_anyvector_ty],
  1735. [llvm_nxv16i1_ty],
  1736. [IntrNoMem]>;
  1737. def int_aarch64_sve_convert_to_svbool : DefaultAttrsIntrinsic<[llvm_nxv16i1_ty],
  1738. [llvm_anyvector_ty],
  1739. [IntrNoMem]>;
  1740. //
  1741. // Gather loads: scalar base + vector offsets
  1742. //
  1743. // 64 bit unscaled offsets
  1744. def int_aarch64_sve_ld1_gather : AdvSIMD_GatherLoad_SV_64b_Offsets_Intrinsic;
  1745. // 64 bit scaled offsets
  1746. def int_aarch64_sve_ld1_gather_index : AdvSIMD_GatherLoad_SV_64b_Offsets_Intrinsic;
  1747. // 32 bit unscaled offsets, sign (sxtw) or zero (zxtw) extended to 64 bits
  1748. def int_aarch64_sve_ld1_gather_sxtw : AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic;
  1749. def int_aarch64_sve_ld1_gather_uxtw : AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic;
  1750. // 32 bit scaled offsets, sign (sxtw) or zero (zxtw) extended to 64 bits
  1751. def int_aarch64_sve_ld1_gather_sxtw_index : AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic;
  1752. def int_aarch64_sve_ld1_gather_uxtw_index : AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic;
  1753. //
  1754. // Gather loads: vector base + scalar offset
  1755. //
  1756. def int_aarch64_sve_ld1_gather_scalar_offset : AdvSIMD_GatherLoad_VS_Intrinsic;
  1757. //
  1758. // First-faulting gather loads: scalar base + vector offsets
  1759. //
  1760. // 64 bit unscaled offsets
  1761. def int_aarch64_sve_ldff1_gather : AdvSIMD_GatherLoad_SV_64b_Offsets_WriteFFR_Intrinsic;
  1762. // 64 bit scaled offsets
  1763. def int_aarch64_sve_ldff1_gather_index : AdvSIMD_GatherLoad_SV_64b_Offsets_WriteFFR_Intrinsic;
  1764. // 32 bit unscaled offsets, sign (sxtw) or zero (uxtw) extended to 64 bits
  1765. def int_aarch64_sve_ldff1_gather_sxtw : AdvSIMD_GatherLoad_SV_32b_Offsets_WriteFFR_Intrinsic;
  1766. def int_aarch64_sve_ldff1_gather_uxtw : AdvSIMD_GatherLoad_SV_32b_Offsets_WriteFFR_Intrinsic;
  1767. // 32 bit scaled offsets, sign (sxtw) or zero (uxtw) extended to 64 bits
  1768. def int_aarch64_sve_ldff1_gather_sxtw_index : AdvSIMD_GatherLoad_SV_32b_Offsets_WriteFFR_Intrinsic;
  1769. def int_aarch64_sve_ldff1_gather_uxtw_index : AdvSIMD_GatherLoad_SV_32b_Offsets_WriteFFR_Intrinsic;
  1770. //
  1771. // First-faulting gather loads: vector base + scalar offset
  1772. //
  1773. def int_aarch64_sve_ldff1_gather_scalar_offset : AdvSIMD_GatherLoad_VS_WriteFFR_Intrinsic;
  1774. //
  1775. // Non-temporal gather loads: scalar base + vector offsets
  1776. //
  1777. // 64 bit unscaled offsets
  1778. def int_aarch64_sve_ldnt1_gather : AdvSIMD_GatherLoad_SV_64b_Offsets_Intrinsic;
  1779. // 64 bit indices
  1780. def int_aarch64_sve_ldnt1_gather_index : AdvSIMD_GatherLoad_SV_64b_Offsets_Intrinsic;
  1781. // 32 bit unscaled offsets, zero (zxtw) extended to 64 bits
  1782. def int_aarch64_sve_ldnt1_gather_uxtw : AdvSIMD_GatherLoad_SV_32b_Offsets_Intrinsic;
  1783. //
  1784. // Non-temporal gather loads: vector base + scalar offset
  1785. //
  1786. def int_aarch64_sve_ldnt1_gather_scalar_offset : AdvSIMD_GatherLoad_VS_Intrinsic;
  1787. //
  1788. // Scatter stores: scalar base + vector offsets
  1789. //
  1790. // 64 bit unscaled offsets
  1791. def int_aarch64_sve_st1_scatter : AdvSIMD_ScatterStore_SV_64b_Offsets_Intrinsic;
  1792. // 64 bit scaled offsets
  1793. def int_aarch64_sve_st1_scatter_index
  1794. : AdvSIMD_ScatterStore_SV_64b_Offsets_Intrinsic;
  1795. // 32 bit unscaled offsets, sign (sxtw) or zero (zxtw) extended to 64 bits
  1796. def int_aarch64_sve_st1_scatter_sxtw
  1797. : AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic;
  1798. def int_aarch64_sve_st1_scatter_uxtw
  1799. : AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic;
  1800. // 32 bit scaled offsets, sign (sxtw) or zero (zxtw) extended to 64 bits
  1801. def int_aarch64_sve_st1_scatter_sxtw_index
  1802. : AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic;
  1803. def int_aarch64_sve_st1_scatter_uxtw_index
  1804. : AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic;
  1805. //
  1806. // Scatter stores: vector base + scalar offset
  1807. //
  1808. def int_aarch64_sve_st1_scatter_scalar_offset : AdvSIMD_ScatterStore_VS_Intrinsic;
  1809. //
  1810. // Non-temporal scatter stores: scalar base + vector offsets
  1811. //
  1812. // 64 bit unscaled offsets
  1813. def int_aarch64_sve_stnt1_scatter : AdvSIMD_ScatterStore_SV_64b_Offsets_Intrinsic;
  1814. // 64 bit indices
  1815. def int_aarch64_sve_stnt1_scatter_index
  1816. : AdvSIMD_ScatterStore_SV_64b_Offsets_Intrinsic;
  1817. // 32 bit unscaled offsets, zero (zxtw) extended to 64 bits
  1818. def int_aarch64_sve_stnt1_scatter_uxtw : AdvSIMD_ScatterStore_SV_32b_Offsets_Intrinsic;
  1819. //
  1820. // Non-temporal scatter stores: vector base + scalar offset
  1821. //
  1822. def int_aarch64_sve_stnt1_scatter_scalar_offset : AdvSIMD_ScatterStore_VS_Intrinsic;
  1823. //
  1824. // SVE2 - Uniform DSP operations
  1825. //
  1826. def int_aarch64_sve_saba : AdvSIMD_3VectorArg_Intrinsic;
  1827. def int_aarch64_sve_shadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1828. def int_aarch64_sve_shsub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1829. def int_aarch64_sve_shsubr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1830. def int_aarch64_sve_sli : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1831. def int_aarch64_sve_sqabs : AdvSIMD_Merged1VectorArg_Intrinsic;
  1832. def int_aarch64_sve_sqadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1833. def int_aarch64_sve_sqdmulh : AdvSIMD_2VectorArg_Intrinsic;
  1834. def int_aarch64_sve_sqdmulh_lane : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1835. def int_aarch64_sve_sqneg : AdvSIMD_Merged1VectorArg_Intrinsic;
  1836. def int_aarch64_sve_sqrdmlah : AdvSIMD_3VectorArg_Intrinsic;
  1837. def int_aarch64_sve_sqrdmlah_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1838. def int_aarch64_sve_sqrdmlsh : AdvSIMD_3VectorArg_Intrinsic;
  1839. def int_aarch64_sve_sqrdmlsh_lane : AdvSIMD_3VectorArgIndexed_Intrinsic;
  1840. def int_aarch64_sve_sqrdmulh : AdvSIMD_2VectorArg_Intrinsic;
  1841. def int_aarch64_sve_sqrdmulh_lane : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1842. def int_aarch64_sve_sqrshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1843. def int_aarch64_sve_sqshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1844. def int_aarch64_sve_sqshlu : AdvSIMD_SVE_ShiftByImm_Intrinsic;
  1845. def int_aarch64_sve_sqsub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1846. def int_aarch64_sve_sqsubr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1847. def int_aarch64_sve_srhadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1848. def int_aarch64_sve_sri : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1849. def int_aarch64_sve_srshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1850. def int_aarch64_sve_srshr : AdvSIMD_SVE_ShiftByImm_Intrinsic;
  1851. def int_aarch64_sve_srsra : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1852. def int_aarch64_sve_ssra : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1853. def int_aarch64_sve_suqadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1854. def int_aarch64_sve_uaba : AdvSIMD_3VectorArg_Intrinsic;
  1855. def int_aarch64_sve_uhadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1856. def int_aarch64_sve_uhsub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1857. def int_aarch64_sve_uhsubr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1858. def int_aarch64_sve_uqadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1859. def int_aarch64_sve_uqrshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1860. def int_aarch64_sve_uqshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1861. def int_aarch64_sve_uqsub : AdvSIMD_Pred2VectorArg_Intrinsic;
  1862. def int_aarch64_sve_uqsubr : AdvSIMD_Pred2VectorArg_Intrinsic;
  1863. def int_aarch64_sve_urecpe : AdvSIMD_Merged1VectorArg_Intrinsic;
  1864. def int_aarch64_sve_urhadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1865. def int_aarch64_sve_urshl : AdvSIMD_Pred2VectorArg_Intrinsic;
  1866. def int_aarch64_sve_urshr : AdvSIMD_SVE_ShiftByImm_Intrinsic;
  1867. def int_aarch64_sve_ursqrte : AdvSIMD_Merged1VectorArg_Intrinsic;
  1868. def int_aarch64_sve_ursra : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1869. def int_aarch64_sve_usqadd : AdvSIMD_Pred2VectorArg_Intrinsic;
  1870. def int_aarch64_sve_usra : AdvSIMD_2VectorArgIndexed_Intrinsic;
  1871. //
  1872. // SVE2 - Widening DSP operations
  1873. //
  1874. def int_aarch64_sve_sabalb : SVE2_3VectorArg_Long_Intrinsic;
  1875. def int_aarch64_sve_sabalt : SVE2_3VectorArg_Long_Intrinsic;
  1876. def int_aarch64_sve_sabdlb : SVE2_2VectorArg_Long_Intrinsic;
  1877. def int_aarch64_sve_sabdlt : SVE2_2VectorArg_Long_Intrinsic;
  1878. def int_aarch64_sve_saddlb : SVE2_2VectorArg_Long_Intrinsic;
  1879. def int_aarch64_sve_saddlt : SVE2_2VectorArg_Long_Intrinsic;
  1880. def int_aarch64_sve_saddwb : SVE2_2VectorArg_Wide_Intrinsic;
  1881. def int_aarch64_sve_saddwt : SVE2_2VectorArg_Wide_Intrinsic;
  1882. def int_aarch64_sve_sshllb : SVE2_1VectorArg_Long_Intrinsic;
  1883. def int_aarch64_sve_sshllt : SVE2_1VectorArg_Long_Intrinsic;
  1884. def int_aarch64_sve_ssublb : SVE2_2VectorArg_Long_Intrinsic;
  1885. def int_aarch64_sve_ssublt : SVE2_2VectorArg_Long_Intrinsic;
  1886. def int_aarch64_sve_ssubwb : SVE2_2VectorArg_Wide_Intrinsic;
  1887. def int_aarch64_sve_ssubwt : SVE2_2VectorArg_Wide_Intrinsic;
  1888. def int_aarch64_sve_uabalb : SVE2_3VectorArg_Long_Intrinsic;
  1889. def int_aarch64_sve_uabalt : SVE2_3VectorArg_Long_Intrinsic;
  1890. def int_aarch64_sve_uabdlb : SVE2_2VectorArg_Long_Intrinsic;
  1891. def int_aarch64_sve_uabdlt : SVE2_2VectorArg_Long_Intrinsic;
  1892. def int_aarch64_sve_uaddlb : SVE2_2VectorArg_Long_Intrinsic;
  1893. def int_aarch64_sve_uaddlt : SVE2_2VectorArg_Long_Intrinsic;
  1894. def int_aarch64_sve_uaddwb : SVE2_2VectorArg_Wide_Intrinsic;
  1895. def int_aarch64_sve_uaddwt : SVE2_2VectorArg_Wide_Intrinsic;
  1896. def int_aarch64_sve_ushllb : SVE2_1VectorArg_Long_Intrinsic;
  1897. def int_aarch64_sve_ushllt : SVE2_1VectorArg_Long_Intrinsic;
  1898. def int_aarch64_sve_usublb : SVE2_2VectorArg_Long_Intrinsic;
  1899. def int_aarch64_sve_usublt : SVE2_2VectorArg_Long_Intrinsic;
  1900. def int_aarch64_sve_usubwb : SVE2_2VectorArg_Wide_Intrinsic;
  1901. def int_aarch64_sve_usubwt : SVE2_2VectorArg_Wide_Intrinsic;
  1902. //
  1903. // SVE2 - Non-widening pairwise arithmetic
  1904. //
  1905. def int_aarch64_sve_addp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1906. def int_aarch64_sve_faddp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1907. def int_aarch64_sve_fmaxp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1908. def int_aarch64_sve_fmaxnmp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1909. def int_aarch64_sve_fminp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1910. def int_aarch64_sve_fminnmp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1911. def int_aarch64_sve_smaxp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1912. def int_aarch64_sve_sminp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1913. def int_aarch64_sve_umaxp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1914. def int_aarch64_sve_uminp : AdvSIMD_Pred2VectorArg_Intrinsic;
  1915. //
  1916. // SVE2 - Widening pairwise arithmetic
  1917. //
  1918. def int_aarch64_sve_sadalp : SVE2_2VectorArg_Pred_Long_Intrinsic;
  1919. def int_aarch64_sve_uadalp : SVE2_2VectorArg_Pred_Long_Intrinsic;
  1920. //
  1921. // SVE2 - Uniform complex integer arithmetic
  1922. //
  1923. def int_aarch64_sve_cadd_x : AdvSIMD_SVE2_CADD_Intrinsic;
  1924. def int_aarch64_sve_sqcadd_x : AdvSIMD_SVE2_CADD_Intrinsic;
  1925. def int_aarch64_sve_cmla_x : AdvSIMD_SVE2_CMLA_Intrinsic;
  1926. def int_aarch64_sve_cmla_lane_x : AdvSIMD_SVE_CMLA_LANE_Intrinsic;
  1927. def int_aarch64_sve_sqrdcmlah_x : AdvSIMD_SVE2_CMLA_Intrinsic;
  1928. def int_aarch64_sve_sqrdcmlah_lane_x : AdvSIMD_SVE_CMLA_LANE_Intrinsic;
  1929. //
  1930. // SVE2 - Widening complex integer arithmetic
  1931. //
  1932. def int_aarch64_sve_saddlbt : SVE2_2VectorArg_Long_Intrinsic;
  1933. def int_aarch64_sve_ssublbt : SVE2_2VectorArg_Long_Intrinsic;
  1934. def int_aarch64_sve_ssubltb : SVE2_2VectorArg_Long_Intrinsic;
  1935. //
  1936. // SVE2 - Widening complex integer dot product
  1937. //
  1938. def int_aarch64_sve_cdot : AdvSIMD_SVE_DOT_Indexed_Intrinsic;
  1939. def int_aarch64_sve_cdot_lane : AdvSIMD_SVE_CDOT_LANE_Intrinsic;
  1940. //
  1941. // SVE2 - Floating-point widening multiply-accumulate
  1942. //
  1943. def int_aarch64_sve_fmlalb : SVE2_3VectorArg_Long_Intrinsic;
  1944. def int_aarch64_sve_fmlalb_lane : SVE2_3VectorArgIndexed_Long_Intrinsic;
  1945. def int_aarch64_sve_fmlalt : SVE2_3VectorArg_Long_Intrinsic;
  1946. def int_aarch64_sve_fmlalt_lane : SVE2_3VectorArgIndexed_Long_Intrinsic;
  1947. def int_aarch64_sve_fmlslb : SVE2_3VectorArg_Long_Intrinsic;
  1948. def int_aarch64_sve_fmlslb_lane : SVE2_3VectorArgIndexed_Long_Intrinsic;
  1949. def int_aarch64_sve_fmlslt : SVE2_3VectorArg_Long_Intrinsic;
  1950. def int_aarch64_sve_fmlslt_lane : SVE2_3VectorArgIndexed_Long_Intrinsic;
  1951. //
  1952. // SVE2 - Floating-point integer binary logarithm
  1953. //
  1954. def int_aarch64_sve_flogb : AdvSIMD_SVE_LOGB_Intrinsic;
  1955. //
  1956. // SVE2 - Vector histogram count
  1957. //
  1958. def int_aarch64_sve_histcnt : AdvSIMD_Pred2VectorArg_Intrinsic;
  1959. def int_aarch64_sve_histseg : AdvSIMD_2VectorArg_Intrinsic;
  1960. //
  1961. // SVE2 - Character match
  1962. //
  1963. def int_aarch64_sve_match : AdvSIMD_SVE_Compare_Intrinsic;
  1964. def int_aarch64_sve_nmatch : AdvSIMD_SVE_Compare_Intrinsic;
  1965. //
  1966. // SVE2 - Unary narrowing operations
  1967. //
  1968. def int_aarch64_sve_sqxtnb : SVE2_1VectorArg_Narrowing_Intrinsic;
  1969. def int_aarch64_sve_sqxtnt : SVE2_Merged1VectorArg_Narrowing_Intrinsic;
  1970. def int_aarch64_sve_sqxtunb : SVE2_1VectorArg_Narrowing_Intrinsic;
  1971. def int_aarch64_sve_sqxtunt : SVE2_Merged1VectorArg_Narrowing_Intrinsic;
  1972. def int_aarch64_sve_uqxtnb : SVE2_1VectorArg_Narrowing_Intrinsic;
  1973. def int_aarch64_sve_uqxtnt : SVE2_Merged1VectorArg_Narrowing_Intrinsic;
  1974. //
  1975. // SVE2 - Binary narrowing DSP operations
  1976. //
  1977. def int_aarch64_sve_addhnb : SVE2_2VectorArg_Narrowing_Intrinsic;
  1978. def int_aarch64_sve_addhnt : SVE2_Merged2VectorArg_Narrowing_Intrinsic;
  1979. def int_aarch64_sve_raddhnb : SVE2_2VectorArg_Narrowing_Intrinsic;
  1980. def int_aarch64_sve_raddhnt : SVE2_Merged2VectorArg_Narrowing_Intrinsic;
  1981. def int_aarch64_sve_subhnb : SVE2_2VectorArg_Narrowing_Intrinsic;
  1982. def int_aarch64_sve_subhnt : SVE2_Merged2VectorArg_Narrowing_Intrinsic;
  1983. def int_aarch64_sve_rsubhnb : SVE2_2VectorArg_Narrowing_Intrinsic;
  1984. def int_aarch64_sve_rsubhnt : SVE2_Merged2VectorArg_Narrowing_Intrinsic;
  1985. // Narrowing shift right
  1986. def int_aarch64_sve_shrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1987. def int_aarch64_sve_shrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  1988. def int_aarch64_sve_rshrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1989. def int_aarch64_sve_rshrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  1990. // Saturating shift right - signed input/output
  1991. def int_aarch64_sve_sqshrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1992. def int_aarch64_sve_sqshrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  1993. def int_aarch64_sve_sqrshrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1994. def int_aarch64_sve_sqrshrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  1995. // Saturating shift right - unsigned input/output
  1996. def int_aarch64_sve_uqshrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1997. def int_aarch64_sve_uqshrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  1998. def int_aarch64_sve_uqrshrnb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  1999. def int_aarch64_sve_uqrshrnt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  2000. // Saturating shift right - signed input, unsigned output
  2001. def int_aarch64_sve_sqshrunb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  2002. def int_aarch64_sve_sqshrunt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  2003. def int_aarch64_sve_sqrshrunb : SVE2_1VectorArg_Imm_Narrowing_Intrinsic;
  2004. def int_aarch64_sve_sqrshrunt : SVE2_2VectorArg_Imm_Narrowing_Intrinsic;
  2005. // SVE2 MLA LANE.
  2006. def int_aarch64_sve_smlalb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2007. def int_aarch64_sve_smlalt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2008. def int_aarch64_sve_umlalb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2009. def int_aarch64_sve_umlalt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2010. def int_aarch64_sve_smlslb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2011. def int_aarch64_sve_smlslt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2012. def int_aarch64_sve_umlslb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2013. def int_aarch64_sve_umlslt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2014. def int_aarch64_sve_smullb_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2015. def int_aarch64_sve_smullt_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2016. def int_aarch64_sve_umullb_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2017. def int_aarch64_sve_umullt_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2018. def int_aarch64_sve_sqdmlalb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2019. def int_aarch64_sve_sqdmlalt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2020. def int_aarch64_sve_sqdmlslb_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2021. def int_aarch64_sve_sqdmlslt_lane : SVE2_3VectorArg_Indexed_Intrinsic;
  2022. def int_aarch64_sve_sqdmullb_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2023. def int_aarch64_sve_sqdmullt_lane : SVE2_2VectorArgIndexed_Long_Intrinsic;
  2024. // SVE2 MLA Unpredicated.
  2025. def int_aarch64_sve_smlalb : SVE2_3VectorArg_Long_Intrinsic;
  2026. def int_aarch64_sve_smlalt : SVE2_3VectorArg_Long_Intrinsic;
  2027. def int_aarch64_sve_umlalb : SVE2_3VectorArg_Long_Intrinsic;
  2028. def int_aarch64_sve_umlalt : SVE2_3VectorArg_Long_Intrinsic;
  2029. def int_aarch64_sve_smlslb : SVE2_3VectorArg_Long_Intrinsic;
  2030. def int_aarch64_sve_smlslt : SVE2_3VectorArg_Long_Intrinsic;
  2031. def int_aarch64_sve_umlslb : SVE2_3VectorArg_Long_Intrinsic;
  2032. def int_aarch64_sve_umlslt : SVE2_3VectorArg_Long_Intrinsic;
  2033. def int_aarch64_sve_smullb : SVE2_2VectorArg_Long_Intrinsic;
  2034. def int_aarch64_sve_smullt : SVE2_2VectorArg_Long_Intrinsic;
  2035. def int_aarch64_sve_umullb : SVE2_2VectorArg_Long_Intrinsic;
  2036. def int_aarch64_sve_umullt : SVE2_2VectorArg_Long_Intrinsic;
  2037. def int_aarch64_sve_sqdmlalb : SVE2_3VectorArg_Long_Intrinsic;
  2038. def int_aarch64_sve_sqdmlalt : SVE2_3VectorArg_Long_Intrinsic;
  2039. def int_aarch64_sve_sqdmlslb : SVE2_3VectorArg_Long_Intrinsic;
  2040. def int_aarch64_sve_sqdmlslt : SVE2_3VectorArg_Long_Intrinsic;
  2041. def int_aarch64_sve_sqdmullb : SVE2_2VectorArg_Long_Intrinsic;
  2042. def int_aarch64_sve_sqdmullt : SVE2_2VectorArg_Long_Intrinsic;
  2043. def int_aarch64_sve_sqdmlalbt : SVE2_3VectorArg_Long_Intrinsic;
  2044. def int_aarch64_sve_sqdmlslbt : SVE2_3VectorArg_Long_Intrinsic;
  2045. // SVE2 ADDSUB Long Unpredicated.
  2046. def int_aarch64_sve_adclb : AdvSIMD_3VectorArg_Intrinsic;
  2047. def int_aarch64_sve_adclt : AdvSIMD_3VectorArg_Intrinsic;
  2048. def int_aarch64_sve_sbclb : AdvSIMD_3VectorArg_Intrinsic;
  2049. def int_aarch64_sve_sbclt : AdvSIMD_3VectorArg_Intrinsic;
  2050. //
  2051. // SVE2 - Polynomial arithmetic
  2052. //
  2053. def int_aarch64_sve_eorbt : AdvSIMD_3VectorArg_Intrinsic;
  2054. def int_aarch64_sve_eortb : AdvSIMD_3VectorArg_Intrinsic;
  2055. def int_aarch64_sve_pmullb_pair : AdvSIMD_2VectorArg_Intrinsic;
  2056. def int_aarch64_sve_pmullt_pair : AdvSIMD_2VectorArg_Intrinsic;
  2057. //
  2058. // SVE2 bitwise ternary operations.
  2059. //
  2060. def int_aarch64_sve_eor3 : AdvSIMD_3VectorArg_Intrinsic;
  2061. def int_aarch64_sve_bcax : AdvSIMD_3VectorArg_Intrinsic;
  2062. def int_aarch64_sve_bsl : AdvSIMD_3VectorArg_Intrinsic;
  2063. def int_aarch64_sve_bsl1n : AdvSIMD_3VectorArg_Intrinsic;
  2064. def int_aarch64_sve_bsl2n : AdvSIMD_3VectorArg_Intrinsic;
  2065. def int_aarch64_sve_nbsl : AdvSIMD_3VectorArg_Intrinsic;
  2066. def int_aarch64_sve_xar : AdvSIMD_2VectorArgIndexed_Intrinsic;
  2067. //
  2068. // SVE2 - Optional AES, SHA-3 and SM4
  2069. //
  2070. def int_aarch64_sve_aesd : GCCBuiltin<"__builtin_sve_svaesd_u8">,
  2071. DefaultAttrsIntrinsic<[llvm_nxv16i8_ty],
  2072. [llvm_nxv16i8_ty, llvm_nxv16i8_ty],
  2073. [IntrNoMem]>;
  2074. def int_aarch64_sve_aesimc : GCCBuiltin<"__builtin_sve_svaesimc_u8">,
  2075. DefaultAttrsIntrinsic<[llvm_nxv16i8_ty],
  2076. [llvm_nxv16i8_ty],
  2077. [IntrNoMem]>;
  2078. def int_aarch64_sve_aese : GCCBuiltin<"__builtin_sve_svaese_u8">,
  2079. DefaultAttrsIntrinsic<[llvm_nxv16i8_ty],
  2080. [llvm_nxv16i8_ty, llvm_nxv16i8_ty],
  2081. [IntrNoMem]>;
  2082. def int_aarch64_sve_aesmc : GCCBuiltin<"__builtin_sve_svaesmc_u8">,
  2083. DefaultAttrsIntrinsic<[llvm_nxv16i8_ty],
  2084. [llvm_nxv16i8_ty],
  2085. [IntrNoMem]>;
  2086. def int_aarch64_sve_rax1 : GCCBuiltin<"__builtin_sve_svrax1_u64">,
  2087. DefaultAttrsIntrinsic<[llvm_nxv2i64_ty],
  2088. [llvm_nxv2i64_ty, llvm_nxv2i64_ty],
  2089. [IntrNoMem]>;
  2090. def int_aarch64_sve_sm4e : GCCBuiltin<"__builtin_sve_svsm4e_u32">,
  2091. DefaultAttrsIntrinsic<[llvm_nxv4i32_ty],
  2092. [llvm_nxv4i32_ty, llvm_nxv4i32_ty],
  2093. [IntrNoMem]>;
  2094. def int_aarch64_sve_sm4ekey : GCCBuiltin<"__builtin_sve_svsm4ekey_u32">,
  2095. DefaultAttrsIntrinsic<[llvm_nxv4i32_ty],
  2096. [llvm_nxv4i32_ty, llvm_nxv4i32_ty],
  2097. [IntrNoMem]>;
  2098. //
  2099. // SVE2 - Extended table lookup/permute
  2100. //
  2101. def int_aarch64_sve_tbl2 : AdvSIMD_SVE2_TBX_Intrinsic;
  2102. def int_aarch64_sve_tbx : AdvSIMD_SVE2_TBX_Intrinsic;
  2103. //
  2104. // SVE2 - Optional bit permutation
  2105. //
  2106. def int_aarch64_sve_bdep_x : AdvSIMD_2VectorArg_Intrinsic;
  2107. def int_aarch64_sve_bext_x : AdvSIMD_2VectorArg_Intrinsic;
  2108. def int_aarch64_sve_bgrp_x : AdvSIMD_2VectorArg_Intrinsic;
  2109. //
  2110. // SVE ACLE: 7.3. INT8 matrix multiply extensions
  2111. //
  2112. def int_aarch64_sve_ummla : SVE_MatMul_Intrinsic;
  2113. def int_aarch64_sve_smmla : SVE_MatMul_Intrinsic;
  2114. def int_aarch64_sve_usmmla : SVE_MatMul_Intrinsic;
  2115. def int_aarch64_sve_usdot : AdvSIMD_SVE_DOT_Intrinsic;
  2116. def int_aarch64_sve_usdot_lane : AdvSIMD_SVE_DOT_Indexed_Intrinsic;
  2117. def int_aarch64_sve_sudot_lane : AdvSIMD_SVE_DOT_Indexed_Intrinsic;
  2118. //
  2119. // SVE ACLE: 7.4/5. FP64/FP32 matrix multiply extensions
  2120. //
  2121. def int_aarch64_sve_fmmla : AdvSIMD_3VectorArg_Intrinsic;
  2122. //
  2123. // SVE ACLE: 7.2. BFloat16 extensions
  2124. //
  2125. def int_aarch64_sve_bfdot : SVE_4Vec_BF16;
  2126. def int_aarch64_sve_bfmlalb : SVE_4Vec_BF16;
  2127. def int_aarch64_sve_bfmlalt : SVE_4Vec_BF16;
  2128. def int_aarch64_sve_bfmmla : SVE_4Vec_BF16;
  2129. def int_aarch64_sve_bfdot_lane : SVE_4Vec_BF16_Indexed;
  2130. def int_aarch64_sve_bfmlalb_lane : SVE_4Vec_BF16_Indexed;
  2131. def int_aarch64_sve_bfmlalt_lane : SVE_4Vec_BF16_Indexed;
  2132. }
  2133. //
  2134. // SVE2 - Contiguous conflict detection
  2135. //
  2136. def int_aarch64_sve_whilerw_b : SVE2_CONFLICT_DETECT_Intrinsic;
  2137. def int_aarch64_sve_whilerw_h : SVE2_CONFLICT_DETECT_Intrinsic;
  2138. def int_aarch64_sve_whilerw_s : SVE2_CONFLICT_DETECT_Intrinsic;
  2139. def int_aarch64_sve_whilerw_d : SVE2_CONFLICT_DETECT_Intrinsic;
  2140. def int_aarch64_sve_whilewr_b : SVE2_CONFLICT_DETECT_Intrinsic;
  2141. def int_aarch64_sve_whilewr_h : SVE2_CONFLICT_DETECT_Intrinsic;
  2142. def int_aarch64_sve_whilewr_s : SVE2_CONFLICT_DETECT_Intrinsic;
  2143. def int_aarch64_sve_whilewr_d : SVE2_CONFLICT_DETECT_Intrinsic;