MachineCombinerPattern.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. #pragma once
  2. #ifdef __GNUC__
  3. #pragma GCC diagnostic push
  4. #pragma GCC diagnostic ignored "-Wunused-parameter"
  5. #endif
  6. //===-- llvm/CodeGen/MachineCombinerPattern.h - Instruction pattern supported by
  7. // combiner ------*- C++ -*-===//
  8. //
  9. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  10. // See https://llvm.org/LICENSE.txt for license information.
  11. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  12. //
  13. //===----------------------------------------------------------------------===//
  14. //
  15. // This file defines instruction pattern supported by combiner
  16. //
  17. //===----------------------------------------------------------------------===//
  18. #ifndef LLVM_CODEGEN_MACHINECOMBINERPATTERN_H
  19. #define LLVM_CODEGEN_MACHINECOMBINERPATTERN_H
  20. namespace llvm {
  21. /// These are instruction patterns matched by the machine combiner pass.
  22. enum class MachineCombinerPattern {
  23. // These are commutative variants for reassociating a computation chain. See
  24. // the comments before getMachineCombinerPatterns() in TargetInstrInfo.cpp.
  25. REASSOC_AX_BY,
  26. REASSOC_AX_YB,
  27. REASSOC_XA_BY,
  28. REASSOC_XA_YB,
  29. // These are patterns matched by the PowerPC to reassociate FMA chains.
  30. REASSOC_XY_AMM_BMM,
  31. REASSOC_XMM_AMM_BMM,
  32. // These are patterns matched by the PowerPC to reassociate FMA and FSUB to
  33. // reduce register pressure.
  34. REASSOC_XY_BCA,
  35. REASSOC_XY_BAC,
  36. // These are patterns used to reduce the length of dependence chain.
  37. SUBADD_OP1,
  38. SUBADD_OP2,
  39. // These are multiply-add patterns matched by the AArch64 machine combiner.
  40. MULADDW_OP1,
  41. MULADDW_OP2,
  42. MULSUBW_OP1,
  43. MULSUBW_OP2,
  44. MULADDWI_OP1,
  45. MULSUBWI_OP1,
  46. MULADDX_OP1,
  47. MULADDX_OP2,
  48. MULSUBX_OP1,
  49. MULSUBX_OP2,
  50. MULADDXI_OP1,
  51. MULSUBXI_OP1,
  52. // NEON integers vectors
  53. MULADDv8i8_OP1,
  54. MULADDv8i8_OP2,
  55. MULADDv16i8_OP1,
  56. MULADDv16i8_OP2,
  57. MULADDv4i16_OP1,
  58. MULADDv4i16_OP2,
  59. MULADDv8i16_OP1,
  60. MULADDv8i16_OP2,
  61. MULADDv2i32_OP1,
  62. MULADDv2i32_OP2,
  63. MULADDv4i32_OP1,
  64. MULADDv4i32_OP2,
  65. MULSUBv8i8_OP1,
  66. MULSUBv8i8_OP2,
  67. MULSUBv16i8_OP1,
  68. MULSUBv16i8_OP2,
  69. MULSUBv4i16_OP1,
  70. MULSUBv4i16_OP2,
  71. MULSUBv8i16_OP1,
  72. MULSUBv8i16_OP2,
  73. MULSUBv2i32_OP1,
  74. MULSUBv2i32_OP2,
  75. MULSUBv4i32_OP1,
  76. MULSUBv4i32_OP2,
  77. MULADDv4i16_indexed_OP1,
  78. MULADDv4i16_indexed_OP2,
  79. MULADDv8i16_indexed_OP1,
  80. MULADDv8i16_indexed_OP2,
  81. MULADDv2i32_indexed_OP1,
  82. MULADDv2i32_indexed_OP2,
  83. MULADDv4i32_indexed_OP1,
  84. MULADDv4i32_indexed_OP2,
  85. MULSUBv4i16_indexed_OP1,
  86. MULSUBv4i16_indexed_OP2,
  87. MULSUBv8i16_indexed_OP1,
  88. MULSUBv8i16_indexed_OP2,
  89. MULSUBv2i32_indexed_OP1,
  90. MULSUBv2i32_indexed_OP2,
  91. MULSUBv4i32_indexed_OP1,
  92. MULSUBv4i32_indexed_OP2,
  93. // Floating Point
  94. FMULADDH_OP1,
  95. FMULADDH_OP2,
  96. FMULSUBH_OP1,
  97. FMULSUBH_OP2,
  98. FMULADDS_OP1,
  99. FMULADDS_OP2,
  100. FMULSUBS_OP1,
  101. FMULSUBS_OP2,
  102. FMULADDD_OP1,
  103. FMULADDD_OP2,
  104. FMULSUBD_OP1,
  105. FMULSUBD_OP2,
  106. FNMULSUBH_OP1,
  107. FNMULSUBS_OP1,
  108. FNMULSUBD_OP1,
  109. FMLAv1i32_indexed_OP1,
  110. FMLAv1i32_indexed_OP2,
  111. FMLAv1i64_indexed_OP1,
  112. FMLAv1i64_indexed_OP2,
  113. FMLAv4f16_OP1,
  114. FMLAv4f16_OP2,
  115. FMLAv8f16_OP1,
  116. FMLAv8f16_OP2,
  117. FMLAv2f32_OP2,
  118. FMLAv2f32_OP1,
  119. FMLAv2f64_OP1,
  120. FMLAv2f64_OP2,
  121. FMLAv4i16_indexed_OP1,
  122. FMLAv4i16_indexed_OP2,
  123. FMLAv8i16_indexed_OP1,
  124. FMLAv8i16_indexed_OP2,
  125. FMLAv2i32_indexed_OP1,
  126. FMLAv2i32_indexed_OP2,
  127. FMLAv2i64_indexed_OP1,
  128. FMLAv2i64_indexed_OP2,
  129. FMLAv4f32_OP1,
  130. FMLAv4f32_OP2,
  131. FMLAv4i32_indexed_OP1,
  132. FMLAv4i32_indexed_OP2,
  133. FMLSv1i32_indexed_OP2,
  134. FMLSv1i64_indexed_OP2,
  135. FMLSv4f16_OP1,
  136. FMLSv4f16_OP2,
  137. FMLSv8f16_OP1,
  138. FMLSv8f16_OP2,
  139. FMLSv2f32_OP1,
  140. FMLSv2f32_OP2,
  141. FMLSv2f64_OP1,
  142. FMLSv2f64_OP2,
  143. FMLSv4i16_indexed_OP1,
  144. FMLSv4i16_indexed_OP2,
  145. FMLSv8i16_indexed_OP1,
  146. FMLSv8i16_indexed_OP2,
  147. FMLSv2i32_indexed_OP1,
  148. FMLSv2i32_indexed_OP2,
  149. FMLSv2i64_indexed_OP1,
  150. FMLSv2i64_indexed_OP2,
  151. FMLSv4f32_OP1,
  152. FMLSv4f32_OP2,
  153. FMLSv4i32_indexed_OP1,
  154. FMLSv4i32_indexed_OP2,
  155. FMULv2i32_indexed_OP1,
  156. FMULv2i32_indexed_OP2,
  157. FMULv2i64_indexed_OP1,
  158. FMULv2i64_indexed_OP2,
  159. FMULv4i16_indexed_OP1,
  160. FMULv4i16_indexed_OP2,
  161. FMULv4i32_indexed_OP1,
  162. FMULv4i32_indexed_OP2,
  163. FMULv8i16_indexed_OP1,
  164. FMULv8i16_indexed_OP2,
  165. // RISCV FMADD, FMSUB, FNMSUB patterns
  166. FMADD_AX,
  167. FMADD_XA,
  168. FMSUB,
  169. FNMSUB,
  170. };
  171. } // end namespace llvm
  172. #endif
  173. #ifdef __GNUC__
  174. #pragma GCC diagnostic pop
  175. #endif