habanalabs_accel.h 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note
  2. *
  3. * Copyright 2016-2022 HabanaLabs, Ltd.
  4. * All Rights Reserved.
  5. *
  6. */
  7. #ifndef HABANALABS_H_
  8. #define HABANALABS_H_
  9. #include <linux/types.h>
  10. #include <linux/ioctl.h>
  11. /*
  12. * Defines that are asic-specific but constitutes as ABI between kernel driver
  13. * and userspace
  14. */
  15. #define GOYA_KMD_SRAM_RESERVED_SIZE_FROM_START 0x8000 /* 32KB */
  16. #define GAUDI_DRIVER_SRAM_RESERVED_SIZE_FROM_START 0x80 /* 128 bytes */
  17. /*
  18. * 128 SOBs reserved for collective wait
  19. * 16 SOBs reserved for sync stream
  20. */
  21. #define GAUDI_FIRST_AVAILABLE_W_S_SYNC_OBJECT 144
  22. /*
  23. * 64 monitors reserved for collective wait
  24. * 8 monitors reserved for sync stream
  25. */
  26. #define GAUDI_FIRST_AVAILABLE_W_S_MONITOR 72
  27. /* Max number of elements in timestamps registration buffers */
  28. #define TS_MAX_ELEMENTS_NUM (1 << 20) /* 1MB */
  29. /*
  30. * Goya queue Numbering
  31. *
  32. * The external queues (PCI DMA channels) MUST be before the internal queues
  33. * and each group (PCI DMA channels and internal) must be contiguous inside
  34. * itself but there can be a gap between the two groups (although not
  35. * recommended)
  36. */
  37. enum goya_queue_id {
  38. GOYA_QUEUE_ID_DMA_0 = 0,
  39. GOYA_QUEUE_ID_DMA_1 = 1,
  40. GOYA_QUEUE_ID_DMA_2 = 2,
  41. GOYA_QUEUE_ID_DMA_3 = 3,
  42. GOYA_QUEUE_ID_DMA_4 = 4,
  43. GOYA_QUEUE_ID_CPU_PQ = 5,
  44. GOYA_QUEUE_ID_MME = 6, /* Internal queues start here */
  45. GOYA_QUEUE_ID_TPC0 = 7,
  46. GOYA_QUEUE_ID_TPC1 = 8,
  47. GOYA_QUEUE_ID_TPC2 = 9,
  48. GOYA_QUEUE_ID_TPC3 = 10,
  49. GOYA_QUEUE_ID_TPC4 = 11,
  50. GOYA_QUEUE_ID_TPC5 = 12,
  51. GOYA_QUEUE_ID_TPC6 = 13,
  52. GOYA_QUEUE_ID_TPC7 = 14,
  53. GOYA_QUEUE_ID_SIZE
  54. };
  55. /*
  56. * Gaudi queue Numbering
  57. * External queues (PCI DMA channels) are DMA_0_*, DMA_1_* and DMA_5_*.
  58. * Except one CPU queue, all the rest are internal queues.
  59. */
  60. enum gaudi_queue_id {
  61. GAUDI_QUEUE_ID_DMA_0_0 = 0, /* external */
  62. GAUDI_QUEUE_ID_DMA_0_1 = 1, /* external */
  63. GAUDI_QUEUE_ID_DMA_0_2 = 2, /* external */
  64. GAUDI_QUEUE_ID_DMA_0_3 = 3, /* external */
  65. GAUDI_QUEUE_ID_DMA_1_0 = 4, /* external */
  66. GAUDI_QUEUE_ID_DMA_1_1 = 5, /* external */
  67. GAUDI_QUEUE_ID_DMA_1_2 = 6, /* external */
  68. GAUDI_QUEUE_ID_DMA_1_3 = 7, /* external */
  69. GAUDI_QUEUE_ID_CPU_PQ = 8, /* CPU */
  70. GAUDI_QUEUE_ID_DMA_2_0 = 9, /* internal */
  71. GAUDI_QUEUE_ID_DMA_2_1 = 10, /* internal */
  72. GAUDI_QUEUE_ID_DMA_2_2 = 11, /* internal */
  73. GAUDI_QUEUE_ID_DMA_2_3 = 12, /* internal */
  74. GAUDI_QUEUE_ID_DMA_3_0 = 13, /* internal */
  75. GAUDI_QUEUE_ID_DMA_3_1 = 14, /* internal */
  76. GAUDI_QUEUE_ID_DMA_3_2 = 15, /* internal */
  77. GAUDI_QUEUE_ID_DMA_3_3 = 16, /* internal */
  78. GAUDI_QUEUE_ID_DMA_4_0 = 17, /* internal */
  79. GAUDI_QUEUE_ID_DMA_4_1 = 18, /* internal */
  80. GAUDI_QUEUE_ID_DMA_4_2 = 19, /* internal */
  81. GAUDI_QUEUE_ID_DMA_4_3 = 20, /* internal */
  82. GAUDI_QUEUE_ID_DMA_5_0 = 21, /* internal */
  83. GAUDI_QUEUE_ID_DMA_5_1 = 22, /* internal */
  84. GAUDI_QUEUE_ID_DMA_5_2 = 23, /* internal */
  85. GAUDI_QUEUE_ID_DMA_5_3 = 24, /* internal */
  86. GAUDI_QUEUE_ID_DMA_6_0 = 25, /* internal */
  87. GAUDI_QUEUE_ID_DMA_6_1 = 26, /* internal */
  88. GAUDI_QUEUE_ID_DMA_6_2 = 27, /* internal */
  89. GAUDI_QUEUE_ID_DMA_6_3 = 28, /* internal */
  90. GAUDI_QUEUE_ID_DMA_7_0 = 29, /* internal */
  91. GAUDI_QUEUE_ID_DMA_7_1 = 30, /* internal */
  92. GAUDI_QUEUE_ID_DMA_7_2 = 31, /* internal */
  93. GAUDI_QUEUE_ID_DMA_7_3 = 32, /* internal */
  94. GAUDI_QUEUE_ID_MME_0_0 = 33, /* internal */
  95. GAUDI_QUEUE_ID_MME_0_1 = 34, /* internal */
  96. GAUDI_QUEUE_ID_MME_0_2 = 35, /* internal */
  97. GAUDI_QUEUE_ID_MME_0_3 = 36, /* internal */
  98. GAUDI_QUEUE_ID_MME_1_0 = 37, /* internal */
  99. GAUDI_QUEUE_ID_MME_1_1 = 38, /* internal */
  100. GAUDI_QUEUE_ID_MME_1_2 = 39, /* internal */
  101. GAUDI_QUEUE_ID_MME_1_3 = 40, /* internal */
  102. GAUDI_QUEUE_ID_TPC_0_0 = 41, /* internal */
  103. GAUDI_QUEUE_ID_TPC_0_1 = 42, /* internal */
  104. GAUDI_QUEUE_ID_TPC_0_2 = 43, /* internal */
  105. GAUDI_QUEUE_ID_TPC_0_3 = 44, /* internal */
  106. GAUDI_QUEUE_ID_TPC_1_0 = 45, /* internal */
  107. GAUDI_QUEUE_ID_TPC_1_1 = 46, /* internal */
  108. GAUDI_QUEUE_ID_TPC_1_2 = 47, /* internal */
  109. GAUDI_QUEUE_ID_TPC_1_3 = 48, /* internal */
  110. GAUDI_QUEUE_ID_TPC_2_0 = 49, /* internal */
  111. GAUDI_QUEUE_ID_TPC_2_1 = 50, /* internal */
  112. GAUDI_QUEUE_ID_TPC_2_2 = 51, /* internal */
  113. GAUDI_QUEUE_ID_TPC_2_3 = 52, /* internal */
  114. GAUDI_QUEUE_ID_TPC_3_0 = 53, /* internal */
  115. GAUDI_QUEUE_ID_TPC_3_1 = 54, /* internal */
  116. GAUDI_QUEUE_ID_TPC_3_2 = 55, /* internal */
  117. GAUDI_QUEUE_ID_TPC_3_3 = 56, /* internal */
  118. GAUDI_QUEUE_ID_TPC_4_0 = 57, /* internal */
  119. GAUDI_QUEUE_ID_TPC_4_1 = 58, /* internal */
  120. GAUDI_QUEUE_ID_TPC_4_2 = 59, /* internal */
  121. GAUDI_QUEUE_ID_TPC_4_3 = 60, /* internal */
  122. GAUDI_QUEUE_ID_TPC_5_0 = 61, /* internal */
  123. GAUDI_QUEUE_ID_TPC_5_1 = 62, /* internal */
  124. GAUDI_QUEUE_ID_TPC_5_2 = 63, /* internal */
  125. GAUDI_QUEUE_ID_TPC_5_3 = 64, /* internal */
  126. GAUDI_QUEUE_ID_TPC_6_0 = 65, /* internal */
  127. GAUDI_QUEUE_ID_TPC_6_1 = 66, /* internal */
  128. GAUDI_QUEUE_ID_TPC_6_2 = 67, /* internal */
  129. GAUDI_QUEUE_ID_TPC_6_3 = 68, /* internal */
  130. GAUDI_QUEUE_ID_TPC_7_0 = 69, /* internal */
  131. GAUDI_QUEUE_ID_TPC_7_1 = 70, /* internal */
  132. GAUDI_QUEUE_ID_TPC_7_2 = 71, /* internal */
  133. GAUDI_QUEUE_ID_TPC_7_3 = 72, /* internal */
  134. GAUDI_QUEUE_ID_NIC_0_0 = 73, /* internal */
  135. GAUDI_QUEUE_ID_NIC_0_1 = 74, /* internal */
  136. GAUDI_QUEUE_ID_NIC_0_2 = 75, /* internal */
  137. GAUDI_QUEUE_ID_NIC_0_3 = 76, /* internal */
  138. GAUDI_QUEUE_ID_NIC_1_0 = 77, /* internal */
  139. GAUDI_QUEUE_ID_NIC_1_1 = 78, /* internal */
  140. GAUDI_QUEUE_ID_NIC_1_2 = 79, /* internal */
  141. GAUDI_QUEUE_ID_NIC_1_3 = 80, /* internal */
  142. GAUDI_QUEUE_ID_NIC_2_0 = 81, /* internal */
  143. GAUDI_QUEUE_ID_NIC_2_1 = 82, /* internal */
  144. GAUDI_QUEUE_ID_NIC_2_2 = 83, /* internal */
  145. GAUDI_QUEUE_ID_NIC_2_3 = 84, /* internal */
  146. GAUDI_QUEUE_ID_NIC_3_0 = 85, /* internal */
  147. GAUDI_QUEUE_ID_NIC_3_1 = 86, /* internal */
  148. GAUDI_QUEUE_ID_NIC_3_2 = 87, /* internal */
  149. GAUDI_QUEUE_ID_NIC_3_3 = 88, /* internal */
  150. GAUDI_QUEUE_ID_NIC_4_0 = 89, /* internal */
  151. GAUDI_QUEUE_ID_NIC_4_1 = 90, /* internal */
  152. GAUDI_QUEUE_ID_NIC_4_2 = 91, /* internal */
  153. GAUDI_QUEUE_ID_NIC_4_3 = 92, /* internal */
  154. GAUDI_QUEUE_ID_NIC_5_0 = 93, /* internal */
  155. GAUDI_QUEUE_ID_NIC_5_1 = 94, /* internal */
  156. GAUDI_QUEUE_ID_NIC_5_2 = 95, /* internal */
  157. GAUDI_QUEUE_ID_NIC_5_3 = 96, /* internal */
  158. GAUDI_QUEUE_ID_NIC_6_0 = 97, /* internal */
  159. GAUDI_QUEUE_ID_NIC_6_1 = 98, /* internal */
  160. GAUDI_QUEUE_ID_NIC_6_2 = 99, /* internal */
  161. GAUDI_QUEUE_ID_NIC_6_3 = 100, /* internal */
  162. GAUDI_QUEUE_ID_NIC_7_0 = 101, /* internal */
  163. GAUDI_QUEUE_ID_NIC_7_1 = 102, /* internal */
  164. GAUDI_QUEUE_ID_NIC_7_2 = 103, /* internal */
  165. GAUDI_QUEUE_ID_NIC_7_3 = 104, /* internal */
  166. GAUDI_QUEUE_ID_NIC_8_0 = 105, /* internal */
  167. GAUDI_QUEUE_ID_NIC_8_1 = 106, /* internal */
  168. GAUDI_QUEUE_ID_NIC_8_2 = 107, /* internal */
  169. GAUDI_QUEUE_ID_NIC_8_3 = 108, /* internal */
  170. GAUDI_QUEUE_ID_NIC_9_0 = 109, /* internal */
  171. GAUDI_QUEUE_ID_NIC_9_1 = 110, /* internal */
  172. GAUDI_QUEUE_ID_NIC_9_2 = 111, /* internal */
  173. GAUDI_QUEUE_ID_NIC_9_3 = 112, /* internal */
  174. GAUDI_QUEUE_ID_SIZE
  175. };
  176. /*
  177. * In GAUDI2 we have two modes of operation in regard to queues:
  178. * 1. Legacy mode, where each QMAN exposes 4 streams to the user
  179. * 2. F/W mode, where we use F/W to schedule the JOBS to the different queues.
  180. *
  181. * When in legacy mode, the user sends the queue id per JOB according to
  182. * enum gaudi2_queue_id below.
  183. *
  184. * When in F/W mode, the user sends a stream id per Command Submission. The
  185. * stream id is a running number from 0 up to (N-1), where N is the number
  186. * of streams the F/W exposes and is passed to the user in
  187. * struct hl_info_hw_ip_info
  188. */
  189. enum gaudi2_queue_id {
  190. GAUDI2_QUEUE_ID_PDMA_0_0 = 0,
  191. GAUDI2_QUEUE_ID_PDMA_0_1 = 1,
  192. GAUDI2_QUEUE_ID_PDMA_0_2 = 2,
  193. GAUDI2_QUEUE_ID_PDMA_0_3 = 3,
  194. GAUDI2_QUEUE_ID_PDMA_1_0 = 4,
  195. GAUDI2_QUEUE_ID_PDMA_1_1 = 5,
  196. GAUDI2_QUEUE_ID_PDMA_1_2 = 6,
  197. GAUDI2_QUEUE_ID_PDMA_1_3 = 7,
  198. GAUDI2_QUEUE_ID_DCORE0_EDMA_0_0 = 8,
  199. GAUDI2_QUEUE_ID_DCORE0_EDMA_0_1 = 9,
  200. GAUDI2_QUEUE_ID_DCORE0_EDMA_0_2 = 10,
  201. GAUDI2_QUEUE_ID_DCORE0_EDMA_0_3 = 11,
  202. GAUDI2_QUEUE_ID_DCORE0_EDMA_1_0 = 12,
  203. GAUDI2_QUEUE_ID_DCORE0_EDMA_1_1 = 13,
  204. GAUDI2_QUEUE_ID_DCORE0_EDMA_1_2 = 14,
  205. GAUDI2_QUEUE_ID_DCORE0_EDMA_1_3 = 15,
  206. GAUDI2_QUEUE_ID_DCORE0_MME_0_0 = 16,
  207. GAUDI2_QUEUE_ID_DCORE0_MME_0_1 = 17,
  208. GAUDI2_QUEUE_ID_DCORE0_MME_0_2 = 18,
  209. GAUDI2_QUEUE_ID_DCORE0_MME_0_3 = 19,
  210. GAUDI2_QUEUE_ID_DCORE0_TPC_0_0 = 20,
  211. GAUDI2_QUEUE_ID_DCORE0_TPC_0_1 = 21,
  212. GAUDI2_QUEUE_ID_DCORE0_TPC_0_2 = 22,
  213. GAUDI2_QUEUE_ID_DCORE0_TPC_0_3 = 23,
  214. GAUDI2_QUEUE_ID_DCORE0_TPC_1_0 = 24,
  215. GAUDI2_QUEUE_ID_DCORE0_TPC_1_1 = 25,
  216. GAUDI2_QUEUE_ID_DCORE0_TPC_1_2 = 26,
  217. GAUDI2_QUEUE_ID_DCORE0_TPC_1_3 = 27,
  218. GAUDI2_QUEUE_ID_DCORE0_TPC_2_0 = 28,
  219. GAUDI2_QUEUE_ID_DCORE0_TPC_2_1 = 29,
  220. GAUDI2_QUEUE_ID_DCORE0_TPC_2_2 = 30,
  221. GAUDI2_QUEUE_ID_DCORE0_TPC_2_3 = 31,
  222. GAUDI2_QUEUE_ID_DCORE0_TPC_3_0 = 32,
  223. GAUDI2_QUEUE_ID_DCORE0_TPC_3_1 = 33,
  224. GAUDI2_QUEUE_ID_DCORE0_TPC_3_2 = 34,
  225. GAUDI2_QUEUE_ID_DCORE0_TPC_3_3 = 35,
  226. GAUDI2_QUEUE_ID_DCORE0_TPC_4_0 = 36,
  227. GAUDI2_QUEUE_ID_DCORE0_TPC_4_1 = 37,
  228. GAUDI2_QUEUE_ID_DCORE0_TPC_4_2 = 38,
  229. GAUDI2_QUEUE_ID_DCORE0_TPC_4_3 = 39,
  230. GAUDI2_QUEUE_ID_DCORE0_TPC_5_0 = 40,
  231. GAUDI2_QUEUE_ID_DCORE0_TPC_5_1 = 41,
  232. GAUDI2_QUEUE_ID_DCORE0_TPC_5_2 = 42,
  233. GAUDI2_QUEUE_ID_DCORE0_TPC_5_3 = 43,
  234. GAUDI2_QUEUE_ID_DCORE0_TPC_6_0 = 44,
  235. GAUDI2_QUEUE_ID_DCORE0_TPC_6_1 = 45,
  236. GAUDI2_QUEUE_ID_DCORE0_TPC_6_2 = 46,
  237. GAUDI2_QUEUE_ID_DCORE0_TPC_6_3 = 47,
  238. GAUDI2_QUEUE_ID_DCORE1_EDMA_0_0 = 48,
  239. GAUDI2_QUEUE_ID_DCORE1_EDMA_0_1 = 49,
  240. GAUDI2_QUEUE_ID_DCORE1_EDMA_0_2 = 50,
  241. GAUDI2_QUEUE_ID_DCORE1_EDMA_0_3 = 51,
  242. GAUDI2_QUEUE_ID_DCORE1_EDMA_1_0 = 52,
  243. GAUDI2_QUEUE_ID_DCORE1_EDMA_1_1 = 53,
  244. GAUDI2_QUEUE_ID_DCORE1_EDMA_1_2 = 54,
  245. GAUDI2_QUEUE_ID_DCORE1_EDMA_1_3 = 55,
  246. GAUDI2_QUEUE_ID_DCORE1_MME_0_0 = 56,
  247. GAUDI2_QUEUE_ID_DCORE1_MME_0_1 = 57,
  248. GAUDI2_QUEUE_ID_DCORE1_MME_0_2 = 58,
  249. GAUDI2_QUEUE_ID_DCORE1_MME_0_3 = 59,
  250. GAUDI2_QUEUE_ID_DCORE1_TPC_0_0 = 60,
  251. GAUDI2_QUEUE_ID_DCORE1_TPC_0_1 = 61,
  252. GAUDI2_QUEUE_ID_DCORE1_TPC_0_2 = 62,
  253. GAUDI2_QUEUE_ID_DCORE1_TPC_0_3 = 63,
  254. GAUDI2_QUEUE_ID_DCORE1_TPC_1_0 = 64,
  255. GAUDI2_QUEUE_ID_DCORE1_TPC_1_1 = 65,
  256. GAUDI2_QUEUE_ID_DCORE1_TPC_1_2 = 66,
  257. GAUDI2_QUEUE_ID_DCORE1_TPC_1_3 = 67,
  258. GAUDI2_QUEUE_ID_DCORE1_TPC_2_0 = 68,
  259. GAUDI2_QUEUE_ID_DCORE1_TPC_2_1 = 69,
  260. GAUDI2_QUEUE_ID_DCORE1_TPC_2_2 = 70,
  261. GAUDI2_QUEUE_ID_DCORE1_TPC_2_3 = 71,
  262. GAUDI2_QUEUE_ID_DCORE1_TPC_3_0 = 72,
  263. GAUDI2_QUEUE_ID_DCORE1_TPC_3_1 = 73,
  264. GAUDI2_QUEUE_ID_DCORE1_TPC_3_2 = 74,
  265. GAUDI2_QUEUE_ID_DCORE1_TPC_3_3 = 75,
  266. GAUDI2_QUEUE_ID_DCORE1_TPC_4_0 = 76,
  267. GAUDI2_QUEUE_ID_DCORE1_TPC_4_1 = 77,
  268. GAUDI2_QUEUE_ID_DCORE1_TPC_4_2 = 78,
  269. GAUDI2_QUEUE_ID_DCORE1_TPC_4_3 = 79,
  270. GAUDI2_QUEUE_ID_DCORE1_TPC_5_0 = 80,
  271. GAUDI2_QUEUE_ID_DCORE1_TPC_5_1 = 81,
  272. GAUDI2_QUEUE_ID_DCORE1_TPC_5_2 = 82,
  273. GAUDI2_QUEUE_ID_DCORE1_TPC_5_3 = 83,
  274. GAUDI2_QUEUE_ID_DCORE2_EDMA_0_0 = 84,
  275. GAUDI2_QUEUE_ID_DCORE2_EDMA_0_1 = 85,
  276. GAUDI2_QUEUE_ID_DCORE2_EDMA_0_2 = 86,
  277. GAUDI2_QUEUE_ID_DCORE2_EDMA_0_3 = 87,
  278. GAUDI2_QUEUE_ID_DCORE2_EDMA_1_0 = 88,
  279. GAUDI2_QUEUE_ID_DCORE2_EDMA_1_1 = 89,
  280. GAUDI2_QUEUE_ID_DCORE2_EDMA_1_2 = 90,
  281. GAUDI2_QUEUE_ID_DCORE2_EDMA_1_3 = 91,
  282. GAUDI2_QUEUE_ID_DCORE2_MME_0_0 = 92,
  283. GAUDI2_QUEUE_ID_DCORE2_MME_0_1 = 93,
  284. GAUDI2_QUEUE_ID_DCORE2_MME_0_2 = 94,
  285. GAUDI2_QUEUE_ID_DCORE2_MME_0_3 = 95,
  286. GAUDI2_QUEUE_ID_DCORE2_TPC_0_0 = 96,
  287. GAUDI2_QUEUE_ID_DCORE2_TPC_0_1 = 97,
  288. GAUDI2_QUEUE_ID_DCORE2_TPC_0_2 = 98,
  289. GAUDI2_QUEUE_ID_DCORE2_TPC_0_3 = 99,
  290. GAUDI2_QUEUE_ID_DCORE2_TPC_1_0 = 100,
  291. GAUDI2_QUEUE_ID_DCORE2_TPC_1_1 = 101,
  292. GAUDI2_QUEUE_ID_DCORE2_TPC_1_2 = 102,
  293. GAUDI2_QUEUE_ID_DCORE2_TPC_1_3 = 103,
  294. GAUDI2_QUEUE_ID_DCORE2_TPC_2_0 = 104,
  295. GAUDI2_QUEUE_ID_DCORE2_TPC_2_1 = 105,
  296. GAUDI2_QUEUE_ID_DCORE2_TPC_2_2 = 106,
  297. GAUDI2_QUEUE_ID_DCORE2_TPC_2_3 = 107,
  298. GAUDI2_QUEUE_ID_DCORE2_TPC_3_0 = 108,
  299. GAUDI2_QUEUE_ID_DCORE2_TPC_3_1 = 109,
  300. GAUDI2_QUEUE_ID_DCORE2_TPC_3_2 = 110,
  301. GAUDI2_QUEUE_ID_DCORE2_TPC_3_3 = 111,
  302. GAUDI2_QUEUE_ID_DCORE2_TPC_4_0 = 112,
  303. GAUDI2_QUEUE_ID_DCORE2_TPC_4_1 = 113,
  304. GAUDI2_QUEUE_ID_DCORE2_TPC_4_2 = 114,
  305. GAUDI2_QUEUE_ID_DCORE2_TPC_4_3 = 115,
  306. GAUDI2_QUEUE_ID_DCORE2_TPC_5_0 = 116,
  307. GAUDI2_QUEUE_ID_DCORE2_TPC_5_1 = 117,
  308. GAUDI2_QUEUE_ID_DCORE2_TPC_5_2 = 118,
  309. GAUDI2_QUEUE_ID_DCORE2_TPC_5_3 = 119,
  310. GAUDI2_QUEUE_ID_DCORE3_EDMA_0_0 = 120,
  311. GAUDI2_QUEUE_ID_DCORE3_EDMA_0_1 = 121,
  312. GAUDI2_QUEUE_ID_DCORE3_EDMA_0_2 = 122,
  313. GAUDI2_QUEUE_ID_DCORE3_EDMA_0_3 = 123,
  314. GAUDI2_QUEUE_ID_DCORE3_EDMA_1_0 = 124,
  315. GAUDI2_QUEUE_ID_DCORE3_EDMA_1_1 = 125,
  316. GAUDI2_QUEUE_ID_DCORE3_EDMA_1_2 = 126,
  317. GAUDI2_QUEUE_ID_DCORE3_EDMA_1_3 = 127,
  318. GAUDI2_QUEUE_ID_DCORE3_MME_0_0 = 128,
  319. GAUDI2_QUEUE_ID_DCORE3_MME_0_1 = 129,
  320. GAUDI2_QUEUE_ID_DCORE3_MME_0_2 = 130,
  321. GAUDI2_QUEUE_ID_DCORE3_MME_0_3 = 131,
  322. GAUDI2_QUEUE_ID_DCORE3_TPC_0_0 = 132,
  323. GAUDI2_QUEUE_ID_DCORE3_TPC_0_1 = 133,
  324. GAUDI2_QUEUE_ID_DCORE3_TPC_0_2 = 134,
  325. GAUDI2_QUEUE_ID_DCORE3_TPC_0_3 = 135,
  326. GAUDI2_QUEUE_ID_DCORE3_TPC_1_0 = 136,
  327. GAUDI2_QUEUE_ID_DCORE3_TPC_1_1 = 137,
  328. GAUDI2_QUEUE_ID_DCORE3_TPC_1_2 = 138,
  329. GAUDI2_QUEUE_ID_DCORE3_TPC_1_3 = 139,
  330. GAUDI2_QUEUE_ID_DCORE3_TPC_2_0 = 140,
  331. GAUDI2_QUEUE_ID_DCORE3_TPC_2_1 = 141,
  332. GAUDI2_QUEUE_ID_DCORE3_TPC_2_2 = 142,
  333. GAUDI2_QUEUE_ID_DCORE3_TPC_2_3 = 143,
  334. GAUDI2_QUEUE_ID_DCORE3_TPC_3_0 = 144,
  335. GAUDI2_QUEUE_ID_DCORE3_TPC_3_1 = 145,
  336. GAUDI2_QUEUE_ID_DCORE3_TPC_3_2 = 146,
  337. GAUDI2_QUEUE_ID_DCORE3_TPC_3_3 = 147,
  338. GAUDI2_QUEUE_ID_DCORE3_TPC_4_0 = 148,
  339. GAUDI2_QUEUE_ID_DCORE3_TPC_4_1 = 149,
  340. GAUDI2_QUEUE_ID_DCORE3_TPC_4_2 = 150,
  341. GAUDI2_QUEUE_ID_DCORE3_TPC_4_3 = 151,
  342. GAUDI2_QUEUE_ID_DCORE3_TPC_5_0 = 152,
  343. GAUDI2_QUEUE_ID_DCORE3_TPC_5_1 = 153,
  344. GAUDI2_QUEUE_ID_DCORE3_TPC_5_2 = 154,
  345. GAUDI2_QUEUE_ID_DCORE3_TPC_5_3 = 155,
  346. GAUDI2_QUEUE_ID_NIC_0_0 = 156,
  347. GAUDI2_QUEUE_ID_NIC_0_1 = 157,
  348. GAUDI2_QUEUE_ID_NIC_0_2 = 158,
  349. GAUDI2_QUEUE_ID_NIC_0_3 = 159,
  350. GAUDI2_QUEUE_ID_NIC_1_0 = 160,
  351. GAUDI2_QUEUE_ID_NIC_1_1 = 161,
  352. GAUDI2_QUEUE_ID_NIC_1_2 = 162,
  353. GAUDI2_QUEUE_ID_NIC_1_3 = 163,
  354. GAUDI2_QUEUE_ID_NIC_2_0 = 164,
  355. GAUDI2_QUEUE_ID_NIC_2_1 = 165,
  356. GAUDI2_QUEUE_ID_NIC_2_2 = 166,
  357. GAUDI2_QUEUE_ID_NIC_2_3 = 167,
  358. GAUDI2_QUEUE_ID_NIC_3_0 = 168,
  359. GAUDI2_QUEUE_ID_NIC_3_1 = 169,
  360. GAUDI2_QUEUE_ID_NIC_3_2 = 170,
  361. GAUDI2_QUEUE_ID_NIC_3_3 = 171,
  362. GAUDI2_QUEUE_ID_NIC_4_0 = 172,
  363. GAUDI2_QUEUE_ID_NIC_4_1 = 173,
  364. GAUDI2_QUEUE_ID_NIC_4_2 = 174,
  365. GAUDI2_QUEUE_ID_NIC_4_3 = 175,
  366. GAUDI2_QUEUE_ID_NIC_5_0 = 176,
  367. GAUDI2_QUEUE_ID_NIC_5_1 = 177,
  368. GAUDI2_QUEUE_ID_NIC_5_2 = 178,
  369. GAUDI2_QUEUE_ID_NIC_5_3 = 179,
  370. GAUDI2_QUEUE_ID_NIC_6_0 = 180,
  371. GAUDI2_QUEUE_ID_NIC_6_1 = 181,
  372. GAUDI2_QUEUE_ID_NIC_6_2 = 182,
  373. GAUDI2_QUEUE_ID_NIC_6_3 = 183,
  374. GAUDI2_QUEUE_ID_NIC_7_0 = 184,
  375. GAUDI2_QUEUE_ID_NIC_7_1 = 185,
  376. GAUDI2_QUEUE_ID_NIC_7_2 = 186,
  377. GAUDI2_QUEUE_ID_NIC_7_3 = 187,
  378. GAUDI2_QUEUE_ID_NIC_8_0 = 188,
  379. GAUDI2_QUEUE_ID_NIC_8_1 = 189,
  380. GAUDI2_QUEUE_ID_NIC_8_2 = 190,
  381. GAUDI2_QUEUE_ID_NIC_8_3 = 191,
  382. GAUDI2_QUEUE_ID_NIC_9_0 = 192,
  383. GAUDI2_QUEUE_ID_NIC_9_1 = 193,
  384. GAUDI2_QUEUE_ID_NIC_9_2 = 194,
  385. GAUDI2_QUEUE_ID_NIC_9_3 = 195,
  386. GAUDI2_QUEUE_ID_NIC_10_0 = 196,
  387. GAUDI2_QUEUE_ID_NIC_10_1 = 197,
  388. GAUDI2_QUEUE_ID_NIC_10_2 = 198,
  389. GAUDI2_QUEUE_ID_NIC_10_3 = 199,
  390. GAUDI2_QUEUE_ID_NIC_11_0 = 200,
  391. GAUDI2_QUEUE_ID_NIC_11_1 = 201,
  392. GAUDI2_QUEUE_ID_NIC_11_2 = 202,
  393. GAUDI2_QUEUE_ID_NIC_11_3 = 203,
  394. GAUDI2_QUEUE_ID_NIC_12_0 = 204,
  395. GAUDI2_QUEUE_ID_NIC_12_1 = 205,
  396. GAUDI2_QUEUE_ID_NIC_12_2 = 206,
  397. GAUDI2_QUEUE_ID_NIC_12_3 = 207,
  398. GAUDI2_QUEUE_ID_NIC_13_0 = 208,
  399. GAUDI2_QUEUE_ID_NIC_13_1 = 209,
  400. GAUDI2_QUEUE_ID_NIC_13_2 = 210,
  401. GAUDI2_QUEUE_ID_NIC_13_3 = 211,
  402. GAUDI2_QUEUE_ID_NIC_14_0 = 212,
  403. GAUDI2_QUEUE_ID_NIC_14_1 = 213,
  404. GAUDI2_QUEUE_ID_NIC_14_2 = 214,
  405. GAUDI2_QUEUE_ID_NIC_14_3 = 215,
  406. GAUDI2_QUEUE_ID_NIC_15_0 = 216,
  407. GAUDI2_QUEUE_ID_NIC_15_1 = 217,
  408. GAUDI2_QUEUE_ID_NIC_15_2 = 218,
  409. GAUDI2_QUEUE_ID_NIC_15_3 = 219,
  410. GAUDI2_QUEUE_ID_NIC_16_0 = 220,
  411. GAUDI2_QUEUE_ID_NIC_16_1 = 221,
  412. GAUDI2_QUEUE_ID_NIC_16_2 = 222,
  413. GAUDI2_QUEUE_ID_NIC_16_3 = 223,
  414. GAUDI2_QUEUE_ID_NIC_17_0 = 224,
  415. GAUDI2_QUEUE_ID_NIC_17_1 = 225,
  416. GAUDI2_QUEUE_ID_NIC_17_2 = 226,
  417. GAUDI2_QUEUE_ID_NIC_17_3 = 227,
  418. GAUDI2_QUEUE_ID_NIC_18_0 = 228,
  419. GAUDI2_QUEUE_ID_NIC_18_1 = 229,
  420. GAUDI2_QUEUE_ID_NIC_18_2 = 230,
  421. GAUDI2_QUEUE_ID_NIC_18_3 = 231,
  422. GAUDI2_QUEUE_ID_NIC_19_0 = 232,
  423. GAUDI2_QUEUE_ID_NIC_19_1 = 233,
  424. GAUDI2_QUEUE_ID_NIC_19_2 = 234,
  425. GAUDI2_QUEUE_ID_NIC_19_3 = 235,
  426. GAUDI2_QUEUE_ID_NIC_20_0 = 236,
  427. GAUDI2_QUEUE_ID_NIC_20_1 = 237,
  428. GAUDI2_QUEUE_ID_NIC_20_2 = 238,
  429. GAUDI2_QUEUE_ID_NIC_20_3 = 239,
  430. GAUDI2_QUEUE_ID_NIC_21_0 = 240,
  431. GAUDI2_QUEUE_ID_NIC_21_1 = 241,
  432. GAUDI2_QUEUE_ID_NIC_21_2 = 242,
  433. GAUDI2_QUEUE_ID_NIC_21_3 = 243,
  434. GAUDI2_QUEUE_ID_NIC_22_0 = 244,
  435. GAUDI2_QUEUE_ID_NIC_22_1 = 245,
  436. GAUDI2_QUEUE_ID_NIC_22_2 = 246,
  437. GAUDI2_QUEUE_ID_NIC_22_3 = 247,
  438. GAUDI2_QUEUE_ID_NIC_23_0 = 248,
  439. GAUDI2_QUEUE_ID_NIC_23_1 = 249,
  440. GAUDI2_QUEUE_ID_NIC_23_2 = 250,
  441. GAUDI2_QUEUE_ID_NIC_23_3 = 251,
  442. GAUDI2_QUEUE_ID_ROT_0_0 = 252,
  443. GAUDI2_QUEUE_ID_ROT_0_1 = 253,
  444. GAUDI2_QUEUE_ID_ROT_0_2 = 254,
  445. GAUDI2_QUEUE_ID_ROT_0_3 = 255,
  446. GAUDI2_QUEUE_ID_ROT_1_0 = 256,
  447. GAUDI2_QUEUE_ID_ROT_1_1 = 257,
  448. GAUDI2_QUEUE_ID_ROT_1_2 = 258,
  449. GAUDI2_QUEUE_ID_ROT_1_3 = 259,
  450. GAUDI2_QUEUE_ID_CPU_PQ = 260,
  451. GAUDI2_QUEUE_ID_SIZE
  452. };
  453. /*
  454. * Engine Numbering
  455. *
  456. * Used in the "busy_engines_mask" field in `struct hl_info_hw_idle'
  457. */
  458. enum goya_engine_id {
  459. GOYA_ENGINE_ID_DMA_0 = 0,
  460. GOYA_ENGINE_ID_DMA_1,
  461. GOYA_ENGINE_ID_DMA_2,
  462. GOYA_ENGINE_ID_DMA_3,
  463. GOYA_ENGINE_ID_DMA_4,
  464. GOYA_ENGINE_ID_MME_0,
  465. GOYA_ENGINE_ID_TPC_0,
  466. GOYA_ENGINE_ID_TPC_1,
  467. GOYA_ENGINE_ID_TPC_2,
  468. GOYA_ENGINE_ID_TPC_3,
  469. GOYA_ENGINE_ID_TPC_4,
  470. GOYA_ENGINE_ID_TPC_5,
  471. GOYA_ENGINE_ID_TPC_6,
  472. GOYA_ENGINE_ID_TPC_7,
  473. GOYA_ENGINE_ID_SIZE
  474. };
  475. enum gaudi_engine_id {
  476. GAUDI_ENGINE_ID_DMA_0 = 0,
  477. GAUDI_ENGINE_ID_DMA_1,
  478. GAUDI_ENGINE_ID_DMA_2,
  479. GAUDI_ENGINE_ID_DMA_3,
  480. GAUDI_ENGINE_ID_DMA_4,
  481. GAUDI_ENGINE_ID_DMA_5,
  482. GAUDI_ENGINE_ID_DMA_6,
  483. GAUDI_ENGINE_ID_DMA_7,
  484. GAUDI_ENGINE_ID_MME_0,
  485. GAUDI_ENGINE_ID_MME_1,
  486. GAUDI_ENGINE_ID_MME_2,
  487. GAUDI_ENGINE_ID_MME_3,
  488. GAUDI_ENGINE_ID_TPC_0,
  489. GAUDI_ENGINE_ID_TPC_1,
  490. GAUDI_ENGINE_ID_TPC_2,
  491. GAUDI_ENGINE_ID_TPC_3,
  492. GAUDI_ENGINE_ID_TPC_4,
  493. GAUDI_ENGINE_ID_TPC_5,
  494. GAUDI_ENGINE_ID_TPC_6,
  495. GAUDI_ENGINE_ID_TPC_7,
  496. GAUDI_ENGINE_ID_NIC_0,
  497. GAUDI_ENGINE_ID_NIC_1,
  498. GAUDI_ENGINE_ID_NIC_2,
  499. GAUDI_ENGINE_ID_NIC_3,
  500. GAUDI_ENGINE_ID_NIC_4,
  501. GAUDI_ENGINE_ID_NIC_5,
  502. GAUDI_ENGINE_ID_NIC_6,
  503. GAUDI_ENGINE_ID_NIC_7,
  504. GAUDI_ENGINE_ID_NIC_8,
  505. GAUDI_ENGINE_ID_NIC_9,
  506. GAUDI_ENGINE_ID_SIZE
  507. };
  508. enum gaudi2_engine_id {
  509. GAUDI2_DCORE0_ENGINE_ID_EDMA_0 = 0,
  510. GAUDI2_DCORE0_ENGINE_ID_EDMA_1,
  511. GAUDI2_DCORE0_ENGINE_ID_MME,
  512. GAUDI2_DCORE0_ENGINE_ID_TPC_0,
  513. GAUDI2_DCORE0_ENGINE_ID_TPC_1,
  514. GAUDI2_DCORE0_ENGINE_ID_TPC_2,
  515. GAUDI2_DCORE0_ENGINE_ID_TPC_3,
  516. GAUDI2_DCORE0_ENGINE_ID_TPC_4,
  517. GAUDI2_DCORE0_ENGINE_ID_TPC_5,
  518. GAUDI2_DCORE0_ENGINE_ID_DEC_0,
  519. GAUDI2_DCORE0_ENGINE_ID_DEC_1,
  520. GAUDI2_DCORE1_ENGINE_ID_EDMA_0,
  521. GAUDI2_DCORE1_ENGINE_ID_EDMA_1,
  522. GAUDI2_DCORE1_ENGINE_ID_MME,
  523. GAUDI2_DCORE1_ENGINE_ID_TPC_0,
  524. GAUDI2_DCORE1_ENGINE_ID_TPC_1,
  525. GAUDI2_DCORE1_ENGINE_ID_TPC_2,
  526. GAUDI2_DCORE1_ENGINE_ID_TPC_3,
  527. GAUDI2_DCORE1_ENGINE_ID_TPC_4,
  528. GAUDI2_DCORE1_ENGINE_ID_TPC_5,
  529. GAUDI2_DCORE1_ENGINE_ID_DEC_0,
  530. GAUDI2_DCORE1_ENGINE_ID_DEC_1,
  531. GAUDI2_DCORE2_ENGINE_ID_EDMA_0,
  532. GAUDI2_DCORE2_ENGINE_ID_EDMA_1,
  533. GAUDI2_DCORE2_ENGINE_ID_MME,
  534. GAUDI2_DCORE2_ENGINE_ID_TPC_0,
  535. GAUDI2_DCORE2_ENGINE_ID_TPC_1,
  536. GAUDI2_DCORE2_ENGINE_ID_TPC_2,
  537. GAUDI2_DCORE2_ENGINE_ID_TPC_3,
  538. GAUDI2_DCORE2_ENGINE_ID_TPC_4,
  539. GAUDI2_DCORE2_ENGINE_ID_TPC_5,
  540. GAUDI2_DCORE2_ENGINE_ID_DEC_0,
  541. GAUDI2_DCORE2_ENGINE_ID_DEC_1,
  542. GAUDI2_DCORE3_ENGINE_ID_EDMA_0,
  543. GAUDI2_DCORE3_ENGINE_ID_EDMA_1,
  544. GAUDI2_DCORE3_ENGINE_ID_MME,
  545. GAUDI2_DCORE3_ENGINE_ID_TPC_0,
  546. GAUDI2_DCORE3_ENGINE_ID_TPC_1,
  547. GAUDI2_DCORE3_ENGINE_ID_TPC_2,
  548. GAUDI2_DCORE3_ENGINE_ID_TPC_3,
  549. GAUDI2_DCORE3_ENGINE_ID_TPC_4,
  550. GAUDI2_DCORE3_ENGINE_ID_TPC_5,
  551. GAUDI2_DCORE3_ENGINE_ID_DEC_0,
  552. GAUDI2_DCORE3_ENGINE_ID_DEC_1,
  553. GAUDI2_DCORE0_ENGINE_ID_TPC_6,
  554. GAUDI2_ENGINE_ID_PDMA_0,
  555. GAUDI2_ENGINE_ID_PDMA_1,
  556. GAUDI2_ENGINE_ID_ROT_0,
  557. GAUDI2_ENGINE_ID_ROT_1,
  558. GAUDI2_PCIE_ENGINE_ID_DEC_0,
  559. GAUDI2_PCIE_ENGINE_ID_DEC_1,
  560. GAUDI2_ENGINE_ID_NIC0_0,
  561. GAUDI2_ENGINE_ID_NIC0_1,
  562. GAUDI2_ENGINE_ID_NIC1_0,
  563. GAUDI2_ENGINE_ID_NIC1_1,
  564. GAUDI2_ENGINE_ID_NIC2_0,
  565. GAUDI2_ENGINE_ID_NIC2_1,
  566. GAUDI2_ENGINE_ID_NIC3_0,
  567. GAUDI2_ENGINE_ID_NIC3_1,
  568. GAUDI2_ENGINE_ID_NIC4_0,
  569. GAUDI2_ENGINE_ID_NIC4_1,
  570. GAUDI2_ENGINE_ID_NIC5_0,
  571. GAUDI2_ENGINE_ID_NIC5_1,
  572. GAUDI2_ENGINE_ID_NIC6_0,
  573. GAUDI2_ENGINE_ID_NIC6_1,
  574. GAUDI2_ENGINE_ID_NIC7_0,
  575. GAUDI2_ENGINE_ID_NIC7_1,
  576. GAUDI2_ENGINE_ID_NIC8_0,
  577. GAUDI2_ENGINE_ID_NIC8_1,
  578. GAUDI2_ENGINE_ID_NIC9_0,
  579. GAUDI2_ENGINE_ID_NIC9_1,
  580. GAUDI2_ENGINE_ID_NIC10_0,
  581. GAUDI2_ENGINE_ID_NIC10_1,
  582. GAUDI2_ENGINE_ID_NIC11_0,
  583. GAUDI2_ENGINE_ID_NIC11_1,
  584. GAUDI2_ENGINE_ID_PCIE,
  585. GAUDI2_ENGINE_ID_PSOC,
  586. GAUDI2_ENGINE_ID_ARC_FARM,
  587. GAUDI2_ENGINE_ID_KDMA,
  588. GAUDI2_ENGINE_ID_SIZE
  589. };
  590. /*
  591. * ASIC specific PLL index
  592. *
  593. * Used to retrieve in frequency info of different IPs via
  594. * HL_INFO_PLL_FREQUENCY under HL_IOCTL_INFO IOCTL. The enums need to be
  595. * used as an index in struct hl_pll_frequency_info
  596. */
  597. enum hl_goya_pll_index {
  598. HL_GOYA_CPU_PLL = 0,
  599. HL_GOYA_IC_PLL,
  600. HL_GOYA_MC_PLL,
  601. HL_GOYA_MME_PLL,
  602. HL_GOYA_PCI_PLL,
  603. HL_GOYA_EMMC_PLL,
  604. HL_GOYA_TPC_PLL,
  605. HL_GOYA_PLL_MAX
  606. };
  607. enum hl_gaudi_pll_index {
  608. HL_GAUDI_CPU_PLL = 0,
  609. HL_GAUDI_PCI_PLL,
  610. HL_GAUDI_SRAM_PLL,
  611. HL_GAUDI_HBM_PLL,
  612. HL_GAUDI_NIC_PLL,
  613. HL_GAUDI_DMA_PLL,
  614. HL_GAUDI_MESH_PLL,
  615. HL_GAUDI_MME_PLL,
  616. HL_GAUDI_TPC_PLL,
  617. HL_GAUDI_IF_PLL,
  618. HL_GAUDI_PLL_MAX
  619. };
  620. enum hl_gaudi2_pll_index {
  621. HL_GAUDI2_CPU_PLL = 0,
  622. HL_GAUDI2_PCI_PLL,
  623. HL_GAUDI2_SRAM_PLL,
  624. HL_GAUDI2_HBM_PLL,
  625. HL_GAUDI2_NIC_PLL,
  626. HL_GAUDI2_DMA_PLL,
  627. HL_GAUDI2_MESH_PLL,
  628. HL_GAUDI2_MME_PLL,
  629. HL_GAUDI2_TPC_PLL,
  630. HL_GAUDI2_IF_PLL,
  631. HL_GAUDI2_VID_PLL,
  632. HL_GAUDI2_MSS_PLL,
  633. HL_GAUDI2_PLL_MAX
  634. };
  635. /**
  636. * enum hl_goya_dma_direction - Direction of DMA operation inside a LIN_DMA packet that is
  637. * submitted to the GOYA's DMA QMAN. This attribute is not relevant
  638. * to the H/W but the kernel driver use it to parse the packet's
  639. * addresses and patch/validate them.
  640. * @HL_DMA_HOST_TO_DRAM: DMA operation from Host memory to GOYA's DDR.
  641. * @HL_DMA_HOST_TO_SRAM: DMA operation from Host memory to GOYA's SRAM.
  642. * @HL_DMA_DRAM_TO_SRAM: DMA operation from GOYA's DDR to GOYA's SRAM.
  643. * @HL_DMA_SRAM_TO_DRAM: DMA operation from GOYA's SRAM to GOYA's DDR.
  644. * @HL_DMA_SRAM_TO_HOST: DMA operation from GOYA's SRAM to Host memory.
  645. * @HL_DMA_DRAM_TO_HOST: DMA operation from GOYA's DDR to Host memory.
  646. * @HL_DMA_DRAM_TO_DRAM: DMA operation from GOYA's DDR to GOYA's DDR.
  647. * @HL_DMA_SRAM_TO_SRAM: DMA operation from GOYA's SRAM to GOYA's SRAM.
  648. * @HL_DMA_ENUM_MAX: number of values in enum
  649. */
  650. enum hl_goya_dma_direction {
  651. HL_DMA_HOST_TO_DRAM,
  652. HL_DMA_HOST_TO_SRAM,
  653. HL_DMA_DRAM_TO_SRAM,
  654. HL_DMA_SRAM_TO_DRAM,
  655. HL_DMA_SRAM_TO_HOST,
  656. HL_DMA_DRAM_TO_HOST,
  657. HL_DMA_DRAM_TO_DRAM,
  658. HL_DMA_SRAM_TO_SRAM,
  659. HL_DMA_ENUM_MAX
  660. };
  661. /**
  662. * enum hl_device_status - Device status information.
  663. * @HL_DEVICE_STATUS_OPERATIONAL: Device is operational.
  664. * @HL_DEVICE_STATUS_IN_RESET: Device is currently during reset.
  665. * @HL_DEVICE_STATUS_MALFUNCTION: Device is unusable.
  666. * @HL_DEVICE_STATUS_NEEDS_RESET: Device needs reset because auto reset was disabled.
  667. * @HL_DEVICE_STATUS_IN_DEVICE_CREATION: Device is operational but its creation is still in
  668. * progress.
  669. * @HL_DEVICE_STATUS_IN_RESET_AFTER_DEVICE_RELEASE: Device is currently during reset that was
  670. * triggered because the user released the device
  671. * @HL_DEVICE_STATUS_LAST: Last status.
  672. */
  673. enum hl_device_status {
  674. HL_DEVICE_STATUS_OPERATIONAL,
  675. HL_DEVICE_STATUS_IN_RESET,
  676. HL_DEVICE_STATUS_MALFUNCTION,
  677. HL_DEVICE_STATUS_NEEDS_RESET,
  678. HL_DEVICE_STATUS_IN_DEVICE_CREATION,
  679. HL_DEVICE_STATUS_IN_RESET_AFTER_DEVICE_RELEASE,
  680. HL_DEVICE_STATUS_LAST = HL_DEVICE_STATUS_IN_RESET_AFTER_DEVICE_RELEASE
  681. };
  682. enum hl_server_type {
  683. HL_SERVER_TYPE_UNKNOWN = 0,
  684. HL_SERVER_GAUDI_HLS1 = 1,
  685. HL_SERVER_GAUDI_HLS1H = 2,
  686. HL_SERVER_GAUDI_TYPE1 = 3,
  687. HL_SERVER_GAUDI_TYPE2 = 4,
  688. HL_SERVER_GAUDI2_HLS2 = 5,
  689. HL_SERVER_GAUDI2_TYPE1 = 7
  690. };
  691. /*
  692. * Notifier event values - for the notification mechanism and the HL_INFO_GET_EVENTS command
  693. *
  694. * HL_NOTIFIER_EVENT_TPC_ASSERT - Indicates TPC assert event
  695. * HL_NOTIFIER_EVENT_UNDEFINED_OPCODE - Indicates undefined operation code
  696. * HL_NOTIFIER_EVENT_DEVICE_RESET - Indicates device requires a reset
  697. * HL_NOTIFIER_EVENT_CS_TIMEOUT - Indicates CS timeout error
  698. * HL_NOTIFIER_EVENT_DEVICE_UNAVAILABLE - Indicates device is unavailable
  699. * HL_NOTIFIER_EVENT_USER_ENGINE_ERR - Indicates device engine in error state
  700. * HL_NOTIFIER_EVENT_GENERAL_HW_ERR - Indicates device HW error
  701. * HL_NOTIFIER_EVENT_RAZWI - Indicates razwi happened
  702. * HL_NOTIFIER_EVENT_PAGE_FAULT - Indicates page fault happened
  703. * HL_NOTIFIER_EVENT_CRITICAL_HW_ERR - Indicates a HW error that requires SW abort and
  704. * HW reset
  705. * HL_NOTIFIER_EVENT_CRITICAL_FW_ERR - Indicates a FW error that requires SW abort and
  706. * HW reset
  707. */
  708. #define HL_NOTIFIER_EVENT_TPC_ASSERT (1ULL << 0)
  709. #define HL_NOTIFIER_EVENT_UNDEFINED_OPCODE (1ULL << 1)
  710. #define HL_NOTIFIER_EVENT_DEVICE_RESET (1ULL << 2)
  711. #define HL_NOTIFIER_EVENT_CS_TIMEOUT (1ULL << 3)
  712. #define HL_NOTIFIER_EVENT_DEVICE_UNAVAILABLE (1ULL << 4)
  713. #define HL_NOTIFIER_EVENT_USER_ENGINE_ERR (1ULL << 5)
  714. #define HL_NOTIFIER_EVENT_GENERAL_HW_ERR (1ULL << 6)
  715. #define HL_NOTIFIER_EVENT_RAZWI (1ULL << 7)
  716. #define HL_NOTIFIER_EVENT_PAGE_FAULT (1ULL << 8)
  717. #define HL_NOTIFIER_EVENT_CRITICL_HW_ERR (1ULL << 9)
  718. #define HL_NOTIFIER_EVENT_CRITICL_FW_ERR (1ULL << 10)
  719. /* Opcode for management ioctl
  720. *
  721. * HW_IP_INFO - Receive information about different IP blocks in the
  722. * device.
  723. * HL_INFO_HW_EVENTS - Receive an array describing how many times each event
  724. * occurred since the last hard reset.
  725. * HL_INFO_DRAM_USAGE - Retrieve the dram usage inside the device and of the
  726. * specific context. This is relevant only for devices
  727. * where the dram is managed by the kernel driver
  728. * HL_INFO_HW_IDLE - Retrieve information about the idle status of each
  729. * internal engine.
  730. * HL_INFO_DEVICE_STATUS - Retrieve the device's status. This opcode doesn't
  731. * require an open context.
  732. * HL_INFO_DEVICE_UTILIZATION - Retrieve the total utilization of the device
  733. * over the last period specified by the user.
  734. * The period can be between 100ms to 1s, in
  735. * resolution of 100ms. The return value is a
  736. * percentage of the utilization rate.
  737. * HL_INFO_HW_EVENTS_AGGREGATE - Receive an array describing how many times each
  738. * event occurred since the driver was loaded.
  739. * HL_INFO_CLK_RATE - Retrieve the current and maximum clock rate
  740. * of the device in MHz. The maximum clock rate is
  741. * configurable via sysfs parameter
  742. * HL_INFO_RESET_COUNT - Retrieve the counts of the soft and hard reset
  743. * operations performed on the device since the last
  744. * time the driver was loaded.
  745. * HL_INFO_TIME_SYNC - Retrieve the device's time alongside the host's time
  746. * for synchronization.
  747. * HL_INFO_CS_COUNTERS - Retrieve command submission counters
  748. * HL_INFO_PCI_COUNTERS - Retrieve PCI counters
  749. * HL_INFO_CLK_THROTTLE_REASON - Retrieve clock throttling reason
  750. * HL_INFO_SYNC_MANAGER - Retrieve sync manager info per dcore
  751. * HL_INFO_TOTAL_ENERGY - Retrieve total energy consumption
  752. * HL_INFO_PLL_FREQUENCY - Retrieve PLL frequency
  753. * HL_INFO_POWER - Retrieve power information
  754. * HL_INFO_OPEN_STATS - Retrieve info regarding recent device open calls
  755. * HL_INFO_DRAM_REPLACED_ROWS - Retrieve DRAM replaced rows info
  756. * HL_INFO_DRAM_PENDING_ROWS - Retrieve DRAM pending rows num
  757. * HL_INFO_LAST_ERR_OPEN_DEV_TIME - Retrieve timestamp of the last time the device was opened
  758. * and CS timeout or razwi error occurred.
  759. * HL_INFO_CS_TIMEOUT_EVENT - Retrieve CS timeout timestamp and its related CS sequence number.
  760. * HL_INFO_RAZWI_EVENT - Retrieve parameters of razwi:
  761. * Timestamp of razwi.
  762. * The address which accessing it caused the razwi.
  763. * Razwi initiator.
  764. * Razwi cause, was it a page fault or MMU access error.
  765. * May return 0 even though no new data is available, in that case
  766. * timestamp will be 0.
  767. * HL_INFO_DEV_MEM_ALLOC_PAGE_SIZES - Retrieve valid page sizes for device memory allocation
  768. * HL_INFO_SECURED_ATTESTATION - Retrieve attestation report of the boot.
  769. * HL_INFO_REGISTER_EVENTFD - Register eventfd for event notifications.
  770. * HL_INFO_UNREGISTER_EVENTFD - Unregister eventfd
  771. * HL_INFO_GET_EVENTS - Retrieve the last occurred events
  772. * HL_INFO_UNDEFINED_OPCODE_EVENT - Retrieve last undefined opcode error information.
  773. * May return 0 even though no new data is available, in that case
  774. * timestamp will be 0.
  775. * HL_INFO_ENGINE_STATUS - Retrieve the status of all the h/w engines in the asic.
  776. * HL_INFO_PAGE_FAULT_EVENT - Retrieve parameters of captured page fault.
  777. * May return 0 even though no new data is available, in that case
  778. * timestamp will be 0.
  779. * HL_INFO_USER_MAPPINGS - Retrieve user mappings, captured after page fault event.
  780. * HL_INFO_FW_GENERIC_REQ - Send generic request to FW.
  781. * HL_INFO_HW_ERR_EVENT - Retrieve information on the reported HW error.
  782. * May return 0 even though no new data is available, in that case
  783. * timestamp will be 0.
  784. * HL_INFO_FW_ERR_EVENT - Retrieve information on the reported FW error.
  785. * May return 0 even though no new data is available, in that case
  786. * timestamp will be 0.
  787. */
  788. #define HL_INFO_HW_IP_INFO 0
  789. #define HL_INFO_HW_EVENTS 1
  790. #define HL_INFO_DRAM_USAGE 2
  791. #define HL_INFO_HW_IDLE 3
  792. #define HL_INFO_DEVICE_STATUS 4
  793. #define HL_INFO_DEVICE_UTILIZATION 6
  794. #define HL_INFO_HW_EVENTS_AGGREGATE 7
  795. #define HL_INFO_CLK_RATE 8
  796. #define HL_INFO_RESET_COUNT 9
  797. #define HL_INFO_TIME_SYNC 10
  798. #define HL_INFO_CS_COUNTERS 11
  799. #define HL_INFO_PCI_COUNTERS 12
  800. #define HL_INFO_CLK_THROTTLE_REASON 13
  801. #define HL_INFO_SYNC_MANAGER 14
  802. #define HL_INFO_TOTAL_ENERGY 15
  803. #define HL_INFO_PLL_FREQUENCY 16
  804. #define HL_INFO_POWER 17
  805. #define HL_INFO_OPEN_STATS 18
  806. #define HL_INFO_DRAM_REPLACED_ROWS 21
  807. #define HL_INFO_DRAM_PENDING_ROWS 22
  808. #define HL_INFO_LAST_ERR_OPEN_DEV_TIME 23
  809. #define HL_INFO_CS_TIMEOUT_EVENT 24
  810. #define HL_INFO_RAZWI_EVENT 25
  811. #define HL_INFO_DEV_MEM_ALLOC_PAGE_SIZES 26
  812. #define HL_INFO_SECURED_ATTESTATION 27
  813. #define HL_INFO_REGISTER_EVENTFD 28
  814. #define HL_INFO_UNREGISTER_EVENTFD 29
  815. #define HL_INFO_GET_EVENTS 30
  816. #define HL_INFO_UNDEFINED_OPCODE_EVENT 31
  817. #define HL_INFO_ENGINE_STATUS 32
  818. #define HL_INFO_PAGE_FAULT_EVENT 33
  819. #define HL_INFO_USER_MAPPINGS 34
  820. #define HL_INFO_FW_GENERIC_REQ 35
  821. #define HL_INFO_HW_ERR_EVENT 36
  822. #define HL_INFO_FW_ERR_EVENT 37
  823. #define HL_INFO_VERSION_MAX_LEN 128
  824. #define HL_INFO_CARD_NAME_MAX_LEN 16
  825. /* Maximum buffer size for retrieving engines status */
  826. #define HL_ENGINES_DATA_MAX_SIZE SZ_1M
  827. /**
  828. * struct hl_info_hw_ip_info - hardware information on various IPs in the ASIC
  829. * @sram_base_address: The first SRAM physical base address that is free to be
  830. * used by the user.
  831. * @dram_base_address: The first DRAM virtual or physical base address that is
  832. * free to be used by the user.
  833. * @dram_size: The DRAM size that is available to the user.
  834. * @sram_size: The SRAM size that is available to the user.
  835. * @num_of_events: The number of events that can be received from the f/w. This
  836. * is needed so the user can what is the size of the h/w events
  837. * array he needs to pass to the kernel when he wants to fetch
  838. * the event counters.
  839. * @device_id: PCI device ID of the ASIC.
  840. * @module_id: Module ID of the ASIC for mezzanine cards in servers
  841. * (From OCP spec).
  842. * @decoder_enabled_mask: Bit-mask that represents which decoders are enabled.
  843. * @first_available_interrupt_id: The first available interrupt ID for the user
  844. * to be used when it works with user interrupts.
  845. * Relevant for Gaudi2 and later.
  846. * @server_type: Server type that the Gaudi ASIC is currently installed in.
  847. * The value is according to enum hl_server_type
  848. * @cpld_version: CPLD version on the board.
  849. * @psoc_pci_pll_nr: PCI PLL NR value. Needed by the profiler in some ASICs.
  850. * @psoc_pci_pll_nf: PCI PLL NF value. Needed by the profiler in some ASICs.
  851. * @psoc_pci_pll_od: PCI PLL OD value. Needed by the profiler in some ASICs.
  852. * @psoc_pci_pll_div_factor: PCI PLL DIV factor value. Needed by the profiler
  853. * in some ASICs.
  854. * @tpc_enabled_mask: Bit-mask that represents which TPCs are enabled. Relevant
  855. * for Goya/Gaudi only.
  856. * @dram_enabled: Whether the DRAM is enabled.
  857. * @security_enabled: Whether security is enabled on device.
  858. * @mme_master_slave_mode: Indicate whether the MME is working in master/slave
  859. * configuration. Relevant for Greco and later.
  860. * @cpucp_version: The CPUCP f/w version.
  861. * @card_name: The card name as passed by the f/w.
  862. * @tpc_enabled_mask_ext: Bit-mask that represents which TPCs are enabled.
  863. * Relevant for Greco and later.
  864. * @dram_page_size: The DRAM physical page size.
  865. * @edma_enabled_mask: Bit-mask that represents which EDMAs are enabled.
  866. * Relevant for Gaudi2 and later.
  867. * @number_of_user_interrupts: The number of interrupts that are available to the userspace
  868. * application to use. Relevant for Gaudi2 and later.
  869. * @device_mem_alloc_default_page_size: default page size used in device memory allocation.
  870. * @revision_id: PCI revision ID of the ASIC.
  871. * @tpc_interrupt_id: interrupt id for TPC to use in order to raise events towards the host.
  872. * @rotator_enabled_mask: Bit-mask that represents which rotators are enabled.
  873. * Relevant for Gaudi3 and later.
  874. * @engine_core_interrupt_reg_addr: interrupt register address for engine core to use
  875. * in order to raise events toward FW.
  876. * @reserved_dram_size: DRAM size reserved for driver and firmware.
  877. */
  878. struct hl_info_hw_ip_info {
  879. __u64 sram_base_address;
  880. __u64 dram_base_address;
  881. __u64 dram_size;
  882. __u32 sram_size;
  883. __u32 num_of_events;
  884. __u32 device_id;
  885. __u32 module_id;
  886. __u32 decoder_enabled_mask;
  887. __u16 first_available_interrupt_id;
  888. __u16 server_type;
  889. __u32 cpld_version;
  890. __u32 psoc_pci_pll_nr;
  891. __u32 psoc_pci_pll_nf;
  892. __u32 psoc_pci_pll_od;
  893. __u32 psoc_pci_pll_div_factor;
  894. __u8 tpc_enabled_mask;
  895. __u8 dram_enabled;
  896. __u8 security_enabled;
  897. __u8 mme_master_slave_mode;
  898. __u8 cpucp_version[HL_INFO_VERSION_MAX_LEN];
  899. __u8 card_name[HL_INFO_CARD_NAME_MAX_LEN];
  900. __u64 tpc_enabled_mask_ext;
  901. __u64 dram_page_size;
  902. __u32 edma_enabled_mask;
  903. __u16 number_of_user_interrupts;
  904. __u8 reserved1;
  905. __u8 reserved2;
  906. __u64 reserved3;
  907. __u64 device_mem_alloc_default_page_size;
  908. __u64 reserved4;
  909. __u64 reserved5;
  910. __u32 reserved6;
  911. __u8 reserved7;
  912. __u8 revision_id;
  913. __u16 tpc_interrupt_id;
  914. __u32 rotator_enabled_mask;
  915. __u32 reserved9;
  916. __u64 engine_core_interrupt_reg_addr;
  917. __u64 reserved_dram_size;
  918. };
  919. struct hl_info_dram_usage {
  920. __u64 dram_free_mem;
  921. __u64 ctx_dram_mem;
  922. };
  923. #define HL_BUSY_ENGINES_MASK_EXT_SIZE 4
  924. struct hl_info_hw_idle {
  925. __u32 is_idle;
  926. /*
  927. * Bitmask of busy engines.
  928. * Bits definition is according to `enum <chip>_engine_id'.
  929. */
  930. __u32 busy_engines_mask;
  931. /*
  932. * Extended Bitmask of busy engines.
  933. * Bits definition is according to `enum <chip>_engine_id'.
  934. */
  935. __u64 busy_engines_mask_ext[HL_BUSY_ENGINES_MASK_EXT_SIZE];
  936. };
  937. struct hl_info_device_status {
  938. __u32 status;
  939. __u32 pad;
  940. };
  941. struct hl_info_device_utilization {
  942. __u32 utilization;
  943. __u32 pad;
  944. };
  945. struct hl_info_clk_rate {
  946. __u32 cur_clk_rate_mhz;
  947. __u32 max_clk_rate_mhz;
  948. };
  949. struct hl_info_reset_count {
  950. __u32 hard_reset_cnt;
  951. __u32 soft_reset_cnt;
  952. };
  953. struct hl_info_time_sync {
  954. __u64 device_time;
  955. __u64 host_time;
  956. };
  957. /**
  958. * struct hl_info_pci_counters - pci counters
  959. * @rx_throughput: PCI rx throughput KBps
  960. * @tx_throughput: PCI tx throughput KBps
  961. * @replay_cnt: PCI replay counter
  962. */
  963. struct hl_info_pci_counters {
  964. __u64 rx_throughput;
  965. __u64 tx_throughput;
  966. __u64 replay_cnt;
  967. };
  968. enum hl_clk_throttling_type {
  969. HL_CLK_THROTTLE_TYPE_POWER,
  970. HL_CLK_THROTTLE_TYPE_THERMAL,
  971. HL_CLK_THROTTLE_TYPE_MAX
  972. };
  973. /* clk_throttling_reason masks */
  974. #define HL_CLK_THROTTLE_POWER (1 << HL_CLK_THROTTLE_TYPE_POWER)
  975. #define HL_CLK_THROTTLE_THERMAL (1 << HL_CLK_THROTTLE_TYPE_THERMAL)
  976. /**
  977. * struct hl_info_clk_throttle - clock throttling reason
  978. * @clk_throttling_reason: each bit represents a clk throttling reason
  979. * @clk_throttling_timestamp_us: represents CPU timestamp in microseconds of the start-event
  980. * @clk_throttling_duration_ns: the clock throttle time in nanosec
  981. */
  982. struct hl_info_clk_throttle {
  983. __u32 clk_throttling_reason;
  984. __u32 pad;
  985. __u64 clk_throttling_timestamp_us[HL_CLK_THROTTLE_TYPE_MAX];
  986. __u64 clk_throttling_duration_ns[HL_CLK_THROTTLE_TYPE_MAX];
  987. };
  988. /**
  989. * struct hl_info_energy - device energy information
  990. * @total_energy_consumption: total device energy consumption
  991. */
  992. struct hl_info_energy {
  993. __u64 total_energy_consumption;
  994. };
  995. #define HL_PLL_NUM_OUTPUTS 4
  996. struct hl_pll_frequency_info {
  997. __u16 output[HL_PLL_NUM_OUTPUTS];
  998. };
  999. /**
  1000. * struct hl_open_stats_info - device open statistics information
  1001. * @open_counter: ever growing counter, increased on each successful dev open
  1002. * @last_open_period_ms: duration (ms) device was open last time
  1003. * @is_compute_ctx_active: Whether there is an active compute context executing
  1004. * @compute_ctx_in_release: true if the current compute context is being released
  1005. */
  1006. struct hl_open_stats_info {
  1007. __u64 open_counter;
  1008. __u64 last_open_period_ms;
  1009. __u8 is_compute_ctx_active;
  1010. __u8 compute_ctx_in_release;
  1011. __u8 pad[6];
  1012. };
  1013. /**
  1014. * struct hl_power_info - power information
  1015. * @power: power consumption
  1016. */
  1017. struct hl_power_info {
  1018. __u64 power;
  1019. };
  1020. /**
  1021. * struct hl_info_sync_manager - sync manager information
  1022. * @first_available_sync_object: first available sob
  1023. * @first_available_monitor: first available monitor
  1024. * @first_available_cq: first available cq
  1025. */
  1026. struct hl_info_sync_manager {
  1027. __u32 first_available_sync_object;
  1028. __u32 first_available_monitor;
  1029. __u32 first_available_cq;
  1030. __u32 reserved;
  1031. };
  1032. /**
  1033. * struct hl_info_cs_counters - command submission counters
  1034. * @total_out_of_mem_drop_cnt: total dropped due to memory allocation issue
  1035. * @ctx_out_of_mem_drop_cnt: context dropped due to memory allocation issue
  1036. * @total_parsing_drop_cnt: total dropped due to error in packet parsing
  1037. * @ctx_parsing_drop_cnt: context dropped due to error in packet parsing
  1038. * @total_queue_full_drop_cnt: total dropped due to queue full
  1039. * @ctx_queue_full_drop_cnt: context dropped due to queue full
  1040. * @total_device_in_reset_drop_cnt: total dropped due to device in reset
  1041. * @ctx_device_in_reset_drop_cnt: context dropped due to device in reset
  1042. * @total_max_cs_in_flight_drop_cnt: total dropped due to maximum CS in-flight
  1043. * @ctx_max_cs_in_flight_drop_cnt: context dropped due to maximum CS in-flight
  1044. * @total_validation_drop_cnt: total dropped due to validation error
  1045. * @ctx_validation_drop_cnt: context dropped due to validation error
  1046. */
  1047. struct hl_info_cs_counters {
  1048. __u64 total_out_of_mem_drop_cnt;
  1049. __u64 ctx_out_of_mem_drop_cnt;
  1050. __u64 total_parsing_drop_cnt;
  1051. __u64 ctx_parsing_drop_cnt;
  1052. __u64 total_queue_full_drop_cnt;
  1053. __u64 ctx_queue_full_drop_cnt;
  1054. __u64 total_device_in_reset_drop_cnt;
  1055. __u64 ctx_device_in_reset_drop_cnt;
  1056. __u64 total_max_cs_in_flight_drop_cnt;
  1057. __u64 ctx_max_cs_in_flight_drop_cnt;
  1058. __u64 total_validation_drop_cnt;
  1059. __u64 ctx_validation_drop_cnt;
  1060. };
  1061. /**
  1062. * struct hl_info_last_err_open_dev_time - last error boot information.
  1063. * @timestamp: timestamp of last time the device was opened and error occurred.
  1064. */
  1065. struct hl_info_last_err_open_dev_time {
  1066. __s64 timestamp;
  1067. };
  1068. /**
  1069. * struct hl_info_cs_timeout_event - last CS timeout information.
  1070. * @timestamp: timestamp when last CS timeout event occurred.
  1071. * @seq: sequence number of last CS timeout event.
  1072. */
  1073. struct hl_info_cs_timeout_event {
  1074. __s64 timestamp;
  1075. __u64 seq;
  1076. };
  1077. #define HL_RAZWI_NA_ENG_ID U16_MAX
  1078. #define HL_RAZWI_MAX_NUM_OF_ENGINES_PER_RTR 128
  1079. #define HL_RAZWI_READ BIT(0)
  1080. #define HL_RAZWI_WRITE BIT(1)
  1081. #define HL_RAZWI_LBW BIT(2)
  1082. #define HL_RAZWI_HBW BIT(3)
  1083. #define HL_RAZWI_RR BIT(4)
  1084. #define HL_RAZWI_ADDR_DEC BIT(5)
  1085. /**
  1086. * struct hl_info_razwi_event - razwi information.
  1087. * @timestamp: timestamp of razwi.
  1088. * @addr: address which accessing it caused razwi.
  1089. * @engine_id: engine id of the razwi initiator, if it was initiated by engine that does not
  1090. * have engine id it will be set to HL_RAZWI_NA_ENG_ID. If there are several possible
  1091. * engines which caused the razwi, it will hold all of them.
  1092. * @num_of_possible_engines: contains number of possible engine ids. In some asics, razwi indication
  1093. * might be common for several engines and there is no way to get the
  1094. * exact engine. In this way, engine_id array will be filled with all
  1095. * possible engines caused this razwi. Also, there might be possibility
  1096. * in gaudi, where we don't indication on specific engine, in that case
  1097. * the value of this parameter will be zero.
  1098. * @flags: bitmask for additional data: HL_RAZWI_READ - razwi caused by read operation
  1099. * HL_RAZWI_WRITE - razwi caused by write operation
  1100. * HL_RAZWI_LBW - razwi caused by lbw fabric transaction
  1101. * HL_RAZWI_HBW - razwi caused by hbw fabric transaction
  1102. * HL_RAZWI_RR - razwi caused by range register
  1103. * HL_RAZWI_ADDR_DEC - razwi caused by address decode error
  1104. * Note: this data is not supported by all asics, in that case the relevant bits will not
  1105. * be set.
  1106. */
  1107. struct hl_info_razwi_event {
  1108. __s64 timestamp;
  1109. __u64 addr;
  1110. __u16 engine_id[HL_RAZWI_MAX_NUM_OF_ENGINES_PER_RTR];
  1111. __u16 num_of_possible_engines;
  1112. __u8 flags;
  1113. __u8 pad[5];
  1114. };
  1115. #define MAX_QMAN_STREAMS_INFO 4
  1116. #define OPCODE_INFO_MAX_ADDR_SIZE 8
  1117. /**
  1118. * struct hl_info_undefined_opcode_event - info about last undefined opcode error
  1119. * @timestamp: timestamp of the undefined opcode error
  1120. * @cb_addr_streams: CB addresses (per stream) that are currently exists in the PQ
  1121. * entries. In case all streams array entries are
  1122. * filled with values, it means the execution was in Lower-CP.
  1123. * @cq_addr: the address of the current handled command buffer
  1124. * @cq_size: the size of the current handled command buffer
  1125. * @cb_addr_streams_len: num of streams - actual len of cb_addr_streams array.
  1126. * should be equal to 1 in case of undefined opcode
  1127. * in Upper-CP (specific stream) and equal to 4 incase
  1128. * of undefined opcode in Lower-CP.
  1129. * @engine_id: engine-id that the error occurred on
  1130. * @stream_id: the stream id the error occurred on. In case the stream equals to
  1131. * MAX_QMAN_STREAMS_INFO it means the error occurred on a Lower-CP.
  1132. */
  1133. struct hl_info_undefined_opcode_event {
  1134. __s64 timestamp;
  1135. __u64 cb_addr_streams[MAX_QMAN_STREAMS_INFO][OPCODE_INFO_MAX_ADDR_SIZE];
  1136. __u64 cq_addr;
  1137. __u32 cq_size;
  1138. __u32 cb_addr_streams_len;
  1139. __u32 engine_id;
  1140. __u32 stream_id;
  1141. };
  1142. /**
  1143. * struct hl_info_hw_err_event - info about HW error
  1144. * @timestamp: timestamp of error occurrence
  1145. * @event_id: The async event ID (specific to each device type).
  1146. * @pad: size padding for u64 granularity.
  1147. */
  1148. struct hl_info_hw_err_event {
  1149. __s64 timestamp;
  1150. __u16 event_id;
  1151. __u16 pad[3];
  1152. };
  1153. /* FW error definition for event_type in struct hl_info_fw_err_event */
  1154. enum hl_info_fw_err_type {
  1155. HL_INFO_FW_HEARTBEAT_ERR,
  1156. HL_INFO_FW_REPORTED_ERR,
  1157. };
  1158. /**
  1159. * struct hl_info_fw_err_event - info about FW error
  1160. * @timestamp: time-stamp of error occurrence
  1161. * @err_type: The type of event as defined in hl_info_fw_err_type.
  1162. * @event_id: The async event ID (specific to each device type, applicable only when event type is
  1163. * HL_INFO_FW_REPORTED_ERR).
  1164. * @pad: size padding for u64 granularity.
  1165. */
  1166. struct hl_info_fw_err_event {
  1167. __s64 timestamp;
  1168. __u16 err_type;
  1169. __u16 event_id;
  1170. __u32 pad;
  1171. };
  1172. /**
  1173. * struct hl_info_dev_memalloc_page_sizes - valid page sizes in device mem alloc information.
  1174. * @page_order_bitmask: bitmap in which a set bit represents the order of the supported page size
  1175. * (e.g. 0x2100000 means that 1MB and 32MB pages are supported).
  1176. */
  1177. struct hl_info_dev_memalloc_page_sizes {
  1178. __u64 page_order_bitmask;
  1179. };
  1180. #define SEC_PCR_DATA_BUF_SZ 256
  1181. #define SEC_PCR_QUOTE_BUF_SZ 510 /* (512 - 2) 2 bytes used for size */
  1182. #define SEC_SIGNATURE_BUF_SZ 255 /* (256 - 1) 1 byte used for size */
  1183. #define SEC_PUB_DATA_BUF_SZ 510 /* (512 - 2) 2 bytes used for size */
  1184. #define SEC_CERTIFICATE_BUF_SZ 2046 /* (2048 - 2) 2 bytes used for size */
  1185. /*
  1186. * struct hl_info_sec_attest - attestation report of the boot
  1187. * @nonce: number only used once. random number provided by host. this also passed to the quote
  1188. * command as a qualifying data.
  1189. * @pcr_quote_len: length of the attestation quote data (bytes)
  1190. * @pub_data_len: length of the public data (bytes)
  1191. * @certificate_len: length of the certificate (bytes)
  1192. * @pcr_num_reg: number of PCR registers in the pcr_data array
  1193. * @pcr_reg_len: length of each PCR register in the pcr_data array (bytes)
  1194. * @quote_sig_len: length of the attestation report signature (bytes)
  1195. * @pcr_data: raw values of the PCR registers
  1196. * @pcr_quote: attestation report data structure
  1197. * @quote_sig: signature structure of the attestation report
  1198. * @public_data: public key for the signed attestation
  1199. * (outPublic + name + qualifiedName)
  1200. * @certificate: certificate for the attestation signing key
  1201. */
  1202. struct hl_info_sec_attest {
  1203. __u32 nonce;
  1204. __u16 pcr_quote_len;
  1205. __u16 pub_data_len;
  1206. __u16 certificate_len;
  1207. __u8 pcr_num_reg;
  1208. __u8 pcr_reg_len;
  1209. __u8 quote_sig_len;
  1210. __u8 pcr_data[SEC_PCR_DATA_BUF_SZ];
  1211. __u8 pcr_quote[SEC_PCR_QUOTE_BUF_SZ];
  1212. __u8 quote_sig[SEC_SIGNATURE_BUF_SZ];
  1213. __u8 public_data[SEC_PUB_DATA_BUF_SZ];
  1214. __u8 certificate[SEC_CERTIFICATE_BUF_SZ];
  1215. __u8 pad0[2];
  1216. };
  1217. /**
  1218. * struct hl_page_fault_info - page fault information.
  1219. * @timestamp: timestamp of page fault.
  1220. * @addr: address which accessing it caused page fault.
  1221. * @engine_id: engine id which caused the page fault, supported only in gaudi3.
  1222. */
  1223. struct hl_page_fault_info {
  1224. __s64 timestamp;
  1225. __u64 addr;
  1226. __u16 engine_id;
  1227. __u8 pad[6];
  1228. };
  1229. /**
  1230. * struct hl_user_mapping - user mapping information.
  1231. * @dev_va: device virtual address.
  1232. * @size: virtual address mapping size.
  1233. */
  1234. struct hl_user_mapping {
  1235. __u64 dev_va;
  1236. __u64 size;
  1237. };
  1238. enum gaudi_dcores {
  1239. HL_GAUDI_WS_DCORE,
  1240. HL_GAUDI_WN_DCORE,
  1241. HL_GAUDI_EN_DCORE,
  1242. HL_GAUDI_ES_DCORE
  1243. };
  1244. /**
  1245. * struct hl_info_args - Main structure to retrieve device related information.
  1246. * @return_pointer: User space address of the relevant structure related to HL_INFO_* operation
  1247. * mentioned in @op.
  1248. * @return_size: Size of the structure used in @return_pointer, just like "size" in "snprintf", it
  1249. * limits how many bytes the kernel can write. For hw_events array, the size should be
  1250. * hl_info_hw_ip_info.num_of_events * sizeof(__u32).
  1251. * @op: Defines which type of information to be retrieved. Refer HL_INFO_* for details.
  1252. * @dcore_id: DCORE id for which the information is relevant (for Gaudi refer to enum gaudi_dcores).
  1253. * @ctx_id: Context ID of the user. Currently not in use.
  1254. * @period_ms: Period value, in milliseconds, for utilization rate in range 100ms - 1000ms in 100 ms
  1255. * resolution. Currently not in use.
  1256. * @pll_index: Index as defined in hl_<asic type>_pll_index enumeration.
  1257. * @eventfd: event file descriptor for event notifications.
  1258. * @user_buffer_actual_size: Actual data size which was copied to user allocated buffer by the
  1259. * driver. It is possible for the user to allocate buffer larger than
  1260. * needed, hence updating this variable so user will know the exact amount
  1261. * of bytes copied by the kernel to the buffer.
  1262. * @sec_attest_nonce: Nonce number used for attestation report.
  1263. * @array_size: Number of array members copied to user buffer.
  1264. * Relevant for HL_INFO_USER_MAPPINGS info ioctl.
  1265. * @fw_sub_opcode: generic requests sub opcodes.
  1266. * @pad: Padding to 64 bit.
  1267. */
  1268. struct hl_info_args {
  1269. __u64 return_pointer;
  1270. __u32 return_size;
  1271. __u32 op;
  1272. union {
  1273. __u32 dcore_id;
  1274. __u32 ctx_id;
  1275. __u32 period_ms;
  1276. __u32 pll_index;
  1277. __u32 eventfd;
  1278. __u32 user_buffer_actual_size;
  1279. __u32 sec_attest_nonce;
  1280. __u32 array_size;
  1281. __u32 fw_sub_opcode;
  1282. };
  1283. __u32 pad;
  1284. };
  1285. /* Opcode to create a new command buffer */
  1286. #define HL_CB_OP_CREATE 0
  1287. /* Opcode to destroy previously created command buffer */
  1288. #define HL_CB_OP_DESTROY 1
  1289. /* Opcode to retrieve information about a command buffer */
  1290. #define HL_CB_OP_INFO 2
  1291. /* 2MB minus 32 bytes for 2xMSG_PROT */
  1292. #define HL_MAX_CB_SIZE (0x200000 - 32)
  1293. /* Indicates whether the command buffer should be mapped to the device's MMU */
  1294. #define HL_CB_FLAGS_MAP 0x1
  1295. /* Used with HL_CB_OP_INFO opcode to get the device va address for kernel mapped CB */
  1296. #define HL_CB_FLAGS_GET_DEVICE_VA 0x2
  1297. struct hl_cb_in {
  1298. /* Handle of CB or 0 if we want to create one */
  1299. __u64 cb_handle;
  1300. /* HL_CB_OP_* */
  1301. __u32 op;
  1302. /* Size of CB. Maximum size is HL_MAX_CB_SIZE. The minimum size that
  1303. * will be allocated, regardless of this parameter's value, is PAGE_SIZE
  1304. */
  1305. __u32 cb_size;
  1306. /* Context ID - Currently not in use */
  1307. __u32 ctx_id;
  1308. /* HL_CB_FLAGS_* */
  1309. __u32 flags;
  1310. };
  1311. struct hl_cb_out {
  1312. union {
  1313. /* Handle of CB */
  1314. __u64 cb_handle;
  1315. union {
  1316. /* Information about CB */
  1317. struct {
  1318. /* Usage count of CB */
  1319. __u32 usage_cnt;
  1320. __u32 pad;
  1321. };
  1322. /* CB mapped address to device MMU */
  1323. __u64 device_va;
  1324. };
  1325. };
  1326. };
  1327. union hl_cb_args {
  1328. struct hl_cb_in in;
  1329. struct hl_cb_out out;
  1330. };
  1331. /* HL_CS_CHUNK_FLAGS_ values
  1332. *
  1333. * HL_CS_CHUNK_FLAGS_USER_ALLOC_CB:
  1334. * Indicates if the CB was allocated and mapped by userspace
  1335. * (relevant to greco and above). User allocated CB is a command buffer,
  1336. * allocated by the user, via malloc (or similar). After allocating the
  1337. * CB, the user invokes - “memory ioctl” to map the user memory into a
  1338. * device virtual address. The user provides this address via the
  1339. * cb_handle field. The interface provides the ability to create a
  1340. * large CBs, Which aren’t limited to “HL_MAX_CB_SIZE”. Therefore, it
  1341. * increases the PCI-DMA queues throughput. This CB allocation method
  1342. * also reduces the use of Linux DMA-able memory pool. Which are limited
  1343. * and used by other Linux sub-systems.
  1344. */
  1345. #define HL_CS_CHUNK_FLAGS_USER_ALLOC_CB 0x1
  1346. /*
  1347. * This structure size must always be fixed to 64-bytes for backward
  1348. * compatibility
  1349. */
  1350. struct hl_cs_chunk {
  1351. union {
  1352. /* Goya/Gaudi:
  1353. * For external queue, this represents a Handle of CB on the
  1354. * Host.
  1355. * For internal queue in Goya, this represents an SRAM or
  1356. * a DRAM address of the internal CB. In Gaudi, this might also
  1357. * represent a mapped host address of the CB.
  1358. *
  1359. * Greco onwards:
  1360. * For H/W queue, this represents either a Handle of CB on the
  1361. * Host, or an SRAM, a DRAM, or a mapped host address of the CB.
  1362. *
  1363. * A mapped host address is in the device address space, after
  1364. * a host address was mapped by the device MMU.
  1365. */
  1366. __u64 cb_handle;
  1367. /* Relevant only when HL_CS_FLAGS_WAIT or
  1368. * HL_CS_FLAGS_COLLECTIVE_WAIT is set
  1369. * This holds address of array of u64 values that contain
  1370. * signal CS sequence numbers. The wait described by
  1371. * this job will listen on all those signals
  1372. * (wait event per signal)
  1373. */
  1374. __u64 signal_seq_arr;
  1375. /*
  1376. * Relevant only when HL_CS_FLAGS_WAIT or
  1377. * HL_CS_FLAGS_COLLECTIVE_WAIT is set
  1378. * along with HL_CS_FLAGS_ENCAP_SIGNALS.
  1379. * This is the CS sequence which has the encapsulated signals.
  1380. */
  1381. __u64 encaps_signal_seq;
  1382. };
  1383. /* Index of queue to put the CB on */
  1384. __u32 queue_index;
  1385. union {
  1386. /*
  1387. * Size of command buffer with valid packets
  1388. * Can be smaller then actual CB size
  1389. */
  1390. __u32 cb_size;
  1391. /* Relevant only when HL_CS_FLAGS_WAIT or
  1392. * HL_CS_FLAGS_COLLECTIVE_WAIT is set.
  1393. * Number of entries in signal_seq_arr
  1394. */
  1395. __u32 num_signal_seq_arr;
  1396. /* Relevant only when HL_CS_FLAGS_WAIT or
  1397. * HL_CS_FLAGS_COLLECTIVE_WAIT is set along
  1398. * with HL_CS_FLAGS_ENCAP_SIGNALS
  1399. * This set the signals range that the user want to wait for
  1400. * out of the whole reserved signals range.
  1401. * e.g if the signals range is 20, and user don't want
  1402. * to wait for signal 8, so he set this offset to 7, then
  1403. * he call the API again with 9 and so on till 20.
  1404. */
  1405. __u32 encaps_signal_offset;
  1406. };
  1407. /* HL_CS_CHUNK_FLAGS_* */
  1408. __u32 cs_chunk_flags;
  1409. /* Relevant only when HL_CS_FLAGS_COLLECTIVE_WAIT is set.
  1410. * This holds the collective engine ID. The wait described by this job
  1411. * will sync with this engine and with all NICs before completion.
  1412. */
  1413. __u32 collective_engine_id;
  1414. /* Align structure to 64 bytes */
  1415. __u32 pad[10];
  1416. };
  1417. /* SIGNAL/WAIT/COLLECTIVE_WAIT flags are mutually exclusive */
  1418. #define HL_CS_FLAGS_FORCE_RESTORE 0x1
  1419. #define HL_CS_FLAGS_SIGNAL 0x2
  1420. #define HL_CS_FLAGS_WAIT 0x4
  1421. #define HL_CS_FLAGS_COLLECTIVE_WAIT 0x8
  1422. #define HL_CS_FLAGS_TIMESTAMP 0x20
  1423. #define HL_CS_FLAGS_STAGED_SUBMISSION 0x40
  1424. #define HL_CS_FLAGS_STAGED_SUBMISSION_FIRST 0x80
  1425. #define HL_CS_FLAGS_STAGED_SUBMISSION_LAST 0x100
  1426. #define HL_CS_FLAGS_CUSTOM_TIMEOUT 0x200
  1427. #define HL_CS_FLAGS_SKIP_RESET_ON_TIMEOUT 0x400
  1428. /*
  1429. * The encapsulated signals CS is merged into the existing CS ioctls.
  1430. * In order to use this feature need to follow the below procedure:
  1431. * 1. Reserve signals, set the CS type to HL_CS_FLAGS_RESERVE_SIGNALS_ONLY
  1432. * the output of this API will be the SOB offset from CFG_BASE.
  1433. * this address will be used to patch CB cmds to do the signaling for this
  1434. * SOB by incrementing it's value.
  1435. * for reverting the reservation use HL_CS_FLAGS_UNRESERVE_SIGNALS_ONLY
  1436. * CS type, note that this might fail if out-of-sync happened to the SOB
  1437. * value, in case other signaling request to the same SOB occurred between
  1438. * reserve-unreserve calls.
  1439. * 2. Use the staged CS to do the encapsulated signaling jobs.
  1440. * use HL_CS_FLAGS_STAGED_SUBMISSION and HL_CS_FLAGS_STAGED_SUBMISSION_FIRST
  1441. * along with HL_CS_FLAGS_ENCAP_SIGNALS flag, and set encaps_signal_offset
  1442. * field. This offset allows app to wait on part of the reserved signals.
  1443. * 3. Use WAIT/COLLECTIVE WAIT CS along with HL_CS_FLAGS_ENCAP_SIGNALS flag
  1444. * to wait for the encapsulated signals.
  1445. */
  1446. #define HL_CS_FLAGS_ENCAP_SIGNALS 0x800
  1447. #define HL_CS_FLAGS_RESERVE_SIGNALS_ONLY 0x1000
  1448. #define HL_CS_FLAGS_UNRESERVE_SIGNALS_ONLY 0x2000
  1449. /*
  1450. * The engine cores CS is merged into the existing CS ioctls.
  1451. * Use it to control the engine cores mode.
  1452. */
  1453. #define HL_CS_FLAGS_ENGINE_CORE_COMMAND 0x4000
  1454. /*
  1455. * The flush HBW PCI writes is merged into the existing CS ioctls.
  1456. * Used to flush all HBW PCI writes.
  1457. * This is a blocking operation and for this reason the user shall not use
  1458. * the return sequence number (which will be invalid anyway)
  1459. */
  1460. #define HL_CS_FLAGS_FLUSH_PCI_HBW_WRITES 0x8000
  1461. /*
  1462. * The engines CS is merged into the existing CS ioctls.
  1463. * Use it to control engines modes.
  1464. */
  1465. #define HL_CS_FLAGS_ENGINES_COMMAND 0x10000
  1466. #define HL_CS_STATUS_SUCCESS 0
  1467. #define HL_MAX_JOBS_PER_CS 512
  1468. /*
  1469. * enum hl_engine_command - engine command
  1470. *
  1471. * @HL_ENGINE_CORE_HALT: engine core halt
  1472. * @HL_ENGINE_CORE_RUN: engine core run
  1473. * @HL_ENGINE_STALL: user engine/s stall
  1474. * @HL_ENGINE_RESUME: user engine/s resume
  1475. */
  1476. enum hl_engine_command {
  1477. HL_ENGINE_CORE_HALT = 1,
  1478. HL_ENGINE_CORE_RUN = 2,
  1479. HL_ENGINE_STALL = 3,
  1480. HL_ENGINE_RESUME = 4,
  1481. HL_ENGINE_COMMAND_MAX
  1482. };
  1483. struct hl_cs_in {
  1484. union {
  1485. struct {
  1486. /* this holds address of array of hl_cs_chunk for restore phase */
  1487. __u64 chunks_restore;
  1488. /* holds address of array of hl_cs_chunk for execution phase */
  1489. __u64 chunks_execute;
  1490. };
  1491. /* Valid only when HL_CS_FLAGS_ENGINE_CORE_COMMAND is set */
  1492. struct {
  1493. /* this holds address of array of uint32 for engine_cores */
  1494. __u64 engine_cores;
  1495. /* number of engine cores in engine_cores array */
  1496. __u32 num_engine_cores;
  1497. /* the core command to be sent towards engine cores */
  1498. __u32 core_command;
  1499. };
  1500. /* Valid only when HL_CS_FLAGS_ENGINES_COMMAND is set */
  1501. struct {
  1502. /* this holds address of array of uint32 for engines */
  1503. __u64 engines;
  1504. /* number of engines in engines array */
  1505. __u32 num_engines;
  1506. /* the engine command to be sent towards engines */
  1507. __u32 engine_command;
  1508. };
  1509. };
  1510. union {
  1511. /*
  1512. * Sequence number of a staged submission CS
  1513. * valid only if HL_CS_FLAGS_STAGED_SUBMISSION is set and
  1514. * HL_CS_FLAGS_STAGED_SUBMISSION_FIRST is unset.
  1515. */
  1516. __u64 seq;
  1517. /*
  1518. * Encapsulated signals handle id
  1519. * Valid for two flows:
  1520. * 1. CS with encapsulated signals:
  1521. * when HL_CS_FLAGS_STAGED_SUBMISSION and
  1522. * HL_CS_FLAGS_STAGED_SUBMISSION_FIRST
  1523. * and HL_CS_FLAGS_ENCAP_SIGNALS are set.
  1524. * 2. unreserve signals:
  1525. * valid when HL_CS_FLAGS_UNRESERVE_SIGNALS_ONLY is set.
  1526. */
  1527. __u32 encaps_sig_handle_id;
  1528. /* Valid only when HL_CS_FLAGS_RESERVE_SIGNALS_ONLY is set */
  1529. struct {
  1530. /* Encapsulated signals number */
  1531. __u32 encaps_signals_count;
  1532. /* Encapsulated signals queue index (stream) */
  1533. __u32 encaps_signals_q_idx;
  1534. };
  1535. };
  1536. /* Number of chunks in restore phase array. Maximum number is
  1537. * HL_MAX_JOBS_PER_CS
  1538. */
  1539. __u32 num_chunks_restore;
  1540. /* Number of chunks in execution array. Maximum number is
  1541. * HL_MAX_JOBS_PER_CS
  1542. */
  1543. __u32 num_chunks_execute;
  1544. /* timeout in seconds - valid only if HL_CS_FLAGS_CUSTOM_TIMEOUT
  1545. * is set
  1546. */
  1547. __u32 timeout;
  1548. /* HL_CS_FLAGS_* */
  1549. __u32 cs_flags;
  1550. /* Context ID - Currently not in use */
  1551. __u32 ctx_id;
  1552. __u8 pad[4];
  1553. };
  1554. struct hl_cs_out {
  1555. union {
  1556. /*
  1557. * seq holds the sequence number of the CS to pass to wait
  1558. * ioctl. All values are valid except for 0 and ULLONG_MAX
  1559. */
  1560. __u64 seq;
  1561. /* Valid only when HL_CS_FLAGS_RESERVE_SIGNALS_ONLY is set */
  1562. struct {
  1563. /* This is the reserved signal handle id */
  1564. __u32 handle_id;
  1565. /* This is the signals count */
  1566. __u32 count;
  1567. };
  1568. };
  1569. /* HL_CS_STATUS */
  1570. __u32 status;
  1571. /*
  1572. * SOB base address offset
  1573. * Valid only when HL_CS_FLAGS_RESERVE_SIGNALS_ONLY or HL_CS_FLAGS_SIGNAL is set
  1574. */
  1575. __u32 sob_base_addr_offset;
  1576. /*
  1577. * Count of completed signals in SOB before current signal submission.
  1578. * Valid only when (HL_CS_FLAGS_ENCAP_SIGNALS & HL_CS_FLAGS_STAGED_SUBMISSION)
  1579. * or HL_CS_FLAGS_SIGNAL is set
  1580. */
  1581. __u16 sob_count_before_submission;
  1582. __u16 pad[3];
  1583. };
  1584. union hl_cs_args {
  1585. struct hl_cs_in in;
  1586. struct hl_cs_out out;
  1587. };
  1588. #define HL_WAIT_CS_FLAGS_INTERRUPT 0x2
  1589. #define HL_WAIT_CS_FLAGS_INTERRUPT_MASK 0xFFF00000
  1590. #define HL_WAIT_CS_FLAGS_ANY_CQ_INTERRUPT 0xFFF00000
  1591. #define HL_WAIT_CS_FLAGS_ANY_DEC_INTERRUPT 0xFFE00000
  1592. #define HL_WAIT_CS_FLAGS_MULTI_CS 0x4
  1593. #define HL_WAIT_CS_FLAGS_INTERRUPT_KERNEL_CQ 0x10
  1594. #define HL_WAIT_CS_FLAGS_REGISTER_INTERRUPT 0x20
  1595. #define HL_WAIT_MULTI_CS_LIST_MAX_LEN 32
  1596. struct hl_wait_cs_in {
  1597. union {
  1598. struct {
  1599. /*
  1600. * In case of wait_cs holds the CS sequence number.
  1601. * In case of wait for multi CS hold a user pointer to
  1602. * an array of CS sequence numbers
  1603. */
  1604. __u64 seq;
  1605. /* Absolute timeout to wait for command submission
  1606. * in microseconds
  1607. */
  1608. __u64 timeout_us;
  1609. };
  1610. struct {
  1611. union {
  1612. /* User address for completion comparison.
  1613. * upon interrupt, driver will compare the value pointed
  1614. * by this address with the supplied target value.
  1615. * in order not to perform any comparison, set address
  1616. * to all 1s.
  1617. * Relevant only when HL_WAIT_CS_FLAGS_INTERRUPT is set
  1618. */
  1619. __u64 addr;
  1620. /* cq_counters_handle to a kernel mapped cb which contains
  1621. * cq counters.
  1622. * Relevant only when HL_WAIT_CS_FLAGS_INTERRUPT_KERNEL_CQ is set
  1623. */
  1624. __u64 cq_counters_handle;
  1625. };
  1626. /* Target value for completion comparison */
  1627. __u64 target;
  1628. };
  1629. };
  1630. /* Context ID - Currently not in use */
  1631. __u32 ctx_id;
  1632. /* HL_WAIT_CS_FLAGS_*
  1633. * If HL_WAIT_CS_FLAGS_INTERRUPT is set, this field should include
  1634. * interrupt id according to HL_WAIT_CS_FLAGS_INTERRUPT_MASK
  1635. *
  1636. * in order to wait for any CQ interrupt, set interrupt value to
  1637. * HL_WAIT_CS_FLAGS_ANY_CQ_INTERRUPT.
  1638. *
  1639. * in order to wait for any decoder interrupt, set interrupt value to
  1640. * HL_WAIT_CS_FLAGS_ANY_DEC_INTERRUPT.
  1641. */
  1642. __u32 flags;
  1643. union {
  1644. struct {
  1645. /* Multi CS API info- valid entries in multi-CS array */
  1646. __u8 seq_arr_len;
  1647. __u8 pad[7];
  1648. };
  1649. /* Absolute timeout to wait for an interrupt in microseconds.
  1650. * Relevant only when HL_WAIT_CS_FLAGS_INTERRUPT is set
  1651. */
  1652. __u64 interrupt_timeout_us;
  1653. };
  1654. /*
  1655. * cq counter offset inside the counters cb pointed by cq_counters_handle above.
  1656. * upon interrupt, driver will compare the value pointed
  1657. * by this address (cq_counters_handle + cq_counters_offset)
  1658. * with the supplied target value.
  1659. * relevant only when HL_WAIT_CS_FLAGS_INTERRUPT_KERNEL_CQ is set
  1660. */
  1661. __u64 cq_counters_offset;
  1662. /*
  1663. * Timestamp_handle timestamps buffer handle.
  1664. * relevant only when HL_WAIT_CS_FLAGS_REGISTER_INTERRUPT is set
  1665. */
  1666. __u64 timestamp_handle;
  1667. /*
  1668. * Timestamp_offset is offset inside the timestamp buffer pointed by timestamp_handle above.
  1669. * upon interrupt, if the cq reached the target value then driver will write
  1670. * timestamp to this offset.
  1671. * relevant only when HL_WAIT_CS_FLAGS_REGISTER_INTERRUPT is set
  1672. */
  1673. __u64 timestamp_offset;
  1674. };
  1675. #define HL_WAIT_CS_STATUS_COMPLETED 0
  1676. #define HL_WAIT_CS_STATUS_BUSY 1
  1677. #define HL_WAIT_CS_STATUS_TIMEDOUT 2
  1678. #define HL_WAIT_CS_STATUS_ABORTED 3
  1679. #define HL_WAIT_CS_STATUS_FLAG_GONE 0x1
  1680. #define HL_WAIT_CS_STATUS_FLAG_TIMESTAMP_VLD 0x2
  1681. struct hl_wait_cs_out {
  1682. /* HL_WAIT_CS_STATUS_* */
  1683. __u32 status;
  1684. /* HL_WAIT_CS_STATUS_FLAG* */
  1685. __u32 flags;
  1686. /*
  1687. * valid only if HL_WAIT_CS_STATUS_FLAG_TIMESTAMP_VLD is set
  1688. * for wait_cs: timestamp of CS completion
  1689. * for wait_multi_cs: timestamp of FIRST CS completion
  1690. */
  1691. __s64 timestamp_nsec;
  1692. /* multi CS completion bitmap */
  1693. __u32 cs_completion_map;
  1694. __u32 pad;
  1695. };
  1696. union hl_wait_cs_args {
  1697. struct hl_wait_cs_in in;
  1698. struct hl_wait_cs_out out;
  1699. };
  1700. /* Opcode to allocate device memory */
  1701. #define HL_MEM_OP_ALLOC 0
  1702. /* Opcode to free previously allocated device memory */
  1703. #define HL_MEM_OP_FREE 1
  1704. /* Opcode to map host and device memory */
  1705. #define HL_MEM_OP_MAP 2
  1706. /* Opcode to unmap previously mapped host and device memory */
  1707. #define HL_MEM_OP_UNMAP 3
  1708. /* Opcode to map a hw block */
  1709. #define HL_MEM_OP_MAP_BLOCK 4
  1710. /* Opcode to create DMA-BUF object for an existing device memory allocation
  1711. * and to export an FD of that DMA-BUF back to the caller
  1712. */
  1713. #define HL_MEM_OP_EXPORT_DMABUF_FD 5
  1714. /* Opcode to create timestamps pool for user interrupts registration support
  1715. * The memory will be allocated by the kernel driver, A timestamp buffer which the user
  1716. * will get handle to it for mmap, and another internal buffer used by the
  1717. * driver for registration management
  1718. * The memory will be freed when the user closes the file descriptor(ctx close)
  1719. */
  1720. #define HL_MEM_OP_TS_ALLOC 6
  1721. /* Memory flags */
  1722. #define HL_MEM_CONTIGUOUS 0x1
  1723. #define HL_MEM_SHARED 0x2
  1724. #define HL_MEM_USERPTR 0x4
  1725. #define HL_MEM_FORCE_HINT 0x8
  1726. #define HL_MEM_PREFETCH 0x40
  1727. /**
  1728. * structure hl_mem_in - structure that handle input args for memory IOCTL
  1729. * @union arg: union of structures to be used based on the input operation
  1730. * @op: specify the requested memory operation (one of the HL_MEM_OP_* definitions).
  1731. * @flags: flags for the memory operation (one of the HL_MEM_* definitions).
  1732. * For the HL_MEM_OP_EXPORT_DMABUF_FD opcode, this field holds the DMA-BUF file/FD flags.
  1733. * @ctx_id: context ID - currently not in use.
  1734. * @num_of_elements: number of timestamp elements used only with HL_MEM_OP_TS_ALLOC opcode.
  1735. */
  1736. struct hl_mem_in {
  1737. union {
  1738. /**
  1739. * structure for device memory allocation (used with the HL_MEM_OP_ALLOC op)
  1740. * @mem_size: memory size to allocate
  1741. * @page_size: page size to use on allocation. when the value is 0 the default page
  1742. * size will be taken.
  1743. */
  1744. struct {
  1745. __u64 mem_size;
  1746. __u64 page_size;
  1747. } alloc;
  1748. /**
  1749. * structure for free-ing device memory (used with the HL_MEM_OP_FREE op)
  1750. * @handle: handle returned from HL_MEM_OP_ALLOC
  1751. */
  1752. struct {
  1753. __u64 handle;
  1754. } free;
  1755. /**
  1756. * structure for mapping device memory (used with the HL_MEM_OP_MAP op)
  1757. * @hint_addr: requested virtual address of mapped memory.
  1758. * the driver will try to map the requested region to this hint
  1759. * address, as long as the address is valid and not already mapped.
  1760. * the user should check the returned address of the IOCTL to make
  1761. * sure he got the hint address.
  1762. * passing 0 here means that the driver will choose the address itself.
  1763. * @handle: handle returned from HL_MEM_OP_ALLOC.
  1764. */
  1765. struct {
  1766. __u64 hint_addr;
  1767. __u64 handle;
  1768. } map_device;
  1769. /**
  1770. * structure for mapping host memory (used with the HL_MEM_OP_MAP op)
  1771. * @host_virt_addr: address of allocated host memory.
  1772. * @hint_addr: requested virtual address of mapped memory.
  1773. * the driver will try to map the requested region to this hint
  1774. * address, as long as the address is valid and not already mapped.
  1775. * the user should check the returned address of the IOCTL to make
  1776. * sure he got the hint address.
  1777. * passing 0 here means that the driver will choose the address itself.
  1778. * @size: size of allocated host memory.
  1779. */
  1780. struct {
  1781. __u64 host_virt_addr;
  1782. __u64 hint_addr;
  1783. __u64 mem_size;
  1784. } map_host;
  1785. /**
  1786. * structure for mapping hw block (used with the HL_MEM_OP_MAP_BLOCK op)
  1787. * @block_addr:HW block address to map, a handle and size will be returned
  1788. * to the user and will be used to mmap the relevant block.
  1789. * only addresses from configuration space are allowed.
  1790. */
  1791. struct {
  1792. __u64 block_addr;
  1793. } map_block;
  1794. /**
  1795. * structure for unmapping host memory (used with the HL_MEM_OP_UNMAP op)
  1796. * @device_virt_addr: virtual address returned from HL_MEM_OP_MAP
  1797. */
  1798. struct {
  1799. __u64 device_virt_addr;
  1800. } unmap;
  1801. /**
  1802. * structure for exporting DMABUF object (used with
  1803. * the HL_MEM_OP_EXPORT_DMABUF_FD op)
  1804. * @addr: for Gaudi1, the driver expects a physical address
  1805. * inside the device's DRAM. this is because in Gaudi1
  1806. * we don't have MMU that covers the device's DRAM.
  1807. * for all other ASICs, the driver expects a device
  1808. * virtual address that represents the start address of
  1809. * a mapped DRAM memory area inside the device.
  1810. * the address must be the same as was received from the
  1811. * driver during a previous HL_MEM_OP_MAP operation.
  1812. * @mem_size: size of memory to export.
  1813. * @offset: for Gaudi1, this value must be 0. For all other ASICs,
  1814. * the driver expects an offset inside of the memory area
  1815. * describe by addr. the offset represents the start
  1816. * address of that the exported dma-buf object describes.
  1817. */
  1818. struct {
  1819. __u64 addr;
  1820. __u64 mem_size;
  1821. __u64 offset;
  1822. } export_dmabuf_fd;
  1823. };
  1824. __u32 op;
  1825. __u32 flags;
  1826. __u32 ctx_id;
  1827. __u32 num_of_elements;
  1828. };
  1829. struct hl_mem_out {
  1830. union {
  1831. /*
  1832. * Used for HL_MEM_OP_MAP as the virtual address that was
  1833. * assigned in the device VA space.
  1834. * A value of 0 means the requested operation failed.
  1835. */
  1836. __u64 device_virt_addr;
  1837. /*
  1838. * Used in HL_MEM_OP_ALLOC
  1839. * This is the assigned handle for the allocated memory
  1840. */
  1841. __u64 handle;
  1842. struct {
  1843. /*
  1844. * Used in HL_MEM_OP_MAP_BLOCK.
  1845. * This is the assigned handle for the mapped block
  1846. */
  1847. __u64 block_handle;
  1848. /*
  1849. * Used in HL_MEM_OP_MAP_BLOCK
  1850. * This is the size of the mapped block
  1851. */
  1852. __u32 block_size;
  1853. __u32 pad;
  1854. };
  1855. /* Returned in HL_MEM_OP_EXPORT_DMABUF_FD. Represents the
  1856. * DMA-BUF object that was created to describe a memory
  1857. * allocation on the device's memory space. The FD should be
  1858. * passed to the importer driver
  1859. */
  1860. __s32 fd;
  1861. };
  1862. };
  1863. union hl_mem_args {
  1864. struct hl_mem_in in;
  1865. struct hl_mem_out out;
  1866. };
  1867. #define HL_DEBUG_MAX_AUX_VALUES 10
  1868. struct hl_debug_params_etr {
  1869. /* Address in memory to allocate buffer */
  1870. __u64 buffer_address;
  1871. /* Size of buffer to allocate */
  1872. __u64 buffer_size;
  1873. /* Sink operation mode: SW fifo, HW fifo, Circular buffer */
  1874. __u32 sink_mode;
  1875. __u32 pad;
  1876. };
  1877. struct hl_debug_params_etf {
  1878. /* Address in memory to allocate buffer */
  1879. __u64 buffer_address;
  1880. /* Size of buffer to allocate */
  1881. __u64 buffer_size;
  1882. /* Sink operation mode: SW fifo, HW fifo, Circular buffer */
  1883. __u32 sink_mode;
  1884. __u32 pad;
  1885. };
  1886. struct hl_debug_params_stm {
  1887. /* Two bit masks for HW event and Stimulus Port */
  1888. __u64 he_mask;
  1889. __u64 sp_mask;
  1890. /* Trace source ID */
  1891. __u32 id;
  1892. /* Frequency for the timestamp register */
  1893. __u32 frequency;
  1894. };
  1895. struct hl_debug_params_bmon {
  1896. /* Two address ranges that the user can request to filter */
  1897. __u64 start_addr0;
  1898. __u64 addr_mask0;
  1899. __u64 start_addr1;
  1900. __u64 addr_mask1;
  1901. /* Capture window configuration */
  1902. __u32 bw_win;
  1903. __u32 win_capture;
  1904. /* Trace source ID */
  1905. __u32 id;
  1906. /* Control register */
  1907. __u32 control;
  1908. /* Two more address ranges that the user can request to filter */
  1909. __u64 start_addr2;
  1910. __u64 end_addr2;
  1911. __u64 start_addr3;
  1912. __u64 end_addr3;
  1913. };
  1914. struct hl_debug_params_spmu {
  1915. /* Event types selection */
  1916. __u64 event_types[HL_DEBUG_MAX_AUX_VALUES];
  1917. /* Number of event types selection */
  1918. __u32 event_types_num;
  1919. /* TRC configuration register values */
  1920. __u32 pmtrc_val;
  1921. __u32 trc_ctrl_host_val;
  1922. __u32 trc_en_host_val;
  1923. };
  1924. /* Opcode for ETR component */
  1925. #define HL_DEBUG_OP_ETR 0
  1926. /* Opcode for ETF component */
  1927. #define HL_DEBUG_OP_ETF 1
  1928. /* Opcode for STM component */
  1929. #define HL_DEBUG_OP_STM 2
  1930. /* Opcode for FUNNEL component */
  1931. #define HL_DEBUG_OP_FUNNEL 3
  1932. /* Opcode for BMON component */
  1933. #define HL_DEBUG_OP_BMON 4
  1934. /* Opcode for SPMU component */
  1935. #define HL_DEBUG_OP_SPMU 5
  1936. /* Opcode for timestamp (deprecated) */
  1937. #define HL_DEBUG_OP_TIMESTAMP 6
  1938. /* Opcode for setting the device into or out of debug mode. The enable
  1939. * variable should be 1 for enabling debug mode and 0 for disabling it
  1940. */
  1941. #define HL_DEBUG_OP_SET_MODE 7
  1942. struct hl_debug_args {
  1943. /*
  1944. * Pointer to user input structure.
  1945. * This field is relevant to specific opcodes.
  1946. */
  1947. __u64 input_ptr;
  1948. /* Pointer to user output structure */
  1949. __u64 output_ptr;
  1950. /* Size of user input structure */
  1951. __u32 input_size;
  1952. /* Size of user output structure */
  1953. __u32 output_size;
  1954. /* HL_DEBUG_OP_* */
  1955. __u32 op;
  1956. /*
  1957. * Register index in the component, taken from the debug_regs_index enum
  1958. * in the various ASIC header files
  1959. */
  1960. __u32 reg_idx;
  1961. /* Enable/disable */
  1962. __u32 enable;
  1963. /* Context ID - Currently not in use */
  1964. __u32 ctx_id;
  1965. };
  1966. /*
  1967. * Various information operations such as:
  1968. * - H/W IP information
  1969. * - Current dram usage
  1970. *
  1971. * The user calls this IOCTL with an opcode that describes the required
  1972. * information. The user should supply a pointer to a user-allocated memory
  1973. * chunk, which will be filled by the driver with the requested information.
  1974. *
  1975. * The user supplies the maximum amount of size to copy into the user's memory,
  1976. * in order to prevent data corruption in case of differences between the
  1977. * definitions of structures in kernel and userspace, e.g. in case of old
  1978. * userspace and new kernel driver
  1979. */
  1980. #define HL_IOCTL_INFO \
  1981. _IOWR('H', 0x01, struct hl_info_args)
  1982. /*
  1983. * Command Buffer
  1984. * - Request a Command Buffer
  1985. * - Destroy a Command Buffer
  1986. *
  1987. * The command buffers are memory blocks that reside in DMA-able address
  1988. * space and are physically contiguous so they can be accessed by the device
  1989. * directly. They are allocated using the coherent DMA API.
  1990. *
  1991. * When creating a new CB, the IOCTL returns a handle of it, and the user-space
  1992. * process needs to use that handle to mmap the buffer so it can access them.
  1993. *
  1994. * In some instances, the device must access the command buffer through the
  1995. * device's MMU, and thus its memory should be mapped. In these cases, user can
  1996. * indicate the driver that such a mapping is required.
  1997. * The resulting device virtual address will be used internally by the driver,
  1998. * and won't be returned to user.
  1999. *
  2000. */
  2001. #define HL_IOCTL_CB \
  2002. _IOWR('H', 0x02, union hl_cb_args)
  2003. /*
  2004. * Command Submission
  2005. *
  2006. * To submit work to the device, the user need to call this IOCTL with a set
  2007. * of JOBS. That set of JOBS constitutes a CS object.
  2008. * Each JOB will be enqueued on a specific queue, according to the user's input.
  2009. * There can be more then one JOB per queue.
  2010. *
  2011. * The CS IOCTL will receive two sets of JOBS. One set is for "restore" phase
  2012. * and a second set is for "execution" phase.
  2013. * The JOBS on the "restore" phase are enqueued only after context-switch
  2014. * (or if its the first CS for this context). The user can also order the
  2015. * driver to run the "restore" phase explicitly
  2016. *
  2017. * Goya/Gaudi:
  2018. * There are two types of queues - external and internal. External queues
  2019. * are DMA queues which transfer data from/to the Host. All other queues are
  2020. * internal. The driver will get completion notifications from the device only
  2021. * on JOBS which are enqueued in the external queues.
  2022. *
  2023. * Greco onwards:
  2024. * There is a single type of queue for all types of engines, either DMA engines
  2025. * for transfers from/to the host or inside the device, or compute engines.
  2026. * The driver will get completion notifications from the device for all queues.
  2027. *
  2028. * For jobs on external queues, the user needs to create command buffers
  2029. * through the CB ioctl and give the CB's handle to the CS ioctl. For jobs on
  2030. * internal queues, the user needs to prepare a "command buffer" with packets
  2031. * on either the device SRAM/DRAM or the host, and give the device address of
  2032. * that buffer to the CS ioctl.
  2033. * For jobs on H/W queues both options of command buffers are valid.
  2034. *
  2035. * This IOCTL is asynchronous in regard to the actual execution of the CS. This
  2036. * means it returns immediately after ALL the JOBS were enqueued on their
  2037. * relevant queues. Therefore, the user mustn't assume the CS has been completed
  2038. * or has even started to execute.
  2039. *
  2040. * Upon successful enqueue, the IOCTL returns a sequence number which the user
  2041. * can use with the "Wait for CS" IOCTL to check whether the handle's CS
  2042. * non-internal JOBS have been completed. Note that if the CS has internal JOBS
  2043. * which can execute AFTER the external JOBS have finished, the driver might
  2044. * report that the CS has finished executing BEFORE the internal JOBS have
  2045. * actually finished executing.
  2046. *
  2047. * Even though the sequence number increments per CS, the user can NOT
  2048. * automatically assume that if CS with sequence number N finished, then CS
  2049. * with sequence number N-1 also finished. The user can make this assumption if
  2050. * and only if CS N and CS N-1 are exactly the same (same CBs for the same
  2051. * queues).
  2052. */
  2053. #define HL_IOCTL_CS \
  2054. _IOWR('H', 0x03, union hl_cs_args)
  2055. /*
  2056. * Wait for Command Submission
  2057. *
  2058. * The user can call this IOCTL with a handle it received from the CS IOCTL
  2059. * to wait until the handle's CS has finished executing. The user will wait
  2060. * inside the kernel until the CS has finished or until the user-requested
  2061. * timeout has expired.
  2062. *
  2063. * If the timeout value is 0, the driver won't sleep at all. It will check
  2064. * the status of the CS and return immediately
  2065. *
  2066. * The return value of the IOCTL is a standard Linux error code. The possible
  2067. * values are:
  2068. *
  2069. * EINTR - Kernel waiting has been interrupted, e.g. due to OS signal
  2070. * that the user process received
  2071. * ETIMEDOUT - The CS has caused a timeout on the device
  2072. * EIO - The CS was aborted (usually because the device was reset)
  2073. * ENODEV - The device wants to do hard-reset (so user need to close FD)
  2074. *
  2075. * The driver also returns a custom define in case the IOCTL call returned 0.
  2076. * The define can be one of the following:
  2077. *
  2078. * HL_WAIT_CS_STATUS_COMPLETED - The CS has been completed successfully (0)
  2079. * HL_WAIT_CS_STATUS_BUSY - The CS is still executing (0)
  2080. * HL_WAIT_CS_STATUS_TIMEDOUT - The CS has caused a timeout on the device
  2081. * (ETIMEDOUT)
  2082. * HL_WAIT_CS_STATUS_ABORTED - The CS was aborted, usually because the
  2083. * device was reset (EIO)
  2084. */
  2085. #define HL_IOCTL_WAIT_CS \
  2086. _IOWR('H', 0x04, union hl_wait_cs_args)
  2087. /*
  2088. * Memory
  2089. * - Map host memory to device MMU
  2090. * - Unmap host memory from device MMU
  2091. *
  2092. * This IOCTL allows the user to map host memory to the device MMU
  2093. *
  2094. * For host memory, the IOCTL doesn't allocate memory. The user is supposed
  2095. * to allocate the memory in user-space (malloc/new). The driver pins the
  2096. * physical pages (up to the allowed limit by the OS), assigns a virtual
  2097. * address in the device VA space and initializes the device MMU.
  2098. *
  2099. * There is an option for the user to specify the requested virtual address.
  2100. *
  2101. */
  2102. #define HL_IOCTL_MEMORY \
  2103. _IOWR('H', 0x05, union hl_mem_args)
  2104. /*
  2105. * Debug
  2106. * - Enable/disable the ETR/ETF/FUNNEL/STM/BMON/SPMU debug traces
  2107. *
  2108. * This IOCTL allows the user to get debug traces from the chip.
  2109. *
  2110. * Before the user can send configuration requests of the various
  2111. * debug/profile engines, it needs to set the device into debug mode.
  2112. * This is because the debug/profile infrastructure is shared component in the
  2113. * device and we can't allow multiple users to access it at the same time.
  2114. *
  2115. * Once a user set the device into debug mode, the driver won't allow other
  2116. * users to "work" with the device, i.e. open a FD. If there are multiple users
  2117. * opened on the device, the driver won't allow any user to debug the device.
  2118. *
  2119. * For each configuration request, the user needs to provide the register index
  2120. * and essential data such as buffer address and size.
  2121. *
  2122. * Once the user has finished using the debug/profile engines, he should
  2123. * set the device into non-debug mode, i.e. disable debug mode.
  2124. *
  2125. * The driver can decide to "kick out" the user if he abuses this interface.
  2126. *
  2127. */
  2128. #define HL_IOCTL_DEBUG \
  2129. _IOWR('H', 0x06, struct hl_debug_args)
  2130. #define HL_COMMAND_START 0x01
  2131. #define HL_COMMAND_END 0x07
  2132. #endif /* HABANALABS_H_ */