12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625 |
- //=- X86ScheduleZnver1.td - X86 Znver1 Scheduling -------------*- tablegen -*-=//
- //
- // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
- // See https://llvm.org/LICENSE.txt for license information.
- // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
- //
- //===----------------------------------------------------------------------===//
- //
- // This file defines the machine model for Znver1 to support instruction
- // scheduling and other instruction cost heuristics.
- //
- //===----------------------------------------------------------------------===//
- def Znver1Model : SchedMachineModel {
- // Zen can decode 4 instructions per cycle.
- let IssueWidth = 4;
- // Based on the reorder buffer we define MicroOpBufferSize
- let MicroOpBufferSize = 192;
- let LoadLatency = 4;
- let MispredictPenalty = 17;
- let HighLatency = 25;
- let PostRAScheduler = 1;
- // FIXME: This variable is required for incomplete model.
- // We haven't catered all instructions.
- // So, we reset the value of this variable so as to
- // say that the model is incomplete.
- let CompleteModel = 0;
- }
- let SchedModel = Znver1Model in {
- // Zen can issue micro-ops to 10 different units in one cycle.
- // These are
- // * Four integer ALU units (ZALU0, ZALU1, ZALU2, ZALU3)
- // * Two AGU units (ZAGU0, ZAGU1)
- // * Four FPU units (ZFPU0, ZFPU1, ZFPU2, ZFPU3)
- // AGUs feed load store queues @two loads and 1 store per cycle.
- // Four ALU units are defined below
- def ZnALU0 : ProcResource<1>;
- def ZnALU1 : ProcResource<1>;
- def ZnALU2 : ProcResource<1>;
- def ZnALU3 : ProcResource<1>;
- // Two AGU units are defined below
- def ZnAGU0 : ProcResource<1>;
- def ZnAGU1 : ProcResource<1>;
- // Four FPU units are defined below
- def ZnFPU0 : ProcResource<1>;
- def ZnFPU1 : ProcResource<1>;
- def ZnFPU2 : ProcResource<1>;
- def ZnFPU3 : ProcResource<1>;
- // FPU grouping
- def ZnFPU013 : ProcResGroup<[ZnFPU0, ZnFPU1, ZnFPU3]>;
- def ZnFPU01 : ProcResGroup<[ZnFPU0, ZnFPU1]>;
- def ZnFPU12 : ProcResGroup<[ZnFPU1, ZnFPU2]>;
- def ZnFPU13 : ProcResGroup<[ZnFPU1, ZnFPU3]>;
- def ZnFPU23 : ProcResGroup<[ZnFPU2, ZnFPU3]>;
- def ZnFPU02 : ProcResGroup<[ZnFPU0, ZnFPU2]>;
- def ZnFPU03 : ProcResGroup<[ZnFPU0, ZnFPU3]>;
- // Below are the grouping of the units.
- // Micro-ops to be issued to multiple units are tackled this way.
- // ALU grouping
- // ZnALU03 - 0,3 grouping
- def ZnALU03: ProcResGroup<[ZnALU0, ZnALU3]>;
- // 56 Entry (14x4 entries) Int Scheduler
- def ZnALU : ProcResGroup<[ZnALU0, ZnALU1, ZnALU2, ZnALU3]> {
- let BufferSize=56;
- }
- // 28 Entry (14x2) AGU group. AGUs can't be used for all ALU operations
- // but are relevant for some instructions
- def ZnAGU : ProcResGroup<[ZnAGU0, ZnAGU1]> {
- let BufferSize=28;
- }
- // Integer Multiplication issued on ALU1.
- def ZnMultiplier : ProcResource<1>;
- // Integer division issued on ALU2.
- def ZnDivider : ProcResource<1>;
- // 4 Cycles integer load-to use Latency is captured
- def : ReadAdvance<ReadAfterLd, 4>;
- // 8 Cycles vector load-to use Latency is captured
- def : ReadAdvance<ReadAfterVecLd, 8>;
- def : ReadAdvance<ReadAfterVecXLd, 8>;
- def : ReadAdvance<ReadAfterVecYLd, 8>;
- def : ReadAdvance<ReadInt2Fpu, 0>;
- // The Integer PRF for Zen is 168 entries, and it holds the architectural and
- // speculative version of the 64-bit integer registers.
- // Reference: "Software Optimization Guide for AMD Family 17h Processors"
- def ZnIntegerPRF : RegisterFile<168, [GR64, CCR]>;
- // 36 Entry (9x4 entries) floating-point Scheduler
- def ZnFPU : ProcResGroup<[ZnFPU0, ZnFPU1, ZnFPU2, ZnFPU3]> {
- let BufferSize=36;
- }
- // The Zen FP Retire Queue renames SIMD and FP uOps onto a pool of 160 128-bit
- // registers. Operations on 256-bit data types are cracked into two COPs.
- // Reference: "Software Optimization Guide for AMD Family 17h Processors"
- def ZnFpuPRF: RegisterFile<160, [VR64, VR128, VR256], [1, 1, 2]>;
- // The unit can track up to 192 macro ops in-flight.
- // The retire unit handles in-order commit of up to 8 macro ops per cycle.
- // Reference: "Software Optimization Guide for AMD Family 17h Processors"
- // To be noted, the retire unit is shared between integer and FP ops.
- // In SMT mode it is 96 entry per thread. But, we do not use the conservative
- // value here because there is currently no way to fully mode the SMT mode,
- // so there is no point in trying.
- def ZnRCU : RetireControlUnit<192, 8>;
- // FIXME: there are 72 read buffers and 44 write buffers.
- // (a folded load is an instruction that loads and does some operation)
- // Ex: ADDPD xmm,[mem]-> This instruction has two micro-ops
- // Instructions with folded loads are usually micro-fused, so they only appear
- // as two micro-ops.
- // a. load and
- // b. addpd
- // This multiclass is for folded loads for integer units.
- multiclass ZnWriteResPair<X86FoldableSchedWrite SchedRW,
- list<ProcResourceKind> ExePorts,
- int Lat, list<int> Res = [], int UOps = 1,
- int LoadLat = 4, int LoadUOps = 1> {
- // Register variant takes 1-cycle on Execution Port.
- def : WriteRes<SchedRW, ExePorts> {
- let Latency = Lat;
- let ResourceCycles = Res;
- let NumMicroOps = UOps;
- }
- // Memory variant also uses a cycle on ZnAGU
- // adds LoadLat cycles to the latency (default = 4).
- def : WriteRes<SchedRW.Folded, !listconcat([ZnAGU], ExePorts)> {
- let Latency = !add(Lat, LoadLat);
- let ResourceCycles = !if(!empty(Res), [], !listconcat([1], Res));
- let NumMicroOps = !add(UOps, LoadUOps);
- }
- }
- // This multiclass is for folded loads for floating point units.
- multiclass ZnWriteResFpuPair<X86FoldableSchedWrite SchedRW,
- list<ProcResourceKind> ExePorts,
- int Lat, list<int> Res = [], int UOps = 1,
- int LoadLat = 7, int LoadUOps = 0> {
- // Register variant takes 1-cycle on Execution Port.
- def : WriteRes<SchedRW, ExePorts> {
- let Latency = Lat;
- let ResourceCycles = Res;
- let NumMicroOps = UOps;
- }
- // Memory variant also uses a cycle on ZnAGU
- // adds LoadLat cycles to the latency (default = 7).
- def : WriteRes<SchedRW.Folded, !listconcat([ZnAGU], ExePorts)> {
- let Latency = !add(Lat, LoadLat);
- let ResourceCycles = !if(!empty(Res), [], !listconcat([1], Res));
- let NumMicroOps = !add(UOps, LoadUOps);
- }
- }
- // WriteRMW is set for instructions with Memory write
- // operation in codegen
- def : WriteRes<WriteRMW, [ZnAGU]>;
- def : WriteRes<WriteStore, [ZnAGU]>;
- def : WriteRes<WriteStoreNT, [ZnAGU]>;
- def : WriteRes<WriteMove, [ZnALU]>;
- def : WriteRes<WriteLoad, [ZnAGU]> { let Latency = 8; }
- // Model the effect of clobbering the read-write mask operand of the GATHER operation.
- // Does not cost anything by itself, only has latency, matching that of the WriteLoad,
- def : WriteRes<WriteVecMaskedGatherWriteback, []> { let Latency = 8; let NumMicroOps = 0; }
- def : WriteRes<WriteZero, []>;
- def : WriteRes<WriteLEA, [ZnALU]>;
- defm : ZnWriteResPair<WriteALU, [ZnALU], 1>;
- defm : ZnWriteResPair<WriteADC, [ZnALU], 1>;
- defm : ZnWriteResPair<WriteIMul8, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul16, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul16Imm, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul16Reg, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul32, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul32Imm, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul32Reg, [ZnALU1, ZnMultiplier], 4>;
- //defm : ZnWriteResPair<WriteIMul64, [ZnALU1, ZnMultiplier], 4, [1,1], 2>;
- //defm : ZnWriteResPair<WriteIMul64Imm, [ZnALU1, ZnMultiplier], 4, [1,1], 2>;
- //defm : ZnWriteResPair<WriteIMul64Reg, [ZnALU1, ZnMultiplier], 4, [1,1], 2>;
- defm : X86WriteRes<WriteBSWAP32, [ZnALU], 1, [4], 1>;
- defm : X86WriteRes<WriteBSWAP64, [ZnALU], 1, [4], 1>;
- defm : X86WriteRes<WriteCMPXCHG, [ZnALU], 1, [1], 1>;
- defm : X86WriteRes<WriteCMPXCHGRMW,[ZnALU,ZnAGU], 8, [1,1], 5>;
- defm : X86WriteRes<WriteXCHG, [ZnALU], 1, [2], 2>;
- defm : ZnWriteResPair<WriteShift, [ZnALU], 1>;
- defm : ZnWriteResPair<WriteShiftCL, [ZnALU], 1>;
- defm : ZnWriteResPair<WriteRotate, [ZnALU], 1>;
- defm : ZnWriteResPair<WriteRotateCL, [ZnALU], 1>;
- defm : X86WriteRes<WriteSHDrri, [ZnALU], 1, [1], 1>;
- defm : X86WriteResUnsupported<WriteSHDrrcl>;
- defm : X86WriteResUnsupported<WriteSHDmri>;
- defm : X86WriteResUnsupported<WriteSHDmrcl>;
- defm : ZnWriteResPair<WriteJump, [ZnALU], 1>;
- defm : ZnWriteResFpuPair<WriteCRC32, [ZnFPU0], 3>;
- defm : ZnWriteResPair<WriteCMOV, [ZnALU], 1>;
- def : WriteRes<WriteSETCC, [ZnALU]>;
- def : WriteRes<WriteSETCCStore, [ZnALU, ZnAGU]>;
- defm : X86WriteRes<WriteLAHFSAHF, [ZnALU], 2, [1], 2>;
- defm : X86WriteRes<WriteBitTest, [ZnALU], 1, [1], 1>;
- defm : X86WriteRes<WriteBitTestImmLd, [ZnALU,ZnAGU], 5, [1,1], 2>;
- defm : X86WriteRes<WriteBitTestRegLd, [ZnALU,ZnAGU], 5, [1,1], 2>;
- defm : X86WriteRes<WriteBitTestSet, [ZnALU], 2, [1], 2>;
- //defm : X86WriteRes<WriteBitTestSetImmLd, [ZnALU,ZnAGU], 5, [1,1], 2>;
- //defm : X86WriteRes<WriteBitTestSetRegLd, [ZnALU,ZnAGU], 5, [1,1], 2>;
- // Bit counts.
- defm : ZnWriteResPair<WriteBSF, [ZnALU], 3>;
- defm : ZnWriteResPair<WriteBSR, [ZnALU], 3>;
- defm : ZnWriteResPair<WriteLZCNT, [ZnALU], 2>;
- defm : ZnWriteResPair<WriteTZCNT, [ZnALU], 2>;
- defm : ZnWriteResPair<WritePOPCNT, [ZnALU], 1>;
- // Treat misc copies as a move.
- def : InstRW<[WriteMove], (instrs COPY)>;
- // BMI1 BEXTR/BLS, BMI2 BZHI
- defm : ZnWriteResPair<WriteBEXTR, [ZnALU], 1>;
- //defm : ZnWriteResPair<WriteBLS, [ZnALU], 2>;
- defm : ZnWriteResPair<WriteBZHI, [ZnALU], 1>;
- // IDIV
- defm : ZnWriteResPair<WriteDiv8, [ZnALU2, ZnDivider], 15, [1,15], 1>;
- defm : ZnWriteResPair<WriteDiv16, [ZnALU2, ZnDivider], 17, [1,17], 2>;
- defm : ZnWriteResPair<WriteDiv32, [ZnALU2, ZnDivider], 25, [1,25], 2>;
- defm : ZnWriteResPair<WriteDiv64, [ZnALU2, ZnDivider], 41, [1,41], 2>;
- defm : ZnWriteResPair<WriteIDiv8, [ZnALU2, ZnDivider], 15, [1,15], 1>;
- defm : ZnWriteResPair<WriteIDiv16, [ZnALU2, ZnDivider], 17, [1,17], 2>;
- defm : ZnWriteResPair<WriteIDiv32, [ZnALU2, ZnDivider], 25, [1,25], 2>;
- defm : ZnWriteResPair<WriteIDiv64, [ZnALU2, ZnDivider], 41, [1,41], 2>;
- // IMULH
- def ZnWriteIMulH : WriteRes<WriteIMulH, [ZnMultiplier]>{
- let Latency = 3;
- let NumMicroOps = 0;
- }
- def : WriteRes<WriteIMulHLd, [ZnMultiplier]> {
- let Latency = !add(ZnWriteIMulH.Latency, Znver1Model.LoadLatency);
- let NumMicroOps = ZnWriteIMulH.NumMicroOps;
- }
- // Floating point operations
- defm : X86WriteRes<WriteFLoad, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteFLoadX, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteFLoadY, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteFMaskedLoad, [ZnAGU,ZnFPU01], 8, [1,1], 1>;
- defm : X86WriteRes<WriteFMaskedLoadY, [ZnAGU,ZnFPU01], 8, [1,2], 2>;
- defm : X86WriteRes<WriteFStore, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteFStoreX, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteFStoreY, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteFStoreNT, [ZnAGU,ZnFPU2], 8, [1,1], 1>;
- defm : X86WriteRes<WriteFStoreNTX, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteFStoreNTY, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteFMaskedStore32, [ZnAGU,ZnFPU01], 4, [1,1], 1>;
- defm : X86WriteRes<WriteFMaskedStore32Y, [ZnAGU,ZnFPU01], 5, [1,2], 2>;
- defm : X86WriteRes<WriteFMaskedStore64, [ZnAGU,ZnFPU01], 4, [1,1], 1>;
- defm : X86WriteRes<WriteFMaskedStore64Y, [ZnAGU,ZnFPU01], 5, [1,2], 2>;
- defm : X86WriteRes<WriteFMove, [ZnFPU], 1, [1], 1>;
- defm : X86WriteRes<WriteFMoveX, [ZnFPU], 1, [1], 1>;
- defm : X86WriteRes<WriteFMoveY, [ZnFPU], 1, [1], 1>;
- defm : X86WriteResUnsupported<WriteFMoveZ>;
- defm : ZnWriteResFpuPair<WriteFAdd, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFAddX, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFAddY, [ZnFPU0], 3>;
- defm : X86WriteResPairUnsupported<WriteFAddZ>;
- defm : ZnWriteResFpuPair<WriteFAdd64, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFAdd64X, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFAdd64Y, [ZnFPU0], 3>;
- defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
- defm : ZnWriteResFpuPair<WriteFCmp, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFCmpX, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFCmpY, [ZnFPU0], 3>;
- defm : X86WriteResPairUnsupported<WriteFCmpZ>;
- defm : ZnWriteResFpuPair<WriteFCmp64, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFCmp64X, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFCmp64Y, [ZnFPU0], 3>;
- defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
- defm : ZnWriteResFpuPair<WriteFCom, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFComX, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WriteFBlend, [ZnFPU01], 1>;
- defm : ZnWriteResFpuPair<WriteFBlendY, [ZnFPU01], 1>;
- defm : X86WriteResPairUnsupported<WriteFBlendZ>;
- defm : ZnWriteResFpuPair<WriteFVarBlend, [ZnFPU01], 1>;
- defm : ZnWriteResFpuPair<WriteFVarBlendY,[ZnFPU01], 1>;
- defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
- defm : ZnWriteResFpuPair<WriteVarBlend, [ZnFPU0], 1>;
- defm : ZnWriteResFpuPair<WriteVarBlendY, [ZnFPU0], 1>;
- defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
- defm : ZnWriteResFpuPair<WriteCvtSS2I, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtPS2I, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtPS2IY, [ZnFPU3], 5>;
- defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
- defm : ZnWriteResFpuPair<WriteCvtSD2I, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtPD2I, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtPD2IY, [ZnFPU3], 5>;
- defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
- defm : ZnWriteResFpuPair<WriteCvtI2SS, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtI2PS, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtI2PSY, [ZnFPU3], 5>;
- defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
- defm : ZnWriteResFpuPair<WriteCvtI2SD, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtI2PD, [ZnFPU3], 5>;
- defm : ZnWriteResFpuPair<WriteCvtI2PDY, [ZnFPU3], 5>;
- defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
- defm : ZnWriteResFpuPair<WriteFDiv, [ZnFPU3], 15>;
- defm : ZnWriteResFpuPair<WriteFDivX, [ZnFPU3], 15>;
- //defm : ZnWriteResFpuPair<WriteFDivY, [ZnFPU3], 15>;
- defm : X86WriteResPairUnsupported<WriteFDivZ>;
- defm : ZnWriteResFpuPair<WriteFDiv64, [ZnFPU3], 15>;
- defm : ZnWriteResFpuPair<WriteFDiv64X, [ZnFPU3], 15>;
- //defm : ZnWriteResFpuPair<WriteFDiv64Y, [ZnFPU3], 15>;
- defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
- defm : ZnWriteResFpuPair<WriteFSign, [ZnFPU3], 2>;
- defm : ZnWriteResFpuPair<WriteFRnd, [ZnFPU3], 4, [1], 1, 7, 1>; // FIXME: Should folds require 1 extra uops?
- defm : ZnWriteResFpuPair<WriteFRndY, [ZnFPU3], 4, [1], 1, 7, 1>; // FIXME: Should folds require 1 extra uops?
- defm : X86WriteResPairUnsupported<WriteFRndZ>;
- defm : ZnWriteResFpuPair<WriteFLogic, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteFLogicY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteFLogicZ>;
- defm : ZnWriteResFpuPair<WriteFTest, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteFTestY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteFTestZ>;
- defm : ZnWriteResFpuPair<WriteFShuffle, [ZnFPU12], 1>;
- defm : ZnWriteResFpuPair<WriteFShuffleY, [ZnFPU12], 1>;
- defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
- defm : ZnWriteResFpuPair<WriteFVarShuffle, [ZnFPU12], 1>;
- defm : ZnWriteResFpuPair<WriteFVarShuffleY,[ZnFPU12], 1>;
- defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
- defm : ZnWriteResFpuPair<WriteFMul, [ZnFPU01], 3, [1], 1, 7, 1>;
- defm : ZnWriteResFpuPair<WriteFMulX, [ZnFPU01], 3, [1], 1, 7, 1>;
- defm : ZnWriteResFpuPair<WriteFMulY, [ZnFPU01], 4, [1], 1, 7, 1>;
- defm : X86WriteResPairUnsupported<WriteFMulZ>;
- defm : ZnWriteResFpuPair<WriteFMul64, [ZnFPU01], 3, [1], 1, 7, 1>;
- defm : ZnWriteResFpuPair<WriteFMul64X, [ZnFPU01], 3, [1], 1, 7, 1>;
- defm : ZnWriteResFpuPair<WriteFMul64Y, [ZnFPU01], 4, [1], 1, 7, 1>;
- defm : X86WriteResPairUnsupported<WriteFMul64Z>;
- defm : ZnWriteResFpuPair<WriteFMA, [ZnFPU03], 5>;
- defm : ZnWriteResFpuPair<WriteFMAX, [ZnFPU03], 5>;
- defm : ZnWriteResFpuPair<WriteFMAY, [ZnFPU03], 5>;
- defm : X86WriteResPairUnsupported<WriteFMAZ>;
- defm : ZnWriteResFpuPair<WriteFRcp, [ZnFPU01], 5>;
- defm : ZnWriteResFpuPair<WriteFRcpX, [ZnFPU01], 5>;
- defm : ZnWriteResFpuPair<WriteFRcpY, [ZnFPU01], 5, [1], 1, 7, 2>;
- defm : X86WriteResPairUnsupported<WriteFRcpZ>;
- //defm : ZnWriteResFpuPair<WriteFRsqrt, [ZnFPU02], 5>;
- defm : ZnWriteResFpuPair<WriteFRsqrtX, [ZnFPU01], 5, [1], 1, 7, 1>;
- //defm : ZnWriteResFpuPair<WriteFRsqrtY, [ZnFPU01], 5, [2], 2>;
- defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
- defm : ZnWriteResFpuPair<WriteFSqrt, [ZnFPU3], 20, [20]>;
- defm : ZnWriteResFpuPair<WriteFSqrtX, [ZnFPU3], 20, [20]>;
- defm : ZnWriteResFpuPair<WriteFSqrtY, [ZnFPU3], 28, [28], 1, 7, 1>;
- defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
- defm : ZnWriteResFpuPair<WriteFSqrt64, [ZnFPU3], 20, [20]>;
- defm : ZnWriteResFpuPair<WriteFSqrt64X, [ZnFPU3], 20, [20]>;
- defm : ZnWriteResFpuPair<WriteFSqrt64Y, [ZnFPU3], 40, [40], 1, 7, 1>;
- defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
- defm : ZnWriteResFpuPair<WriteFSqrt80, [ZnFPU3], 20, [20]>;
- // Vector integer operations which uses FPU units
- defm : X86WriteRes<WriteVecLoad, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteVecLoadX, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteVecLoadY, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteVecLoadNT, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteVecLoadNTY, [ZnAGU], 8, [1], 1>;
- defm : X86WriteRes<WriteVecMaskedLoad, [ZnAGU,ZnFPU01], 8, [1,2], 2>;
- defm : X86WriteRes<WriteVecMaskedLoadY, [ZnAGU,ZnFPU01], 9, [1,3], 2>;
- defm : X86WriteRes<WriteVecStore, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecStoreX, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecStoreY, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecStoreNT, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecStoreNTY, [ZnAGU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecMaskedStore32, [ZnAGU,ZnFPU01], 4, [1,1], 1>;
- defm : X86WriteRes<WriteVecMaskedStore32Y, [ZnAGU,ZnFPU01], 5, [1,2], 2>;
- defm : X86WriteRes<WriteVecMaskedStore64, [ZnAGU,ZnFPU01], 4, [1,1], 1>;
- defm : X86WriteRes<WriteVecMaskedStore64Y, [ZnAGU,ZnFPU01], 5, [1,2], 2>;
- defm : X86WriteRes<WriteVecMove, [ZnFPU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecMoveX, [ZnFPU], 1, [1], 1>;
- defm : X86WriteRes<WriteVecMoveY, [ZnFPU], 2, [1], 2>;
- defm : X86WriteResUnsupported<WriteVecMoveZ>;
- defm : X86WriteRes<WriteVecMoveToGpr, [ZnFPU2], 2, [1], 1>;
- defm : X86WriteRes<WriteVecMoveFromGpr, [ZnFPU2], 3, [1], 1>;
- defm : X86WriteRes<WriteEMMS, [ZnFPU], 2, [1], 1>;
- defm : ZnWriteResFpuPair<WriteVecShift, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecShiftX, [ZnFPU2], 1>;
- defm : ZnWriteResFpuPair<WriteVecShiftY, [ZnFPU2], 2>;
- defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
- defm : ZnWriteResFpuPair<WriteVecShiftImm, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecShiftImmX, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecShiftImmY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
- defm : ZnWriteResFpuPair<WriteVecLogic, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecLogicX, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecLogicY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
- defm : ZnWriteResFpuPair<WriteVecTest, [ZnFPU12], 1, [2], 1, 7, 1>;
- defm : ZnWriteResFpuPair<WriteVecTestY, [ZnFPU12], 1, [2], 1, 7, 1>;
- defm : X86WriteResPairUnsupported<WriteVecTestZ>;
- defm : ZnWriteResFpuPair<WriteVecALU, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecALUX, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVecALUY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteVecALUZ>;
- defm : ZnWriteResFpuPair<WriteVecIMul, [ZnFPU0], 4>;
- defm : ZnWriteResFpuPair<WriteVecIMulX, [ZnFPU0], 4>;
- defm : ZnWriteResFpuPair<WriteVecIMulY, [ZnFPU0], 4>;
- defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
- defm : ZnWriteResFpuPair<WritePMULLD, [ZnFPU0], 4, [1], 1, 7, 1>; // FIXME
- defm : ZnWriteResFpuPair<WritePMULLDY, [ZnFPU0], 5, [2], 1, 7, 1>; // FIXME
- defm : X86WriteResPairUnsupported<WritePMULLDZ>;
- defm : ZnWriteResFpuPair<WriteShuffle, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteShuffleX, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteShuffleY, [ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteShuffleZ>;
- defm : ZnWriteResFpuPair<WriteVarShuffle, [ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVarShuffleX,[ZnFPU], 1>;
- defm : ZnWriteResFpuPair<WriteVarShuffleY,[ZnFPU], 1>;
- defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
- defm : ZnWriteResFpuPair<WriteBlend, [ZnFPU01], 1>;
- defm : ZnWriteResFpuPair<WriteBlendY, [ZnFPU01], 1>;
- defm : X86WriteResPairUnsupported<WriteBlendZ>;
- defm : ZnWriteResFpuPair<WriteShuffle256, [ZnFPU], 2>;
- defm : ZnWriteResFpuPair<WriteVPMOV256, [ZnFPU12], 1, [1], 2>;
- defm : ZnWriteResFpuPair<WriteVarShuffle256, [ZnFPU], 2>;
- defm : ZnWriteResFpuPair<WritePSADBW, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WritePSADBWX, [ZnFPU0], 3>;
- defm : ZnWriteResFpuPair<WritePSADBWY, [ZnFPU0], 3>;
- defm : X86WriteResPairUnsupported<WritePSADBWZ>;
- defm : ZnWriteResFpuPair<WritePHMINPOS, [ZnFPU0], 4>;
- // Vector Shift Operations
- defm : ZnWriteResFpuPair<WriteVarVecShift, [ZnFPU12], 1>;
- defm : ZnWriteResFpuPair<WriteVarVecShiftY, [ZnFPU12], 1>;
- defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
- // Vector insert/extract operations.
- defm : ZnWriteResFpuPair<WriteVecInsert, [ZnFPU], 1>;
- def : WriteRes<WriteVecExtract, [ZnFPU12, ZnFPU2]> {
- let Latency = 2;
- let ResourceCycles = [1, 2];
- }
- def : WriteRes<WriteVecExtractSt, [ZnAGU, ZnFPU12, ZnFPU2]> {
- let Latency = 5;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2, 3];
- }
- // MOVMSK Instructions.
- def : WriteRes<WriteFMOVMSK, [ZnFPU2]>;
- def : WriteRes<WriteMMXMOVMSK, [ZnFPU2]>;
- def : WriteRes<WriteVecMOVMSK, [ZnFPU2]>;
- def : WriteRes<WriteVecMOVMSKY, [ZnFPU2]> {
- let NumMicroOps = 2;
- let Latency = 2;
- let ResourceCycles = [2];
- }
- // AES Instructions.
- defm : ZnWriteResFpuPair<WriteAESDecEnc, [ZnFPU01], 4>;
- defm : ZnWriteResFpuPair<WriteAESIMC, [ZnFPU01], 4>;
- defm : ZnWriteResFpuPair<WriteAESKeyGen, [ZnFPU01], 4>;
- def : WriteRes<WriteFence, [ZnAGU]>;
- def : WriteRes<WriteNop, []>;
- // Following instructions with latency=100 are microcoded.
- // We set long latency so as to block the entire pipeline.
- defm : ZnWriteResFpuPair<WriteFShuffle256, [ZnFPU], 100>;
- defm : ZnWriteResFpuPair<WriteFVarShuffle256, [ZnFPU], 100>;
- // Microcoded Instructions
- def ZnWriteMicrocoded : SchedWriteRes<[]> {
- let Latency = 100;
- }
- def : SchedAlias<WriteMicrocoded, ZnWriteMicrocoded>;
- def : SchedAlias<WriteFCMOV, ZnWriteMicrocoded>;
- def : SchedAlias<WriteSystem, ZnWriteMicrocoded>;
- def : SchedAlias<WriteMPSAD, ZnWriteMicrocoded>;
- def : SchedAlias<WriteMPSADY, ZnWriteMicrocoded>;
- def : SchedAlias<WriteMPSADLd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteMPSADYLd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCLMul, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCLMulLd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpIStrM, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpIStrMLd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpEStrI, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpEStrILd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpEStrM, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpEStrMLd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpIStrI, ZnWriteMicrocoded>;
- def : SchedAlias<WritePCmpIStrILd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteLDMXCSR, ZnWriteMicrocoded>;
- def : SchedAlias<WriteSTMXCSR, ZnWriteMicrocoded>;
- //=== Regex based InstRW ===//
- // Notation:
- // - r: register.
- // - m = memory.
- // - i = immediate
- // - mm: 64 bit mmx register.
- // - x = 128 bit xmm register.
- // - (x)mm = mmx or xmm register.
- // - y = 256 bit ymm register.
- // - v = any vector register.
- //=== Integer Instructions ===//
- //-- Move instructions --//
- // MOV.
- // r16,m.
- def : InstRW<[WriteALULd, ReadAfterLd], (instrs MOV16rm)>;
- // MOVSX, MOVZX.
- // r,m.
- def : InstRW<[WriteLoad], (instregex "MOV(S|Z)X32rm(8|16)")>;
- // XCHG.
- // r,m.
- def ZnWriteXCHGrm : SchedWriteRes<[ZnAGU, ZnALU]> {
- let Latency = 5;
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteXCHGrm, ReadAfterLd], (instregex "XCHG(8|16|32|64)rm")>;
- def : InstRW<[WriteMicrocoded], (instrs XLAT)>;
- // POP16.
- // r.
- def ZnWritePop16r : SchedWriteRes<[ZnAGU]>{
- let Latency = 5;
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWritePop16r], (instrs POP16rmm)>;
- def : InstRW<[WriteMicrocoded], (instregex "POPF(16|32)")>;
- def : InstRW<[WriteMicrocoded], (instregex "POPA(16|32)")>;
- // PUSH.
- // r. Has default values.
- // m.
- def ZnWritePUSH : SchedWriteRes<[ZnAGU]>{
- let Latency = 4;
- }
- def : InstRW<[ZnWritePUSH], (instregex "PUSH(16|32)rmm")>;
- //PUSHF
- def : InstRW<[WriteMicrocoded], (instregex "PUSHF(16|32)")>;
- // PUSHA.
- def ZnWritePushA : SchedWriteRes<[ZnAGU]> {
- let Latency = 8;
- }
- def : InstRW<[ZnWritePushA], (instregex "PUSHA(16|32)")>;
- //LAHF
- def : InstRW<[WriteMicrocoded], (instrs LAHF)>;
- // MOVBE.
- // r,m.
- def ZnWriteMOVBE : SchedWriteRes<[ZnAGU, ZnALU]> {
- let Latency = 5;
- }
- def : InstRW<[ZnWriteMOVBE, ReadAfterLd], (instregex "MOVBE(16|32|64)rm")>;
- // m16,r16.
- def : InstRW<[ZnWriteMOVBE], (instregex "MOVBE(16|32|64)mr")>;
- //-- Arithmetic instructions --//
- // ADD SUB.
- // m,r/i.
- def : InstRW<[WriteALULd], (instregex "(ADD|SUB)(8|16|32|64)m(r|i)",
- "(ADD|SUB)(8|16|32|64)mi8",
- "(ADD|SUB)64mi32")>;
- // ADC SBB.
- // m,r/i.
- def : InstRW<[WriteALULd],
- (instregex "(ADC|SBB)(8|16|32|64)m(r|i)",
- "(ADC|SBB)(16|32|64)mi8",
- "(ADC|SBB)64mi32")>;
- // INC DEC NOT NEG.
- // m.
- def : InstRW<[WriteALULd],
- (instregex "(INC|DEC|NOT|NEG)(8|16|32|64)m")>;
- // MUL IMUL.
- // r16.
- def ZnWriteMul16 : SchedWriteRes<[ZnALU1, ZnMultiplier]> {
- let Latency = 3;
- }
- def : SchedAlias<WriteIMul16, ZnWriteMul16>;
- def : SchedAlias<WriteIMul16Imm, ZnWriteMul16>; // TODO: is this right?
- def : SchedAlias<WriteIMul16Reg, ZnWriteMul16>; // TODO: is this right?
- def : SchedAlias<WriteIMul16ImmLd, ZnWriteMul16>; // TODO: this is definitely wrong but matches what the instregex did.
- def : SchedAlias<WriteIMul16RegLd, ZnWriteMul16>; // TODO: this is definitely wrong but matches what the instregex did.
- // m16.
- def ZnWriteMul16Ld : SchedWriteRes<[ZnAGU, ZnALU1, ZnMultiplier]> {
- let Latency = 8;
- }
- def : SchedAlias<WriteIMul16Ld, ZnWriteMul16Ld>;
- // r32.
- def ZnWriteMul32 : SchedWriteRes<[ZnALU1, ZnMultiplier]> {
- let Latency = 3;
- }
- def : SchedAlias<WriteIMul32, ZnWriteMul32>;
- def : SchedAlias<WriteIMul32Imm, ZnWriteMul32>; // TODO: is this right?
- def : SchedAlias<WriteIMul32Reg, ZnWriteMul32>; // TODO: is this right?
- def : SchedAlias<WriteIMul32ImmLd, ZnWriteMul32>; // TODO: this is definitely wrong but matches what the instregex did.
- def : SchedAlias<WriteIMul32RegLd, ZnWriteMul32>; // TODO: this is definitely wrong but matches what the instregex did.
- // m32.
- def ZnWriteMul32Ld : SchedWriteRes<[ZnAGU, ZnALU1, ZnMultiplier]> {
- let Latency = 8;
- }
- def : SchedAlias<WriteIMul32Ld, ZnWriteMul32Ld>;
- // r64.
- def ZnWriteMul64 : SchedWriteRes<[ZnALU1, ZnMultiplier]> {
- let Latency = 4;
- let NumMicroOps = 2;
- }
- def : SchedAlias<WriteIMul64, ZnWriteMul64>;
- def : SchedAlias<WriteIMul64Imm, ZnWriteMul64>; // TODO: is this right?
- def : SchedAlias<WriteIMul64Reg, ZnWriteMul64>; // TODO: is this right?
- def : SchedAlias<WriteIMul64ImmLd, ZnWriteMul64>; // TODO: this is definitely wrong but matches what the instregex did.
- def : SchedAlias<WriteIMul64RegLd, ZnWriteMul64>; // TODO: this is definitely wrong but matches what the instregex did.
- // m64.
- def ZnWriteMul64Ld : SchedWriteRes<[ZnAGU, ZnALU1, ZnMultiplier]> {
- let Latency = 9;
- let NumMicroOps = 2;
- }
- def : SchedAlias<WriteIMul64Ld, ZnWriteMul64Ld>;
- // MULX
- // Numbers are based on the AMD SOG for Family 17h - Instruction Latencies.
- defm : ZnWriteResPair<WriteMULX32, [ZnALU1, ZnMultiplier], 3, [1, 1], 1, 5, 0>;
- defm : ZnWriteResPair<WriteMULX64, [ZnALU1, ZnMultiplier], 3, [1, 1], 1, 5, 0>;
- //-- Control transfer instructions --//
- // J(E|R)CXZ.
- def ZnWriteJCXZ : SchedWriteRes<[ZnALU03]>;
- def : InstRW<[ZnWriteJCXZ], (instrs JCXZ, JECXZ, JRCXZ)>;
- // INTO
- def : InstRW<[WriteMicrocoded], (instrs INTO)>;
- // LOOP.
- def ZnWriteLOOP : SchedWriteRes<[ZnALU03]>;
- def : InstRW<[ZnWriteLOOP], (instrs LOOP)>;
- // LOOP(N)E, LOOP(N)Z
- def ZnWriteLOOPE : SchedWriteRes<[ZnALU03]>;
- def : InstRW<[ZnWriteLOOPE], (instrs LOOPE, LOOPNE)>;
- // CALL.
- // r.
- def ZnWriteCALLr : SchedWriteRes<[ZnAGU, ZnALU03]>;
- def : InstRW<[ZnWriteCALLr], (instregex "CALL(16|32)r")>;
- def : InstRW<[WriteMicrocoded], (instregex "CALL(16|32)m")>;
- // RET.
- def ZnWriteRET : SchedWriteRes<[ZnALU03]> {
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteRET], (instregex "RET(16|32|64)", "LRET(16|32|64)",
- "IRET(16|32|64)")>;
- //-- Logic instructions --//
- // AND OR XOR.
- // m,r/i.
- def : InstRW<[WriteALULd],
- (instregex "(AND|OR|XOR)(8|16|32|64)m(r|i)",
- "(AND|OR|XOR)(8|16|32|64)mi8", "(AND|OR|XOR)64mi32")>;
- // Define ALU latency variants
- def ZnWriteALULat2 : SchedWriteRes<[ZnALU]> {
- let Latency = 2;
- }
- def ZnWriteALULat2Ld : SchedWriteRes<[ZnAGU, ZnALU]> {
- let Latency = 6;
- }
- // BTR BTS BTC.
- // m,r,i.
- def ZnWriteBTRSCm : SchedWriteRes<[ZnAGU, ZnALU]> {
- let Latency = 6;
- let NumMicroOps = 2;
- }
- // m,r,i.
- def : SchedAlias<WriteBitTestSetImmRMW, ZnWriteBTRSCm>;
- def : SchedAlias<WriteBitTestSetRegRMW, ZnWriteBTRSCm>;
- // BLSI BLSMSK BLSR.
- // r,r.
- def : SchedAlias<WriteBLS, ZnWriteALULat2>;
- // r,m.
- def : SchedAlias<WriteBLSLd, ZnWriteALULat2Ld>;
- // CLD STD.
- def : InstRW<[WriteALU], (instrs STD, CLD)>;
- // PDEP PEXT.
- // r,r,r.
- def : InstRW<[WriteMicrocoded], (instregex "PDEP(32|64)rr", "PEXT(32|64)rr")>;
- // r,r,m.
- def : InstRW<[WriteMicrocoded], (instregex "PDEP(32|64)rm", "PEXT(32|64)rm")>;
- // RCR RCL.
- // m,i.
- def : InstRW<[WriteMicrocoded], (instregex "RC(R|L)(8|16|32|64)m(1|i|CL)")>;
- // SHR SHL SAR.
- // m,i.
- def : InstRW<[WriteShiftLd], (instregex "S(A|H)(R|L)(8|16|32|64)m(i|1)")>;
- // SHRD SHLD.
- // m,r
- def : InstRW<[WriteShiftLd], (instregex "SH(R|L)D(16|32|64)mri8")>;
- // r,r,cl.
- def : InstRW<[WriteMicrocoded], (instregex "SH(R|L)D(16|32|64)rrCL")>;
- // m,r,cl.
- def : InstRW<[WriteMicrocoded], (instregex "SH(R|L)D(16|32|64)mrCL")>;
- //-- Misc instructions --//
- // CMPXCHG8B.
- def ZnWriteCMPXCHG8B : SchedWriteRes<[ZnAGU, ZnALU]> {
- let NumMicroOps = 18;
- }
- def : InstRW<[ZnWriteCMPXCHG8B], (instrs CMPXCHG8B)>;
- def : InstRW<[WriteMicrocoded], (instrs CMPXCHG16B)>;
- // LEAVE
- def ZnWriteLEAVE : SchedWriteRes<[ZnALU, ZnAGU]> {
- let Latency = 8;
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteLEAVE], (instregex "LEAVE")>;
- // PAUSE.
- def : InstRW<[WriteMicrocoded], (instrs PAUSE)>;
- // RDTSC.
- def : InstRW<[WriteMicrocoded], (instregex "RDTSC")>;
- // RDPMC.
- def : InstRW<[WriteMicrocoded], (instrs RDPMC)>;
- // RDRAND.
- def : InstRW<[WriteMicrocoded], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>;
- // XGETBV.
- def : InstRW<[WriteMicrocoded], (instrs XGETBV)>;
- //-- String instructions --//
- // CMPS.
- def : InstRW<[WriteMicrocoded], (instregex "CMPS(B|L|Q|W)")>;
- // LODSB/W.
- def : InstRW<[WriteMicrocoded], (instregex "LODS(B|W)")>;
- // LODSD/Q.
- def : InstRW<[WriteMicrocoded], (instregex "LODS(L|Q)")>;
- // MOVS.
- def : InstRW<[WriteMicrocoded], (instregex "MOVS(B|L|Q|W)")>;
- // SCAS.
- def : InstRW<[WriteMicrocoded], (instregex "SCAS(B|W|L|Q)")>;
- // STOS
- def : InstRW<[WriteMicrocoded], (instregex "STOS(B|L|Q|W)")>;
- // XADD.
- def ZnXADD : SchedWriteRes<[ZnALU]>;
- def : InstRW<[ZnXADD], (instregex "XADD(8|16|32|64)rr")>;
- def : InstRW<[WriteMicrocoded], (instregex "XADD(8|16|32|64)rm")>;
- //=== Floating Point x87 Instructions ===//
- //-- Move instructions --//
- def ZnWriteFLDr : SchedWriteRes<[ZnFPU13]> ;
- def ZnWriteSTr: SchedWriteRes<[ZnFPU23]> {
- let Latency = 5;
- let NumMicroOps = 2;
- }
- // LD_F.
- // r.
- def : InstRW<[ZnWriteFLDr], (instrs LD_Frr)>;
- // m.
- def ZnWriteLD_F80m : SchedWriteRes<[ZnAGU, ZnFPU13]> {
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteLD_F80m], (instrs LD_F80m)>;
- // FBLD.
- def : InstRW<[WriteMicrocoded], (instrs FBLDm)>;
- // FST(P).
- // r.
- def : InstRW<[ZnWriteSTr], (instregex "ST_(F|FP)rr")>;
- // m80.
- def ZnWriteST_FP80m : SchedWriteRes<[ZnAGU, ZnFPU23]> {
- let Latency = 5;
- }
- def : InstRW<[ZnWriteST_FP80m], (instrs ST_FP80m)>;
- // FBSTP.
- // m80.
- def : InstRW<[WriteMicrocoded], (instrs FBSTPm)>;
- def ZnWriteFXCH : SchedWriteRes<[ZnFPU]>;
- // FXCHG.
- def : InstRW<[ZnWriteFXCH], (instrs XCH_F)>;
- // FILD.
- def ZnWriteFILD : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 11;
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteFILD], (instregex "ILD_F(16|32|64)m")>;
- // FIST(P) FISTTP.
- def ZnWriteFIST : SchedWriteRes<[ZnAGU, ZnFPU23]> {
- let Latency = 12;
- }
- def : InstRW<[ZnWriteFIST], (instregex "IS(T|TT)_(F|FP)(16|32|64)m")>;
- def ZnWriteFPU13 : SchedWriteRes<[ZnAGU, ZnFPU13]> {
- let Latency = 8;
- }
- def ZnWriteFPU3 : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 11;
- }
- // FLDZ.
- def : SchedAlias<WriteFLD0, ZnWriteFPU13>;
- // FLD1.
- def : SchedAlias<WriteFLD1, ZnWriteFPU3>;
- // FLDPI FLDL2E etc.
- def : SchedAlias<WriteFLDC, ZnWriteFPU3>;
- // FNSTSW.
- // AX.
- def : InstRW<[WriteMicrocoded], (instrs FNSTSW16r)>;
- // m16.
- def : InstRW<[WriteMicrocoded], (instrs FNSTSWm)>;
- // FLDCW.
- def : InstRW<[WriteMicrocoded], (instrs FLDCW16m)>;
- // FNSTCW.
- def : InstRW<[WriteMicrocoded], (instrs FNSTCW16m)>;
- // FINCSTP FDECSTP.
- def : InstRW<[ZnWriteFPU3], (instrs FINCSTP, FDECSTP)>;
- // FFREE.
- def : InstRW<[ZnWriteFPU3], (instregex "FFREE")>;
- // FNSAVE.
- def : InstRW<[WriteMicrocoded], (instrs FSAVEm)>;
- // FRSTOR.
- def : InstRW<[WriteMicrocoded], (instrs FRSTORm)>;
- //-- Arithmetic instructions --//
- def ZnWriteFPU3Lat1 : SchedWriteRes<[ZnFPU3]> ;
- def ZnWriteFPU0Lat1 : SchedWriteRes<[ZnFPU0]> ;
- def ZnWriteFPU0Lat1Ld : SchedWriteRes<[ZnAGU, ZnFPU0]> {
- let Latency = 8;
- }
- // FCHS.
- def : InstRW<[ZnWriteFPU3Lat1], (instregex "CHS_F")>;
- // FCOM(P) FUCOM(P).
- // r.
- def : InstRW<[ZnWriteFPU0Lat1], (instregex "COM(P?)_FST0r", "UCOM_F(P?)r")>;
- // m.
- def : InstRW<[ZnWriteFPU0Lat1Ld], (instregex "FCOM(P?)(32|64)m")>;
- // FCOMPP FUCOMPP.
- // r.
- def : InstRW<[ZnWriteFPU0Lat1], (instrs FCOMPP, UCOM_FPPr)>;
- def ZnWriteFPU02 : SchedWriteRes<[ZnAGU, ZnFPU02]>
- {
- let Latency = 9;
- }
- // FCOMI(P) FUCOMI(P).
- // m.
- def : InstRW<[ZnWriteFPU02], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>;
- def ZnWriteFPU03 : SchedWriteRes<[ZnAGU, ZnFPU03]>
- {
- let Latency = 12;
- let NumMicroOps = 2;
- let ResourceCycles = [1,3];
- }
- // FICOM(P).
- def : InstRW<[ZnWriteFPU03], (instregex "FICOM(P?)(16|32)m")>;
- // FTST.
- def : InstRW<[ZnWriteFPU0Lat1], (instregex "TST_F")>;
- // FXAM.
- def : InstRW<[ZnWriteFPU3Lat1], (instrs XAM_F)>;
- // FPREM.
- def : InstRW<[WriteMicrocoded], (instrs FPREM)>;
- // FPREM1.
- def : InstRW<[WriteMicrocoded], (instrs FPREM1)>;
- // FRNDINT.
- def : InstRW<[WriteMicrocoded], (instrs FRNDINT)>;
- // FSCALE.
- def : InstRW<[WriteMicrocoded], (instrs FSCALE)>;
- // FXTRACT.
- def : InstRW<[WriteMicrocoded], (instrs FXTRACT)>;
- // FNOP.
- def : InstRW<[ZnWriteFPU0Lat1], (instrs FNOP)>;
- // WAIT.
- def : InstRW<[ZnWriteFPU0Lat1], (instrs WAIT)>;
- // FNCLEX.
- def : InstRW<[WriteMicrocoded], (instrs FNCLEX)>;
- // FNINIT.
- def : InstRW<[WriteMicrocoded], (instrs FNINIT)>;
- //=== Integer MMX and XMM Instructions ===//
- // PACKSSWB/DW.
- // mm <- mm.
- def ZnWriteFPU12 : SchedWriteRes<[ZnFPU12]> ;
- def ZnWriteFPU12Y : SchedWriteRes<[ZnFPU12]> {
- let NumMicroOps = 2;
- }
- def ZnWriteFPU12m : SchedWriteRes<[ZnAGU, ZnFPU12]> ;
- def ZnWriteFPU12Ym : SchedWriteRes<[ZnAGU, ZnFPU12]> {
- let Latency = 8;
- let NumMicroOps = 2;
- }
- def : InstRW<[ZnWriteFPU12], (instrs MMX_PACKSSDWrr,
- MMX_PACKSSWBrr,
- MMX_PACKUSWBrr)>;
- def : InstRW<[ZnWriteFPU12m], (instrs MMX_PACKSSDWrm,
- MMX_PACKSSWBrm,
- MMX_PACKUSWBrm)>;
- def ZnWriteFPU013 : SchedWriteRes<[ZnFPU013]> ;
- def ZnWriteFPU013Y : SchedWriteRes<[ZnFPU013]> {
- let Latency = 2;
- }
- def ZnWriteFPU013m : SchedWriteRes<[ZnAGU, ZnFPU013]> {
- let Latency = 8;
- let NumMicroOps = 2;
- }
- def ZnWriteFPU013Ld : SchedWriteRes<[ZnAGU, ZnFPU013]> {
- let Latency = 8;
- let NumMicroOps = 2;
- }
- def ZnWriteFPU013LdY : SchedWriteRes<[ZnAGU, ZnFPU013]> {
- let Latency = 9;
- let NumMicroOps = 2;
- }
- // PBLENDW.
- // x,x,i / v,v,v,i
- def : InstRW<[ZnWriteFPU013], (instregex "(V?)PBLENDWrri")>;
- // ymm
- def : InstRW<[ZnWriteFPU013Y], (instrs VPBLENDWYrri)>;
- // x,m,i / v,v,m,i
- def : InstRW<[ZnWriteFPU013Ld], (instregex "(V?)PBLENDWrmi")>;
- // y,m,i
- def : InstRW<[ZnWriteFPU013LdY], (instrs VPBLENDWYrmi)>;
- def ZnWriteFPU01 : SchedWriteRes<[ZnFPU01]> ;
- def ZnWriteFPU01Y : SchedWriteRes<[ZnFPU01]> {
- let NumMicroOps = 2;
- }
- // VPBLENDD.
- // v,v,v,i.
- def : InstRW<[ZnWriteFPU01], (instrs VPBLENDDrri)>;
- // ymm
- def : InstRW<[ZnWriteFPU01Y], (instrs VPBLENDDYrri)>;
- // v,v,m,i
- def ZnWriteFPU01Op2 : SchedWriteRes<[ZnAGU, ZnFPU01]> {
- let NumMicroOps = 2;
- let Latency = 8;
- let ResourceCycles = [1, 2];
- }
- def ZnWriteFPU01Op2Y : SchedWriteRes<[ZnAGU, ZnFPU01]> {
- let NumMicroOps = 2;
- let Latency = 9;
- let ResourceCycles = [1, 3];
- }
- def : InstRW<[ZnWriteFPU01Op2], (instrs VPBLENDDrmi)>;
- def : InstRW<[ZnWriteFPU01Op2Y], (instrs VPBLENDDYrmi)>;
- // MASKMOVQ.
- def : InstRW<[WriteMicrocoded], (instregex "MMX_MASKMOVQ(64)?")>;
- // MASKMOVDQU.
- def : InstRW<[WriteMicrocoded], (instregex "(V?)MASKMOVDQU(64)?")>;
- // VPMASKMOVD.
- // ymm
- def : InstRW<[WriteMicrocoded],
- (instregex "VPMASKMOVD(Y?)rm")>;
- // m, v,v.
- def : InstRW<[WriteMicrocoded], (instregex "VPMASKMOV(D|Q)(Y?)mr")>;
- // VPBROADCAST B/W.
- // x, m8/16.
- def ZnWriteVPBROADCAST128Ld : SchedWriteRes<[ZnAGU, ZnFPU12]> {
- let Latency = 8;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2];
- }
- def : InstRW<[ZnWriteVPBROADCAST128Ld],
- (instregex "VPBROADCAST(B|W)rm")>;
- // y, m8/16
- def ZnWriteVPBROADCAST256Ld : SchedWriteRes<[ZnAGU, ZnFPU1]> {
- let Latency = 8;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2];
- }
- def : InstRW<[ZnWriteVPBROADCAST256Ld],
- (instregex "VPBROADCAST(B|W)Yrm")>;
- // VPGATHER.
- def : InstRW<[WriteMicrocoded], (instregex "VPGATHER(Q|D)(Q|D)(Y?)rm")>;
- //-- Arithmetic instructions --//
- // HADD, HSUB PS/PD
- // PHADD|PHSUB (S) W/D.
- def : SchedAlias<WritePHAdd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePHAddLd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePHAddX, ZnWriteMicrocoded>;
- def : SchedAlias<WritePHAddXLd, ZnWriteMicrocoded>;
- def : SchedAlias<WritePHAddY, ZnWriteMicrocoded>;
- def : SchedAlias<WritePHAddYLd, ZnWriteMicrocoded>;
- // PCMPGTQ.
- def ZnWritePCMPGTQr : SchedWriteRes<[ZnFPU03]>;
- def : InstRW<[ZnWritePCMPGTQr], (instregex "(V?)PCMPGTQ(Y?)rr")>;
- // x <- x,m.
- def ZnWritePCMPGTQm : SchedWriteRes<[ZnAGU, ZnFPU03]> {
- let Latency = 8;
- }
- // ymm.
- def ZnWritePCMPGTQYm : SchedWriteRes<[ZnAGU, ZnFPU03]> {
- let Latency = 8;
- let NumMicroOps = 2;
- let ResourceCycles = [1,2];
- }
- def : InstRW<[ZnWritePCMPGTQm], (instregex "(V?)PCMPGTQrm")>;
- def : InstRW<[ZnWritePCMPGTQYm], (instrs VPCMPGTQYrm)>;
- //-- Logic instructions --//
- // PSLL,PSRL,PSRA W/D/Q.
- // x,x / v,v,x.
- def ZnWritePShift : SchedWriteRes<[ZnFPU2]> ;
- def ZnWritePShiftY : SchedWriteRes<[ZnFPU2]> {
- let Latency = 2;
- }
- // PSLL,PSRL DQ.
- def : InstRW<[ZnWritePShift], (instregex "(V?)PS(R|L)LDQri")>;
- def : InstRW<[ZnWritePShiftY], (instregex "(V?)PS(R|L)LDQYri")>;
- //=== Floating Point XMM and YMM Instructions ===//
- //-- Move instructions --//
- // VPERM2F128.
- def : InstRW<[WriteMicrocoded], (instrs VPERM2F128rr)>;
- def : InstRW<[WriteMicrocoded], (instrs VPERM2F128rm)>;
- def ZnWriteBROADCAST : SchedWriteRes<[ZnAGU, ZnFPU13]> {
- let NumMicroOps = 2;
- let Latency = 8;
- }
- // VBROADCASTF128.
- def : InstRW<[ZnWriteBROADCAST], (instrs VBROADCASTF128)>;
- // EXTRACTPS.
- // r32,x,i.
- def ZnWriteEXTRACTPSr : SchedWriteRes<[ZnFPU12, ZnFPU2]> {
- let Latency = 2;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2];
- }
- def : InstRW<[ZnWriteEXTRACTPSr], (instregex "(V?)EXTRACTPSrr")>;
- def ZnWriteEXTRACTPSm : SchedWriteRes<[ZnAGU,ZnFPU12, ZnFPU2]> {
- let Latency = 5;
- let NumMicroOps = 2;
- let ResourceCycles = [5, 1, 2];
- }
- // m32,x,i.
- def : InstRW<[ZnWriteEXTRACTPSm], (instregex "(V?)EXTRACTPSmr")>;
- // VEXTRACTF128.
- // x,y,i.
- def : InstRW<[ZnWriteFPU013], (instrs VEXTRACTF128rr)>;
- // m128,y,i.
- def : InstRW<[ZnWriteFPU013m], (instrs VEXTRACTF128mr)>;
- def ZnWriteVINSERT128r: SchedWriteRes<[ZnFPU013]> {
- let Latency = 2;
- let ResourceCycles = [2];
- }
- def ZnWriteVINSERT128Ld: SchedWriteRes<[ZnAGU,ZnFPU013]> {
- let Latency = 9;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2];
- }
- // VINSERTF128.
- // y,y,x,i.
- def : InstRW<[ZnWriteVINSERT128r], (instrs VINSERTF128rr)>;
- def : InstRW<[ZnWriteVINSERT128Ld], (instrs VINSERTF128rm)>;
- // VGATHER.
- def : InstRW<[WriteMicrocoded], (instregex "VGATHER(Q|D)(PD|PS)(Y?)rm")>;
- //-- Conversion instructions --//
- def ZnWriteCVTPD2PSr: SchedWriteRes<[ZnFPU3]> {
- let Latency = 4;
- }
- def ZnWriteCVTPD2PSYr: SchedWriteRes<[ZnFPU3]> {
- let Latency = 5;
- }
- // CVTPD2PS.
- // x,x.
- def : SchedAlias<WriteCvtPD2PS, ZnWriteCVTPD2PSr>;
- // y,y.
- def : SchedAlias<WriteCvtPD2PSY, ZnWriteCVTPD2PSYr>;
- // z,z.
- defm : X86WriteResUnsupported<WriteCvtPD2PSZ>;
- def ZnWriteCVTPD2PSLd: SchedWriteRes<[ZnAGU,ZnFPU03]> {
- let Latency = 11;
- let NumMicroOps = 2;
- let ResourceCycles = [1,2];
- }
- // x,m128.
- def : SchedAlias<WriteCvtPD2PSLd, ZnWriteCVTPD2PSLd>;
- // x,m256.
- def ZnWriteCVTPD2PSYLd : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 11;
- }
- def : SchedAlias<WriteCvtPD2PSYLd, ZnWriteCVTPD2PSYLd>;
- // z,m512
- defm : X86WriteResUnsupported<WriteCvtPD2PSZLd>;
- // CVTSD2SS.
- // x,x.
- // Same as WriteCVTPD2PSr
- def : SchedAlias<WriteCvtSD2SS, ZnWriteCVTPD2PSr>;
- // x,m64.
- def : SchedAlias<WriteCvtSD2SSLd, ZnWriteCVTPD2PSLd>;
- // CVTPS2PD.
- // x,x.
- def ZnWriteCVTPS2PDr : SchedWriteRes<[ZnFPU3]> {
- let Latency = 3;
- }
- def : SchedAlias<WriteCvtPS2PD, ZnWriteCVTPS2PDr>;
- // x,m64.
- // y,m128.
- def ZnWriteCVTPS2PDLd : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 10;
- let NumMicroOps = 2;
- }
- def : SchedAlias<WriteCvtPS2PDLd, ZnWriteCVTPS2PDLd>;
- def : SchedAlias<WriteCvtPS2PDYLd, ZnWriteCVTPS2PDLd>;
- defm : X86WriteResUnsupported<WriteCvtPS2PDZLd>;
- // y,x.
- def ZnWriteVCVTPS2PDY : SchedWriteRes<[ZnFPU3]> {
- let Latency = 3;
- }
- def : SchedAlias<WriteCvtPS2PDY, ZnWriteVCVTPS2PDY>;
- defm : X86WriteResUnsupported<WriteCvtPS2PDZ>;
- // CVTSS2SD.
- // x,x.
- def ZnWriteCVTSS2SDr : SchedWriteRes<[ZnFPU3]> {
- let Latency = 4;
- }
- def : SchedAlias<WriteCvtSS2SD, ZnWriteCVTSS2SDr>;
- // x,m32.
- def ZnWriteCVTSS2SDLd : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 11;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 2];
- }
- def : SchedAlias<WriteCvtSS2SDLd, ZnWriteCVTSS2SDLd>;
- def ZnWriteCVTDQ2PDr: SchedWriteRes<[ZnFPU12,ZnFPU3]> {
- let Latency = 5;
- }
- // CVTDQ2PD.
- // x,x.
- def : InstRW<[ZnWriteCVTDQ2PDr], (instregex "(V)?CVTDQ2PDrr")>;
- // Same as xmm
- // y,x.
- def : InstRW<[ZnWriteCVTDQ2PDr], (instrs VCVTDQ2PDYrr)>;
- def ZnWriteCVTPD2DQr: SchedWriteRes<[ZnFPU12, ZnFPU3]> {
- let Latency = 5;
- }
- // CVT(T)PD2DQ.
- // x,x.
- def : InstRW<[ZnWriteCVTDQ2PDr], (instregex "(V?)CVT(T?)PD2DQrr")>;
- def ZnWriteCVTPD2DQLd: SchedWriteRes<[ZnAGU,ZnFPU12,ZnFPU3]> {
- let Latency = 12;
- let NumMicroOps = 2;
- }
- // x,m128.
- def : InstRW<[ZnWriteCVTPD2DQLd], (instregex "(V?)CVT(T?)PD2DQrm")>;
- // same as xmm handling
- // x,y.
- def : InstRW<[ZnWriteCVTPD2DQr], (instregex "VCVT(T?)PD2DQYrr")>;
- // x,m256.
- def : InstRW<[ZnWriteCVTPD2DQLd], (instregex "VCVT(T?)PD2DQYrm")>;
- def ZnWriteCVTPS2PIr: SchedWriteRes<[ZnFPU3]> {
- let Latency = 4;
- }
- // CVT(T)PS2PI.
- // mm,x.
- def : InstRW<[ZnWriteCVTPS2PIr], (instregex "MMX_CVT(T?)PS2PIrr")>;
- // CVTPI2PD.
- // x,mm.
- def : InstRW<[ZnWriteCVTPS2PDr], (instrs MMX_CVTPI2PDrr)>;
- // CVT(T)PD2PI.
- // mm,x.
- def : InstRW<[ZnWriteCVTPS2PIr], (instregex "MMX_CVT(T?)PD2PIrr")>;
- def ZnWriteCVSTSI2SSr: SchedWriteRes<[ZnFPU3]> {
- let Latency = 5;
- }
- // same as CVTPD2DQr
- // CVT(T)SS2SI.
- // r32,x.
- def : InstRW<[ZnWriteCVTPD2DQr], (instregex "(V?)CVT(T?)SS2SI(64)?rr")>;
- // same as CVTPD2DQm
- // r32,m32.
- def : InstRW<[ZnWriteCVTPD2DQLd], (instregex "(V?)CVT(T?)SS2SI(64)?rm")>;
- def ZnWriteCVSTSI2SDr: SchedWriteRes<[ZnFPU013, ZnFPU3]> {
- let Latency = 5;
- }
- // CVTSI2SD.
- // x,r32/64.
- def : InstRW<[ZnWriteCVSTSI2SDr], (instregex "(V?)CVTSI(64)?2SDrr")>;
- def ZnWriteCVSTSI2SIr: SchedWriteRes<[ZnFPU3, ZnFPU2]> {
- let Latency = 5;
- }
- def ZnWriteCVSTSI2SILd: SchedWriteRes<[ZnAGU, ZnFPU3, ZnFPU2]> {
- let Latency = 12;
- }
- // CVTSD2SI.
- // r32/64
- def : InstRW<[ZnWriteCVSTSI2SIr], (instregex "(V?)CVT(T?)SD2SI(64)?rr")>;
- // r32,m32.
- def : InstRW<[ZnWriteCVSTSI2SILd], (instregex "(V?)CVT(T?)SD2SI(64)?rm")>;
- // VCVTPS2PH.
- // x,v,i.
- def : SchedAlias<WriteCvtPS2PH, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCvtPS2PHY, ZnWriteMicrocoded>;
- defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
- // m,v,i.
- def : SchedAlias<WriteCvtPS2PHSt, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCvtPS2PHYSt, ZnWriteMicrocoded>;
- defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
- // VCVTPH2PS.
- // v,x.
- def : SchedAlias<WriteCvtPH2PS, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCvtPH2PSY, ZnWriteMicrocoded>;
- defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
- // v,m.
- def : SchedAlias<WriteCvtPH2PSLd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteCvtPH2PSYLd, ZnWriteMicrocoded>;
- defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
- //-- SSE4A instructions --//
- // EXTRQ
- def ZnWriteEXTRQ: SchedWriteRes<[ZnFPU12, ZnFPU2]> {
- let Latency = 2;
- }
- def : InstRW<[ZnWriteEXTRQ], (instregex "EXTRQ")>;
- // INSERTQ
- def ZnWriteINSERTQ: SchedWriteRes<[ZnFPU03,ZnFPU1]> {
- let Latency = 4;
- }
- def : InstRW<[ZnWriteINSERTQ], (instregex "INSERTQ")>;
- //-- SHA instructions --//
- // SHA256MSG2
- def : InstRW<[WriteMicrocoded], (instregex "SHA256MSG2(Y?)r(r|m)")>;
- // SHA1MSG1, SHA256MSG1
- // x,x.
- def ZnWriteSHA1MSG1r : SchedWriteRes<[ZnFPU12]> {
- let Latency = 2;
- let ResourceCycles = [2];
- }
- def : InstRW<[ZnWriteSHA1MSG1r], (instregex "SHA(1|256)MSG1rr")>;
- // x,m.
- def ZnWriteSHA1MSG1Ld : SchedWriteRes<[ZnAGU, ZnFPU12]> {
- let Latency = 9;
- let ResourceCycles = [1,2];
- }
- def : InstRW<[ZnWriteSHA1MSG1Ld], (instregex "SHA(1|256)MSG1rm")>;
- // SHA1MSG2
- // x,x.
- def ZnWriteSHA1MSG2r : SchedWriteRes<[ZnFPU12]> ;
- def : InstRW<[ZnWriteSHA1MSG2r], (instrs SHA1MSG2rr)>;
- // x,m.
- def ZnWriteSHA1MSG2Ld : SchedWriteRes<[ZnAGU, ZnFPU12]> {
- let Latency = 8;
- }
- def : InstRW<[ZnWriteSHA1MSG2Ld], (instrs SHA1MSG2rm)>;
- // SHA1NEXTE
- // x,x.
- def ZnWriteSHA1NEXTEr : SchedWriteRes<[ZnFPU1]> ;
- def : InstRW<[ZnWriteSHA1NEXTEr], (instrs SHA1NEXTErr)>;
- // x,m.
- def ZnWriteSHA1NEXTELd : SchedWriteRes<[ZnAGU, ZnFPU1]> {
- let Latency = 8;
- }
- def : InstRW<[ZnWriteSHA1NEXTELd], (instrs SHA1NEXTErm)>;
- // SHA1RNDS4
- // x,x.
- def ZnWriteSHA1RNDS4r : SchedWriteRes<[ZnFPU1]> {
- let Latency = 6;
- }
- def : InstRW<[ZnWriteSHA1RNDS4r], (instrs SHA1RNDS4rri)>;
- // x,m.
- def ZnWriteSHA1RNDS4Ld : SchedWriteRes<[ZnAGU, ZnFPU1]> {
- let Latency = 13;
- }
- def : InstRW<[ZnWriteSHA1RNDS4Ld], (instrs SHA1RNDS4rmi)>;
- // SHA256RNDS2
- // x,x.
- def ZnWriteSHA256RNDS2r : SchedWriteRes<[ZnFPU1]> {
- let Latency = 4;
- }
- def : InstRW<[ZnWriteSHA256RNDS2r], (instrs SHA256RNDS2rr)>;
- // x,m.
- def ZnWriteSHA256RNDS2Ld : SchedWriteRes<[ZnAGU, ZnFPU1]> {
- let Latency = 11;
- }
- def : InstRW<[ZnWriteSHA256RNDS2Ld], (instrs SHA256RNDS2rm)>;
- //-- Arithmetic instructions --//
- // HADD, HSUB PS/PD
- def : SchedAlias<WriteFHAdd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteFHAddLd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteFHAddY, ZnWriteMicrocoded>;
- def : SchedAlias<WriteFHAddYLd, ZnWriteMicrocoded>;
- // VDIVPS.
- // TODO - convert to ZnWriteResFpuPair
- // y,y,y.
- def ZnWriteVDIVPSYr : SchedWriteRes<[ZnFPU3]> {
- let Latency = 12;
- let ResourceCycles = [12];
- }
- def : SchedAlias<WriteFDivY, ZnWriteVDIVPSYr>;
- // y,y,m256.
- def ZnWriteVDIVPSYLd : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 19;
- let NumMicroOps = 2;
- let ResourceCycles = [1, 19];
- }
- def : SchedAlias<WriteFDivYLd, ZnWriteVDIVPSYLd>;
- // VDIVPD.
- // TODO - convert to ZnWriteResFpuPair
- // y,y,y.
- def ZnWriteVDIVPDY : SchedWriteRes<[ZnFPU3]> {
- let Latency = 15;
- let ResourceCycles = [15];
- }
- def : SchedAlias<WriteFDiv64Y, ZnWriteVDIVPDY>;
- // y,y,m256.
- def ZnWriteVDIVPDYLd : SchedWriteRes<[ZnAGU, ZnFPU3]> {
- let Latency = 22;
- let NumMicroOps = 2;
- let ResourceCycles = [1,22];
- }
- def : SchedAlias<WriteFDiv64YLd, ZnWriteVDIVPDYLd>;
- // DPPS.
- // x,x,i / v,v,v,i.
- def : SchedAlias<WriteDPPS, ZnWriteMicrocoded>;
- def : SchedAlias<WriteDPPSY, ZnWriteMicrocoded>;
- // x,m,i / v,v,m,i.
- def : SchedAlias<WriteDPPSLd, ZnWriteMicrocoded>;
- def : SchedAlias<WriteDPPSYLd,ZnWriteMicrocoded>;
- // DPPD.
- // x,x,i.
- def : SchedAlias<WriteDPPD, ZnWriteMicrocoded>;
- // x,m,i.
- def : SchedAlias<WriteDPPDLd, ZnWriteMicrocoded>;
- // RSQRTSS
- // TODO - convert to ZnWriteResFpuPair
- // x,x.
- def ZnWriteRSQRTSSr : SchedWriteRes<[ZnFPU02]> {
- let Latency = 5;
- }
- def : SchedAlias<WriteFRsqrt, ZnWriteRSQRTSSr>;
- // x,m128.
- def ZnWriteRSQRTSSLd: SchedWriteRes<[ZnAGU, ZnFPU02]> {
- let Latency = 12;
- let NumMicroOps = 2;
- let ResourceCycles = [1,2]; // FIXME: Is this right?
- }
- def : SchedAlias<WriteFRsqrtLd, ZnWriteRSQRTSSLd>;
- // RSQRTPS
- // TODO - convert to ZnWriteResFpuPair
- // y,y.
- def ZnWriteRSQRTPSYr : SchedWriteRes<[ZnFPU01]> {
- let Latency = 5;
- let NumMicroOps = 2;
- let ResourceCycles = [2];
- }
- def : SchedAlias<WriteFRsqrtY, ZnWriteRSQRTPSYr>;
- // y,m256.
- def ZnWriteRSQRTPSYLd : SchedWriteRes<[ZnAGU, ZnFPU01]> {
- let Latency = 12;
- let NumMicroOps = 2;
- }
- def : SchedAlias<WriteFRsqrtYLd, ZnWriteRSQRTPSYLd>;
- //-- Other instructions --//
- // VZEROUPPER.
- def : InstRW<[WriteMicrocoded], (instrs VZEROUPPER)>;
- // VZEROALL.
- def : InstRW<[WriteMicrocoded], (instrs VZEROALL)>;
- ///////////////////////////////////////////////////////////////////////////////
- // Dependency breaking instructions.
- ///////////////////////////////////////////////////////////////////////////////
- def : IsZeroIdiomFunction<[
- // GPR Zero-idioms.
- DepBreakingClass<[
- SUB32rr, SUB64rr,
- XOR32rr, XOR64rr
- ], ZeroIdiomPredicate>,
- // MMX Zero-idioms.
- DepBreakingClass<[
- MMX_PXORrr, MMX_PANDNrr, MMX_PSUBBrr,
- MMX_PSUBDrr, MMX_PSUBQrr, MMX_PSUBWrr,
- MMX_PSUBSBrr, MMX_PSUBSWrr, MMX_PSUBUSBrr, MMX_PSUBUSWrr,
- MMX_PCMPGTBrr, MMX_PCMPGTDrr, MMX_PCMPGTWrr
- ], ZeroIdiomPredicate>,
- // SSE Zero-idioms.
- DepBreakingClass<[
- // fp variants.
- XORPSrr, XORPDrr, ANDNPSrr, ANDNPDrr,
- // int variants.
- PXORrr, PANDNrr,
- PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr,
- PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr
- ], ZeroIdiomPredicate>,
- // AVX XMM Zero-idioms.
- DepBreakingClass<[
- // fp variants.
- VXORPSrr, VXORPDrr, VANDNPSrr, VANDNPDrr,
- // int variants.
- VPXORrr, VPANDNrr,
- VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr,
- VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr
- ], ZeroIdiomPredicate>,
- // AVX YMM Zero-idioms.
- DepBreakingClass<[
- // fp variants
- VXORPSYrr, VXORPDYrr, VANDNPSYrr, VANDNPDYrr,
- // int variants
- VPXORYrr, VPANDNYrr,
- VPSUBBYrr, VPSUBWYrr, VPSUBDYrr, VPSUBQYrr,
- VPCMPGTBYrr, VPCMPGTWYrr, VPCMPGTDYrr, VPCMPGTQYrr
- ], ZeroIdiomPredicate>
- ]>;
- def : IsDepBreakingFunction<[
- // GPR
- DepBreakingClass<[ SBB32rr, SBB64rr ], ZeroIdiomPredicate>,
- DepBreakingClass<[ CMP32rr, CMP64rr ], CheckSameRegOperand<0, 1> >,
- // MMX
- DepBreakingClass<[
- MMX_PCMPEQBrr, MMX_PCMPEQWrr, MMX_PCMPEQDrr
- ], ZeroIdiomPredicate>,
- // SSE
- DepBreakingClass<[
- PCMPEQBrr, PCMPEQWrr, PCMPEQDrr, PCMPEQQrr
- ], ZeroIdiomPredicate>,
- // AVX XMM
- DepBreakingClass<[
- VPCMPEQBrr, VPCMPEQWrr, VPCMPEQDrr, VPCMPEQQrr
- ], ZeroIdiomPredicate>,
- // AVX YMM
- DepBreakingClass<[
- VPCMPEQBYrr, VPCMPEQWYrr, VPCMPEQDYrr, VPCMPEQQYrr
- ], ZeroIdiomPredicate>,
- ]>;
- } // SchedModel
|