AArch64MCTargetDesc.cpp 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. //===-- AArch64MCTargetDesc.cpp - AArch64 Target Descriptions ---*- C++ -*-===//
  2. //
  3. // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
  4. // See https://llvm.org/LICENSE.txt for license information.
  5. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
  6. //
  7. //===----------------------------------------------------------------------===//
  8. //
  9. // This file provides AArch64 specific target descriptions.
  10. //
  11. //===----------------------------------------------------------------------===//
  12. #include "AArch64MCTargetDesc.h"
  13. #include "AArch64ELFStreamer.h"
  14. #include "AArch64MCAsmInfo.h"
  15. #include "AArch64WinCOFFStreamer.h"
  16. #include "MCTargetDesc/AArch64AddressingModes.h"
  17. #include "MCTargetDesc/AArch64InstPrinter.h"
  18. #include "TargetInfo/AArch64TargetInfo.h"
  19. #include "llvm/DebugInfo/CodeView/CodeView.h"
  20. #include "llvm/MC/MCAsmBackend.h"
  21. #include "llvm/MC/MCCodeEmitter.h"
  22. #include "llvm/MC/MCInstrAnalysis.h"
  23. #include "llvm/MC/MCInstrInfo.h"
  24. #include "llvm/MC/MCObjectWriter.h"
  25. #include "llvm/MC/MCRegisterInfo.h"
  26. #include "llvm/MC/MCStreamer.h"
  27. #include "llvm/MC/MCSubtargetInfo.h"
  28. #include "llvm/MC/TargetRegistry.h"
  29. #include "llvm/Support/Endian.h"
  30. #include "llvm/Support/ErrorHandling.h"
  31. using namespace llvm;
  32. #define GET_INSTRINFO_MC_DESC
  33. #define GET_INSTRINFO_MC_HELPERS
  34. #include "AArch64GenInstrInfo.inc"
  35. #define GET_SUBTARGETINFO_MC_DESC
  36. #include "AArch64GenSubtargetInfo.inc"
  37. #define GET_REGINFO_MC_DESC
  38. #include "AArch64GenRegisterInfo.inc"
  39. static MCInstrInfo *createAArch64MCInstrInfo() {
  40. MCInstrInfo *X = new MCInstrInfo();
  41. InitAArch64MCInstrInfo(X);
  42. return X;
  43. }
  44. static MCSubtargetInfo *
  45. createAArch64MCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
  46. if (CPU.empty()) {
  47. CPU = "generic";
  48. if (FS.empty())
  49. FS = "+v8a";
  50. if (TT.isArm64e())
  51. CPU = "apple-a12";
  52. }
  53. // Most of the NEON instruction set isn't supported in streaming mode on SME
  54. // targets, disable NEON unless explicitly requested.
  55. bool RequestedNEON = FS.contains("neon");
  56. bool RequestedStreamingSVE = FS.contains("streaming-sve");
  57. MCSubtargetInfo *STI =
  58. createAArch64MCSubtargetInfoImpl(TT, CPU, /*TuneCPU*/ CPU, FS);
  59. if (RequestedStreamingSVE && !RequestedNEON &&
  60. STI->hasFeature(AArch64::FeatureNEON))
  61. STI->ToggleFeature(AArch64::FeatureNEON);
  62. return STI;
  63. }
  64. void AArch64_MC::initLLVMToCVRegMapping(MCRegisterInfo *MRI) {
  65. // Mapping from CodeView to MC register id.
  66. static const struct {
  67. codeview::RegisterId CVReg;
  68. MCPhysReg Reg;
  69. } RegMap[] = {
  70. {codeview::RegisterId::ARM64_W0, AArch64::W0},
  71. {codeview::RegisterId::ARM64_W1, AArch64::W1},
  72. {codeview::RegisterId::ARM64_W2, AArch64::W2},
  73. {codeview::RegisterId::ARM64_W3, AArch64::W3},
  74. {codeview::RegisterId::ARM64_W4, AArch64::W4},
  75. {codeview::RegisterId::ARM64_W5, AArch64::W5},
  76. {codeview::RegisterId::ARM64_W6, AArch64::W6},
  77. {codeview::RegisterId::ARM64_W7, AArch64::W7},
  78. {codeview::RegisterId::ARM64_W8, AArch64::W8},
  79. {codeview::RegisterId::ARM64_W9, AArch64::W9},
  80. {codeview::RegisterId::ARM64_W10, AArch64::W10},
  81. {codeview::RegisterId::ARM64_W11, AArch64::W11},
  82. {codeview::RegisterId::ARM64_W12, AArch64::W12},
  83. {codeview::RegisterId::ARM64_W13, AArch64::W13},
  84. {codeview::RegisterId::ARM64_W14, AArch64::W14},
  85. {codeview::RegisterId::ARM64_W15, AArch64::W15},
  86. {codeview::RegisterId::ARM64_W16, AArch64::W16},
  87. {codeview::RegisterId::ARM64_W17, AArch64::W17},
  88. {codeview::RegisterId::ARM64_W18, AArch64::W18},
  89. {codeview::RegisterId::ARM64_W19, AArch64::W19},
  90. {codeview::RegisterId::ARM64_W20, AArch64::W20},
  91. {codeview::RegisterId::ARM64_W21, AArch64::W21},
  92. {codeview::RegisterId::ARM64_W22, AArch64::W22},
  93. {codeview::RegisterId::ARM64_W23, AArch64::W23},
  94. {codeview::RegisterId::ARM64_W24, AArch64::W24},
  95. {codeview::RegisterId::ARM64_W25, AArch64::W25},
  96. {codeview::RegisterId::ARM64_W26, AArch64::W26},
  97. {codeview::RegisterId::ARM64_W27, AArch64::W27},
  98. {codeview::RegisterId::ARM64_W28, AArch64::W28},
  99. {codeview::RegisterId::ARM64_W29, AArch64::W29},
  100. {codeview::RegisterId::ARM64_W30, AArch64::W30},
  101. {codeview::RegisterId::ARM64_WZR, AArch64::WZR},
  102. {codeview::RegisterId::ARM64_X0, AArch64::X0},
  103. {codeview::RegisterId::ARM64_X1, AArch64::X1},
  104. {codeview::RegisterId::ARM64_X2, AArch64::X2},
  105. {codeview::RegisterId::ARM64_X3, AArch64::X3},
  106. {codeview::RegisterId::ARM64_X4, AArch64::X4},
  107. {codeview::RegisterId::ARM64_X5, AArch64::X5},
  108. {codeview::RegisterId::ARM64_X6, AArch64::X6},
  109. {codeview::RegisterId::ARM64_X7, AArch64::X7},
  110. {codeview::RegisterId::ARM64_X8, AArch64::X8},
  111. {codeview::RegisterId::ARM64_X9, AArch64::X9},
  112. {codeview::RegisterId::ARM64_X10, AArch64::X10},
  113. {codeview::RegisterId::ARM64_X11, AArch64::X11},
  114. {codeview::RegisterId::ARM64_X12, AArch64::X12},
  115. {codeview::RegisterId::ARM64_X13, AArch64::X13},
  116. {codeview::RegisterId::ARM64_X14, AArch64::X14},
  117. {codeview::RegisterId::ARM64_X15, AArch64::X15},
  118. {codeview::RegisterId::ARM64_X16, AArch64::X16},
  119. {codeview::RegisterId::ARM64_X17, AArch64::X17},
  120. {codeview::RegisterId::ARM64_X18, AArch64::X18},
  121. {codeview::RegisterId::ARM64_X19, AArch64::X19},
  122. {codeview::RegisterId::ARM64_X20, AArch64::X20},
  123. {codeview::RegisterId::ARM64_X21, AArch64::X21},
  124. {codeview::RegisterId::ARM64_X22, AArch64::X22},
  125. {codeview::RegisterId::ARM64_X23, AArch64::X23},
  126. {codeview::RegisterId::ARM64_X24, AArch64::X24},
  127. {codeview::RegisterId::ARM64_X25, AArch64::X25},
  128. {codeview::RegisterId::ARM64_X26, AArch64::X26},
  129. {codeview::RegisterId::ARM64_X27, AArch64::X27},
  130. {codeview::RegisterId::ARM64_X28, AArch64::X28},
  131. {codeview::RegisterId::ARM64_FP, AArch64::FP},
  132. {codeview::RegisterId::ARM64_LR, AArch64::LR},
  133. {codeview::RegisterId::ARM64_SP, AArch64::SP},
  134. {codeview::RegisterId::ARM64_ZR, AArch64::XZR},
  135. {codeview::RegisterId::ARM64_NZCV, AArch64::NZCV},
  136. {codeview::RegisterId::ARM64_S0, AArch64::S0},
  137. {codeview::RegisterId::ARM64_S1, AArch64::S1},
  138. {codeview::RegisterId::ARM64_S2, AArch64::S2},
  139. {codeview::RegisterId::ARM64_S3, AArch64::S3},
  140. {codeview::RegisterId::ARM64_S4, AArch64::S4},
  141. {codeview::RegisterId::ARM64_S5, AArch64::S5},
  142. {codeview::RegisterId::ARM64_S6, AArch64::S6},
  143. {codeview::RegisterId::ARM64_S7, AArch64::S7},
  144. {codeview::RegisterId::ARM64_S8, AArch64::S8},
  145. {codeview::RegisterId::ARM64_S9, AArch64::S9},
  146. {codeview::RegisterId::ARM64_S10, AArch64::S10},
  147. {codeview::RegisterId::ARM64_S11, AArch64::S11},
  148. {codeview::RegisterId::ARM64_S12, AArch64::S12},
  149. {codeview::RegisterId::ARM64_S13, AArch64::S13},
  150. {codeview::RegisterId::ARM64_S14, AArch64::S14},
  151. {codeview::RegisterId::ARM64_S15, AArch64::S15},
  152. {codeview::RegisterId::ARM64_S16, AArch64::S16},
  153. {codeview::RegisterId::ARM64_S17, AArch64::S17},
  154. {codeview::RegisterId::ARM64_S18, AArch64::S18},
  155. {codeview::RegisterId::ARM64_S19, AArch64::S19},
  156. {codeview::RegisterId::ARM64_S20, AArch64::S20},
  157. {codeview::RegisterId::ARM64_S21, AArch64::S21},
  158. {codeview::RegisterId::ARM64_S22, AArch64::S22},
  159. {codeview::RegisterId::ARM64_S23, AArch64::S23},
  160. {codeview::RegisterId::ARM64_S24, AArch64::S24},
  161. {codeview::RegisterId::ARM64_S25, AArch64::S25},
  162. {codeview::RegisterId::ARM64_S26, AArch64::S26},
  163. {codeview::RegisterId::ARM64_S27, AArch64::S27},
  164. {codeview::RegisterId::ARM64_S28, AArch64::S28},
  165. {codeview::RegisterId::ARM64_S29, AArch64::S29},
  166. {codeview::RegisterId::ARM64_S30, AArch64::S30},
  167. {codeview::RegisterId::ARM64_S31, AArch64::S31},
  168. {codeview::RegisterId::ARM64_D0, AArch64::D0},
  169. {codeview::RegisterId::ARM64_D1, AArch64::D1},
  170. {codeview::RegisterId::ARM64_D2, AArch64::D2},
  171. {codeview::RegisterId::ARM64_D3, AArch64::D3},
  172. {codeview::RegisterId::ARM64_D4, AArch64::D4},
  173. {codeview::RegisterId::ARM64_D5, AArch64::D5},
  174. {codeview::RegisterId::ARM64_D6, AArch64::D6},
  175. {codeview::RegisterId::ARM64_D7, AArch64::D7},
  176. {codeview::RegisterId::ARM64_D8, AArch64::D8},
  177. {codeview::RegisterId::ARM64_D9, AArch64::D9},
  178. {codeview::RegisterId::ARM64_D10, AArch64::D10},
  179. {codeview::RegisterId::ARM64_D11, AArch64::D11},
  180. {codeview::RegisterId::ARM64_D12, AArch64::D12},
  181. {codeview::RegisterId::ARM64_D13, AArch64::D13},
  182. {codeview::RegisterId::ARM64_D14, AArch64::D14},
  183. {codeview::RegisterId::ARM64_D15, AArch64::D15},
  184. {codeview::RegisterId::ARM64_D16, AArch64::D16},
  185. {codeview::RegisterId::ARM64_D17, AArch64::D17},
  186. {codeview::RegisterId::ARM64_D18, AArch64::D18},
  187. {codeview::RegisterId::ARM64_D19, AArch64::D19},
  188. {codeview::RegisterId::ARM64_D20, AArch64::D20},
  189. {codeview::RegisterId::ARM64_D21, AArch64::D21},
  190. {codeview::RegisterId::ARM64_D22, AArch64::D22},
  191. {codeview::RegisterId::ARM64_D23, AArch64::D23},
  192. {codeview::RegisterId::ARM64_D24, AArch64::D24},
  193. {codeview::RegisterId::ARM64_D25, AArch64::D25},
  194. {codeview::RegisterId::ARM64_D26, AArch64::D26},
  195. {codeview::RegisterId::ARM64_D27, AArch64::D27},
  196. {codeview::RegisterId::ARM64_D28, AArch64::D28},
  197. {codeview::RegisterId::ARM64_D29, AArch64::D29},
  198. {codeview::RegisterId::ARM64_D30, AArch64::D30},
  199. {codeview::RegisterId::ARM64_D31, AArch64::D31},
  200. {codeview::RegisterId::ARM64_Q0, AArch64::Q0},
  201. {codeview::RegisterId::ARM64_Q1, AArch64::Q1},
  202. {codeview::RegisterId::ARM64_Q2, AArch64::Q2},
  203. {codeview::RegisterId::ARM64_Q3, AArch64::Q3},
  204. {codeview::RegisterId::ARM64_Q4, AArch64::Q4},
  205. {codeview::RegisterId::ARM64_Q5, AArch64::Q5},
  206. {codeview::RegisterId::ARM64_Q6, AArch64::Q6},
  207. {codeview::RegisterId::ARM64_Q7, AArch64::Q7},
  208. {codeview::RegisterId::ARM64_Q8, AArch64::Q8},
  209. {codeview::RegisterId::ARM64_Q9, AArch64::Q9},
  210. {codeview::RegisterId::ARM64_Q10, AArch64::Q10},
  211. {codeview::RegisterId::ARM64_Q11, AArch64::Q11},
  212. {codeview::RegisterId::ARM64_Q12, AArch64::Q12},
  213. {codeview::RegisterId::ARM64_Q13, AArch64::Q13},
  214. {codeview::RegisterId::ARM64_Q14, AArch64::Q14},
  215. {codeview::RegisterId::ARM64_Q15, AArch64::Q15},
  216. {codeview::RegisterId::ARM64_Q16, AArch64::Q16},
  217. {codeview::RegisterId::ARM64_Q17, AArch64::Q17},
  218. {codeview::RegisterId::ARM64_Q18, AArch64::Q18},
  219. {codeview::RegisterId::ARM64_Q19, AArch64::Q19},
  220. {codeview::RegisterId::ARM64_Q20, AArch64::Q20},
  221. {codeview::RegisterId::ARM64_Q21, AArch64::Q21},
  222. {codeview::RegisterId::ARM64_Q22, AArch64::Q22},
  223. {codeview::RegisterId::ARM64_Q23, AArch64::Q23},
  224. {codeview::RegisterId::ARM64_Q24, AArch64::Q24},
  225. {codeview::RegisterId::ARM64_Q25, AArch64::Q25},
  226. {codeview::RegisterId::ARM64_Q26, AArch64::Q26},
  227. {codeview::RegisterId::ARM64_Q27, AArch64::Q27},
  228. {codeview::RegisterId::ARM64_Q28, AArch64::Q28},
  229. {codeview::RegisterId::ARM64_Q29, AArch64::Q29},
  230. {codeview::RegisterId::ARM64_Q30, AArch64::Q30},
  231. {codeview::RegisterId::ARM64_Q31, AArch64::Q31},
  232. };
  233. for (const auto &I : RegMap)
  234. MRI->mapLLVMRegToCVReg(I.Reg, static_cast<int>(I.CVReg));
  235. }
  236. static MCRegisterInfo *createAArch64MCRegisterInfo(const Triple &Triple) {
  237. MCRegisterInfo *X = new MCRegisterInfo();
  238. InitAArch64MCRegisterInfo(X, AArch64::LR);
  239. AArch64_MC::initLLVMToCVRegMapping(X);
  240. return X;
  241. }
  242. static MCAsmInfo *createAArch64MCAsmInfo(const MCRegisterInfo &MRI,
  243. const Triple &TheTriple,
  244. const MCTargetOptions &Options) {
  245. MCAsmInfo *MAI;
  246. if (TheTriple.isOSBinFormatMachO())
  247. MAI = new AArch64MCAsmInfoDarwin(TheTriple.getArch() == Triple::aarch64_32);
  248. else if (TheTriple.isWindowsMSVCEnvironment())
  249. MAI = new AArch64MCAsmInfoMicrosoftCOFF();
  250. else if (TheTriple.isOSBinFormatCOFF())
  251. MAI = new AArch64MCAsmInfoGNUCOFF();
  252. else {
  253. assert(TheTriple.isOSBinFormatELF() && "Invalid target");
  254. MAI = new AArch64MCAsmInfoELF(TheTriple);
  255. }
  256. // Initial state of the frame pointer is SP.
  257. unsigned Reg = MRI.getDwarfRegNum(AArch64::SP, true);
  258. MCCFIInstruction Inst = MCCFIInstruction::cfiDefCfa(nullptr, Reg, 0);
  259. MAI->addInitialFrameState(Inst);
  260. return MAI;
  261. }
  262. static MCInstPrinter *createAArch64MCInstPrinter(const Triple &T,
  263. unsigned SyntaxVariant,
  264. const MCAsmInfo &MAI,
  265. const MCInstrInfo &MII,
  266. const MCRegisterInfo &MRI) {
  267. if (SyntaxVariant == 0)
  268. return new AArch64InstPrinter(MAI, MII, MRI);
  269. if (SyntaxVariant == 1)
  270. return new AArch64AppleInstPrinter(MAI, MII, MRI);
  271. return nullptr;
  272. }
  273. static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
  274. std::unique_ptr<MCAsmBackend> &&TAB,
  275. std::unique_ptr<MCObjectWriter> &&OW,
  276. std::unique_ptr<MCCodeEmitter> &&Emitter,
  277. bool RelaxAll) {
  278. return createAArch64ELFStreamer(Ctx, std::move(TAB), std::move(OW),
  279. std::move(Emitter), RelaxAll);
  280. }
  281. static MCStreamer *createMachOStreamer(MCContext &Ctx,
  282. std::unique_ptr<MCAsmBackend> &&TAB,
  283. std::unique_ptr<MCObjectWriter> &&OW,
  284. std::unique_ptr<MCCodeEmitter> &&Emitter,
  285. bool RelaxAll,
  286. bool DWARFMustBeAtTheEnd) {
  287. return createMachOStreamer(Ctx, std::move(TAB), std::move(OW),
  288. std::move(Emitter), RelaxAll, DWARFMustBeAtTheEnd,
  289. /*LabelSections*/ true);
  290. }
  291. static MCStreamer *
  292. createWinCOFFStreamer(MCContext &Ctx, std::unique_ptr<MCAsmBackend> &&TAB,
  293. std::unique_ptr<MCObjectWriter> &&OW,
  294. std::unique_ptr<MCCodeEmitter> &&Emitter, bool RelaxAll,
  295. bool IncrementalLinkerCompatible) {
  296. return createAArch64WinCOFFStreamer(Ctx, std::move(TAB), std::move(OW),
  297. std::move(Emitter), RelaxAll,
  298. IncrementalLinkerCompatible);
  299. }
  300. namespace {
  301. class AArch64MCInstrAnalysis : public MCInstrAnalysis {
  302. public:
  303. AArch64MCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
  304. bool evaluateBranch(const MCInst &Inst, uint64_t Addr, uint64_t Size,
  305. uint64_t &Target) const override {
  306. // Search for a PC-relative argument.
  307. // This will handle instructions like bcc (where the first argument is the
  308. // condition code) and cbz (where it is a register).
  309. const auto &Desc = Info->get(Inst.getOpcode());
  310. for (unsigned i = 0, e = Inst.getNumOperands(); i != e; i++) {
  311. if (Desc.OpInfo[i].OperandType == MCOI::OPERAND_PCREL) {
  312. int64_t Imm = Inst.getOperand(i).getImm() * 4;
  313. Target = Addr + Imm;
  314. return true;
  315. }
  316. }
  317. return false;
  318. }
  319. std::vector<std::pair<uint64_t, uint64_t>>
  320. findPltEntries(uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents,
  321. uint64_t GotPltSectionVA,
  322. const Triple &TargetTriple) const override {
  323. // Do a lightweight parsing of PLT entries.
  324. std::vector<std::pair<uint64_t, uint64_t>> Result;
  325. for (uint64_t Byte = 0, End = PltContents.size(); Byte + 7 < End;
  326. Byte += 4) {
  327. uint32_t Insn = support::endian::read32le(PltContents.data() + Byte);
  328. uint64_t Off = 0;
  329. // Check for optional bti c that prefixes adrp in BTI enabled entries
  330. if (Insn == 0xd503245f) {
  331. Off = 4;
  332. Insn = support::endian::read32le(PltContents.data() + Byte + Off);
  333. }
  334. // Check for adrp.
  335. if ((Insn & 0x9f000000) != 0x90000000)
  336. continue;
  337. Off += 4;
  338. uint64_t Imm = (((PltSectionVA + Byte) >> 12) << 12) +
  339. (((Insn >> 29) & 3) << 12) + (((Insn >> 5) & 0x3ffff) << 14);
  340. uint32_t Insn2 =
  341. support::endian::read32le(PltContents.data() + Byte + Off);
  342. // Check for: ldr Xt, [Xn, #pimm].
  343. if (Insn2 >> 22 == 0x3e5) {
  344. Imm += ((Insn2 >> 10) & 0xfff) << 3;
  345. Result.push_back(std::make_pair(PltSectionVA + Byte, Imm));
  346. Byte += 4;
  347. }
  348. }
  349. return Result;
  350. }
  351. };
  352. } // end anonymous namespace
  353. static MCInstrAnalysis *createAArch64InstrAnalysis(const MCInstrInfo *Info) {
  354. return new AArch64MCInstrAnalysis(Info);
  355. }
  356. // Force static initialization.
  357. extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAArch64TargetMC() {
  358. for (Target *T : {&getTheAArch64leTarget(), &getTheAArch64beTarget(),
  359. &getTheAArch64_32Target(), &getTheARM64Target(),
  360. &getTheARM64_32Target()}) {
  361. // Register the MC asm info.
  362. RegisterMCAsmInfoFn X(*T, createAArch64MCAsmInfo);
  363. // Register the MC instruction info.
  364. TargetRegistry::RegisterMCInstrInfo(*T, createAArch64MCInstrInfo);
  365. // Register the MC register info.
  366. TargetRegistry::RegisterMCRegInfo(*T, createAArch64MCRegisterInfo);
  367. // Register the MC subtarget info.
  368. TargetRegistry::RegisterMCSubtargetInfo(*T, createAArch64MCSubtargetInfo);
  369. // Register the MC instruction analyzer.
  370. TargetRegistry::RegisterMCInstrAnalysis(*T, createAArch64InstrAnalysis);
  371. // Register the MC Code Emitter
  372. TargetRegistry::RegisterMCCodeEmitter(*T, createAArch64MCCodeEmitter);
  373. // Register the obj streamers.
  374. TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
  375. TargetRegistry::RegisterMachOStreamer(*T, createMachOStreamer);
  376. TargetRegistry::RegisterCOFFStreamer(*T, createWinCOFFStreamer);
  377. // Register the obj target streamer.
  378. TargetRegistry::RegisterObjectTargetStreamer(
  379. *T, createAArch64ObjectTargetStreamer);
  380. // Register the asm streamer.
  381. TargetRegistry::RegisterAsmTargetStreamer(*T,
  382. createAArch64AsmTargetStreamer);
  383. // Register the MCInstPrinter.
  384. TargetRegistry::RegisterMCInstPrinter(*T, createAArch64MCInstPrinter);
  385. }
  386. // Register the asm backend.
  387. for (Target *T : {&getTheAArch64leTarget(), &getTheAArch64_32Target(),
  388. &getTheARM64Target(), &getTheARM64_32Target()})
  389. TargetRegistry::RegisterMCAsmBackend(*T, createAArch64leAsmBackend);
  390. TargetRegistry::RegisterMCAsmBackend(getTheAArch64beTarget(),
  391. createAArch64beAsmBackend);
  392. }