etnaviv_drm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * Copyright (C) 2015 Etnaviv Project
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ETNAVIV_DRM_H__
  18. #define __ETNAVIV_DRM_H__
  19. #include "drm.h"
  20. #if defined(__cplusplus)
  21. extern "C" {
  22. #endif
  23. /* Please note that modifications to all structs defined here are
  24. * subject to backwards-compatibility constraints:
  25. * 1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
  26. * user/kernel compatibility
  27. * 2) Keep fields aligned to their size
  28. * 3) Because of how drm_ioctl() works, we can add new fields at
  29. * the end of an ioctl if some care is taken: drm_ioctl() will
  30. * zero out the new fields at the tail of the ioctl, so a zero
  31. * value should have a backwards compatible meaning. And for
  32. * output params, userspace won't see the newly added output
  33. * fields.. so that has to be somehow ok.
  34. */
  35. /* timeouts are specified in clock-monotonic absolute times (to simplify
  36. * restarting interrupted ioctls). The following struct is logically the
  37. * same as 'struct timespec' but 32/64b ABI safe.
  38. */
  39. struct drm_etnaviv_timespec {
  40. __s64 tv_sec; /* seconds */
  41. __s64 tv_nsec; /* nanoseconds */
  42. };
  43. #define ETNAVIV_PARAM_GPU_MODEL 0x01
  44. #define ETNAVIV_PARAM_GPU_REVISION 0x02
  45. #define ETNAVIV_PARAM_GPU_FEATURES_0 0x03
  46. #define ETNAVIV_PARAM_GPU_FEATURES_1 0x04
  47. #define ETNAVIV_PARAM_GPU_FEATURES_2 0x05
  48. #define ETNAVIV_PARAM_GPU_FEATURES_3 0x06
  49. #define ETNAVIV_PARAM_GPU_FEATURES_4 0x07
  50. #define ETNAVIV_PARAM_GPU_FEATURES_5 0x08
  51. #define ETNAVIV_PARAM_GPU_FEATURES_6 0x09
  52. #define ETNAVIV_PARAM_GPU_FEATURES_7 0x0a
  53. #define ETNAVIV_PARAM_GPU_FEATURES_8 0x0b
  54. #define ETNAVIV_PARAM_GPU_FEATURES_9 0x0c
  55. #define ETNAVIV_PARAM_GPU_FEATURES_10 0x0d
  56. #define ETNAVIV_PARAM_GPU_FEATURES_11 0x0e
  57. #define ETNAVIV_PARAM_GPU_FEATURES_12 0x0f
  58. #define ETNAVIV_PARAM_GPU_STREAM_COUNT 0x10
  59. #define ETNAVIV_PARAM_GPU_REGISTER_MAX 0x11
  60. #define ETNAVIV_PARAM_GPU_THREAD_COUNT 0x12
  61. #define ETNAVIV_PARAM_GPU_VERTEX_CACHE_SIZE 0x13
  62. #define ETNAVIV_PARAM_GPU_SHADER_CORE_COUNT 0x14
  63. #define ETNAVIV_PARAM_GPU_PIXEL_PIPES 0x15
  64. #define ETNAVIV_PARAM_GPU_VERTEX_OUTPUT_BUFFER_SIZE 0x16
  65. #define ETNAVIV_PARAM_GPU_BUFFER_SIZE 0x17
  66. #define ETNAVIV_PARAM_GPU_INSTRUCTION_COUNT 0x18
  67. #define ETNAVIV_PARAM_GPU_NUM_CONSTANTS 0x19
  68. #define ETNAVIV_PARAM_GPU_NUM_VARYINGS 0x1a
  69. #define ETNAVIV_PARAM_SOFTPIN_START_ADDR 0x1b
  70. #define ETNAVIV_PARAM_GPU_PRODUCT_ID 0x1c
  71. #define ETNAVIV_PARAM_GPU_CUSTOMER_ID 0x1d
  72. #define ETNAVIV_PARAM_GPU_ECO_ID 0x1e
  73. #define ETNA_MAX_PIPES 4
  74. struct drm_etnaviv_param {
  75. __u32 pipe; /* in */
  76. __u32 param; /* in, ETNAVIV_PARAM_x */
  77. __u64 value; /* out (get_param) or in (set_param) */
  78. };
  79. /*
  80. * GEM buffers:
  81. */
  82. #define ETNA_BO_CACHE_MASK 0x000f0000
  83. /* cache modes */
  84. #define ETNA_BO_CACHED 0x00010000
  85. #define ETNA_BO_WC 0x00020000
  86. #define ETNA_BO_UNCACHED 0x00040000
  87. /* map flags */
  88. #define ETNA_BO_FORCE_MMU 0x00100000
  89. struct drm_etnaviv_gem_new {
  90. __u64 size; /* in */
  91. __u32 flags; /* in, mask of ETNA_BO_x */
  92. __u32 handle; /* out */
  93. };
  94. struct drm_etnaviv_gem_info {
  95. __u32 handle; /* in */
  96. __u32 pad;
  97. __u64 offset; /* out, offset to pass to mmap() */
  98. };
  99. #define ETNA_PREP_READ 0x01
  100. #define ETNA_PREP_WRITE 0x02
  101. #define ETNA_PREP_NOSYNC 0x04
  102. struct drm_etnaviv_gem_cpu_prep {
  103. __u32 handle; /* in */
  104. __u32 op; /* in, mask of ETNA_PREP_x */
  105. struct drm_etnaviv_timespec timeout; /* in */
  106. };
  107. struct drm_etnaviv_gem_cpu_fini {
  108. __u32 handle; /* in */
  109. __u32 flags; /* in, placeholder for now, no defined values */
  110. };
  111. /*
  112. * Cmdstream Submission:
  113. */
  114. /* The value written into the cmdstream is logically:
  115. * relocbuf->gpuaddr + reloc_offset
  116. *
  117. * NOTE that reloc's must be sorted by order of increasing submit_offset,
  118. * otherwise EINVAL.
  119. */
  120. struct drm_etnaviv_gem_submit_reloc {
  121. __u32 submit_offset; /* in, offset from submit_bo */
  122. __u32 reloc_idx; /* in, index of reloc_bo buffer */
  123. __u64 reloc_offset; /* in, offset from start of reloc_bo */
  124. __u32 flags; /* in, placeholder for now, no defined values */
  125. };
  126. /* Each buffer referenced elsewhere in the cmdstream submit (ie. the
  127. * cmdstream buffer(s) themselves or reloc entries) has one (and only
  128. * one) entry in the submit->bos[] table.
  129. *
  130. * As a optimization, the current buffer (gpu virtual address) can be
  131. * passed back through the 'presumed' field. If on a subsequent reloc,
  132. * userspace passes back a 'presumed' address that is still valid,
  133. * then patching the cmdstream for this entry is skipped. This can
  134. * avoid kernel needing to map/access the cmdstream bo in the common
  135. * case.
  136. * If the submit is a softpin submit (ETNA_SUBMIT_SOFTPIN) the 'presumed'
  137. * field is interpreted as the fixed location to map the bo into the gpu
  138. * virtual address space. If the kernel is unable to map the buffer at
  139. * this location the submit will fail. This means userspace is responsible
  140. * for the whole gpu virtual address management.
  141. */
  142. #define ETNA_SUBMIT_BO_READ 0x0001
  143. #define ETNA_SUBMIT_BO_WRITE 0x0002
  144. struct drm_etnaviv_gem_submit_bo {
  145. __u32 flags; /* in, mask of ETNA_SUBMIT_BO_x */
  146. __u32 handle; /* in, GEM handle */
  147. __u64 presumed; /* in/out, presumed buffer address */
  148. };
  149. /* performance monitor request (pmr) */
  150. #define ETNA_PM_PROCESS_PRE 0x0001
  151. #define ETNA_PM_PROCESS_POST 0x0002
  152. struct drm_etnaviv_gem_submit_pmr {
  153. __u32 flags; /* in, when to process request (ETNA_PM_PROCESS_x) */
  154. __u8 domain; /* in, pm domain */
  155. __u8 pad;
  156. __u16 signal; /* in, pm signal */
  157. __u32 sequence; /* in, sequence number */
  158. __u32 read_offset; /* in, offset from read_bo */
  159. __u32 read_idx; /* in, index of read_bo buffer */
  160. };
  161. /* Each cmdstream submit consists of a table of buffers involved, and
  162. * one or more cmdstream buffers. This allows for conditional execution
  163. * (context-restore), and IB buffers needed for per tile/bin draw cmds.
  164. */
  165. #define ETNA_SUBMIT_NO_IMPLICIT 0x0001
  166. #define ETNA_SUBMIT_FENCE_FD_IN 0x0002
  167. #define ETNA_SUBMIT_FENCE_FD_OUT 0x0004
  168. #define ETNA_SUBMIT_SOFTPIN 0x0008
  169. #define ETNA_SUBMIT_FLAGS (ETNA_SUBMIT_NO_IMPLICIT | \
  170. ETNA_SUBMIT_FENCE_FD_IN | \
  171. ETNA_SUBMIT_FENCE_FD_OUT| \
  172. ETNA_SUBMIT_SOFTPIN)
  173. #define ETNA_PIPE_3D 0x00
  174. #define ETNA_PIPE_2D 0x01
  175. #define ETNA_PIPE_VG 0x02
  176. struct drm_etnaviv_gem_submit {
  177. __u32 fence; /* out */
  178. __u32 pipe; /* in */
  179. __u32 exec_state; /* in, initial execution state (ETNA_PIPE_x) */
  180. __u32 nr_bos; /* in, number of submit_bo's */
  181. __u32 nr_relocs; /* in, number of submit_reloc's */
  182. __u32 stream_size; /* in, cmdstream size */
  183. __u64 bos; /* in, ptr to array of submit_bo's */
  184. __u64 relocs; /* in, ptr to array of submit_reloc's */
  185. __u64 stream; /* in, ptr to cmdstream */
  186. __u32 flags; /* in, mask of ETNA_SUBMIT_x */
  187. __s32 fence_fd; /* in/out, fence fd (see ETNA_SUBMIT_FENCE_FD_x) */
  188. __u64 pmrs; /* in, ptr to array of submit_pmr's */
  189. __u32 nr_pmrs; /* in, number of submit_pmr's */
  190. __u32 pad;
  191. };
  192. /* The normal way to synchronize with the GPU is just to CPU_PREP on
  193. * a buffer if you need to access it from the CPU (other cmdstream
  194. * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
  195. * handle the required synchronization under the hood). This ioctl
  196. * mainly just exists as a way to implement the gallium pipe_fence
  197. * APIs without requiring a dummy bo to synchronize on.
  198. */
  199. #define ETNA_WAIT_NONBLOCK 0x01
  200. struct drm_etnaviv_wait_fence {
  201. __u32 pipe; /* in */
  202. __u32 fence; /* in */
  203. __u32 flags; /* in, mask of ETNA_WAIT_x */
  204. __u32 pad;
  205. struct drm_etnaviv_timespec timeout; /* in */
  206. };
  207. #define ETNA_USERPTR_READ 0x01
  208. #define ETNA_USERPTR_WRITE 0x02
  209. struct drm_etnaviv_gem_userptr {
  210. __u64 user_ptr; /* in, page aligned user pointer */
  211. __u64 user_size; /* in, page aligned user size */
  212. __u32 flags; /* in, flags */
  213. __u32 handle; /* out, non-zero handle */
  214. };
  215. struct drm_etnaviv_gem_wait {
  216. __u32 pipe; /* in */
  217. __u32 handle; /* in, bo to be waited for */
  218. __u32 flags; /* in, mask of ETNA_WAIT_x */
  219. __u32 pad;
  220. struct drm_etnaviv_timespec timeout; /* in */
  221. };
  222. /*
  223. * Performance Monitor (PM):
  224. */
  225. struct drm_etnaviv_pm_domain {
  226. __u32 pipe; /* in */
  227. __u8 iter; /* in/out, select pm domain at index iter */
  228. __u8 id; /* out, id of domain */
  229. __u16 nr_signals; /* out, how many signals does this domain provide */
  230. char name[64]; /* out, name of domain */
  231. };
  232. struct drm_etnaviv_pm_signal {
  233. __u32 pipe; /* in */
  234. __u8 domain; /* in, pm domain index */
  235. __u8 pad;
  236. __u16 iter; /* in/out, select pm source at index iter */
  237. __u16 id; /* out, id of signal */
  238. char name[64]; /* out, name of domain */
  239. };
  240. #define DRM_ETNAVIV_GET_PARAM 0x00
  241. /* placeholder:
  242. #define DRM_ETNAVIV_SET_PARAM 0x01
  243. */
  244. #define DRM_ETNAVIV_GEM_NEW 0x02
  245. #define DRM_ETNAVIV_GEM_INFO 0x03
  246. #define DRM_ETNAVIV_GEM_CPU_PREP 0x04
  247. #define DRM_ETNAVIV_GEM_CPU_FINI 0x05
  248. #define DRM_ETNAVIV_GEM_SUBMIT 0x06
  249. #define DRM_ETNAVIV_WAIT_FENCE 0x07
  250. #define DRM_ETNAVIV_GEM_USERPTR 0x08
  251. #define DRM_ETNAVIV_GEM_WAIT 0x09
  252. #define DRM_ETNAVIV_PM_QUERY_DOM 0x0a
  253. #define DRM_ETNAVIV_PM_QUERY_SIG 0x0b
  254. #define DRM_ETNAVIV_NUM_IOCTLS 0x0c
  255. #define DRM_IOCTL_ETNAVIV_GET_PARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_GET_PARAM, struct drm_etnaviv_param)
  256. #define DRM_IOCTL_ETNAVIV_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_NEW, struct drm_etnaviv_gem_new)
  257. #define DRM_IOCTL_ETNAVIV_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_INFO, struct drm_etnaviv_gem_info)
  258. #define DRM_IOCTL_ETNAVIV_GEM_CPU_PREP DRM_IOW(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_CPU_PREP, struct drm_etnaviv_gem_cpu_prep)
  259. #define DRM_IOCTL_ETNAVIV_GEM_CPU_FINI DRM_IOW(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_CPU_FINI, struct drm_etnaviv_gem_cpu_fini)
  260. #define DRM_IOCTL_ETNAVIV_GEM_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_SUBMIT, struct drm_etnaviv_gem_submit)
  261. #define DRM_IOCTL_ETNAVIV_WAIT_FENCE DRM_IOW(DRM_COMMAND_BASE + DRM_ETNAVIV_WAIT_FENCE, struct drm_etnaviv_wait_fence)
  262. #define DRM_IOCTL_ETNAVIV_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_USERPTR, struct drm_etnaviv_gem_userptr)
  263. #define DRM_IOCTL_ETNAVIV_GEM_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_ETNAVIV_GEM_WAIT, struct drm_etnaviv_gem_wait)
  264. #define DRM_IOCTL_ETNAVIV_PM_QUERY_DOM DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_PM_QUERY_DOM, struct drm_etnaviv_pm_domain)
  265. #define DRM_IOCTL_ETNAVIV_PM_QUERY_SIG DRM_IOWR(DRM_COMMAND_BASE + DRM_ETNAVIV_PM_QUERY_SIG, struct drm_etnaviv_pm_signal)
  266. #if defined(__cplusplus)
  267. }
  268. #endif
  269. #endif /* __ETNAVIV_DRM_H__ */