cpu.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * CPU detection code, extracted from mmx.h
  3. * (c)1997-99 by H. Dietz and R. Fisher
  4. * Converted to C and improved by Fabrice Bellard.
  5. *
  6. * This file is part of FFmpeg.
  7. *
  8. * FFmpeg is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU Lesser General Public
  10. * License as published by the Free Software Foundation; either
  11. * version 2.1 of the License, or (at your option) any later version.
  12. *
  13. * FFmpeg is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * Lesser General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU Lesser General Public
  19. * License along with FFmpeg; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  21. */
  22. #include <stdlib.h>
  23. #include <string.h>
  24. #include "libavutil/x86/asm.h"
  25. #include "libavutil/cpu.h"
  26. #if HAVE_INLINE_ASM
  27. /* ebx saving is necessary for PIC. gcc seems unable to see it alone */
  28. #define cpuid(index, eax, ebx, ecx, edx) \
  29. __asm__ volatile ( \
  30. "mov %%"REG_b", %%"REG_S" \n\t" \
  31. "cpuid \n\t" \
  32. "xchg %%"REG_b", %%"REG_S \
  33. : "=a" (eax), "=S" (ebx), "=c" (ecx), "=d" (edx) \
  34. : "0" (index))
  35. #elif HAVE_CPUID
  36. #include <intrin.h>
  37. #define cpuid(index, eax, ebx, ecx, edx) \
  38. do { \
  39. int info[4]; \
  40. __cpuid(info, index); \
  41. eax = info[0]; \
  42. ebx = info[1]; \
  43. ecx = info[2]; \
  44. edx = info[3]; \
  45. } while (0)
  46. #endif /* HAVE_CPUID */
  47. #if HAVE_INLINE_ASM
  48. #define xgetbv(index, eax, edx) \
  49. __asm__ (".byte 0x0f, 0x01, 0xd0" : "=a"(eax), "=d"(edx) : "c" (index))
  50. #elif HAVE_XGETBV
  51. #include <immintrin.h>
  52. #define xgetbv(index, eax, edx) \
  53. do { \
  54. uint64_t res = __xgetbv(index); \
  55. eax = res; \
  56. edx = res >> 32; \
  57. } while (0)
  58. #endif /* HAVE_XGETBV */
  59. #if HAVE_INLINE_ASM
  60. #define get_eflags(x) \
  61. __asm__ volatile ("pushfl \n" \
  62. "pop %0 \n" \
  63. : "=r"(x))
  64. #define set_eflags(x) \
  65. __asm__ volatile ("push %0 \n" \
  66. "popfl \n" \
  67. :: "r"(x))
  68. #elif HAVE_RWEFLAGS
  69. #include <intrin.h>
  70. #define get_eflags(x) \
  71. x = __readeflags()
  72. #define set_eflags(x) \
  73. __writeeflags(x)
  74. #endif /* HAVE_INLINE_ASM */
  75. /* Function to test if multimedia instructions are supported... */
  76. int ff_get_cpu_flags_x86(void)
  77. {
  78. int rval = 0;
  79. int eax, ebx, ecx, edx;
  80. int max_std_level, max_ext_level, std_caps = 0, ext_caps = 0;
  81. int family = 0, model = 0;
  82. union { int i[3]; char c[12]; } vendor;
  83. #if ARCH_X86_32
  84. x86_reg a, c;
  85. /* Check if CPUID is supported by attempting to toggle the ID bit in
  86. * the EFLAGS register. */
  87. get_eflags(a);
  88. set_eflags(a ^ 0x200000);
  89. get_eflags(c);
  90. if (a == c)
  91. return 0; /* CPUID not supported */
  92. #endif
  93. cpuid(0, max_std_level, ebx, ecx, edx);
  94. vendor.i[0] = ebx;
  95. vendor.i[1] = edx;
  96. vendor.i[2] = ecx;
  97. if (max_std_level >= 1) {
  98. cpuid(1, eax, ebx, ecx, std_caps);
  99. family = ((eax >> 8) & 0xf) + ((eax >> 20) & 0xff);
  100. model = ((eax >> 4) & 0xf) + ((eax >> 12) & 0xf0);
  101. if (std_caps & (1 << 15))
  102. rval |= AV_CPU_FLAG_CMOV;
  103. if (std_caps & (1 << 23))
  104. rval |= AV_CPU_FLAG_MMX;
  105. if (std_caps & (1 << 25))
  106. rval |= AV_CPU_FLAG_MMXEXT;
  107. #if HAVE_SSE
  108. if (std_caps & (1 << 25))
  109. rval |= AV_CPU_FLAG_SSE;
  110. if (std_caps & (1 << 26))
  111. rval |= AV_CPU_FLAG_SSE2;
  112. if (ecx & 1)
  113. rval |= AV_CPU_FLAG_SSE3;
  114. if (ecx & 0x00000200 )
  115. rval |= AV_CPU_FLAG_SSSE3;
  116. if (ecx & 0x00080000 )
  117. rval |= AV_CPU_FLAG_SSE4;
  118. if (ecx & 0x00100000 )
  119. rval |= AV_CPU_FLAG_SSE42;
  120. #if HAVE_AVX
  121. /* Check OXSAVE and AVX bits */
  122. if ((ecx & 0x18000000) == 0x18000000) {
  123. /* Check for OS support */
  124. xgetbv(0, eax, edx);
  125. if ((eax & 0x6) == 0x6)
  126. rval |= AV_CPU_FLAG_AVX;
  127. }
  128. #endif /* HAVE_AVX */
  129. #endif /* HAVE_SSE */
  130. }
  131. cpuid(0x80000000, max_ext_level, ebx, ecx, edx);
  132. if (max_ext_level >= 0x80000001) {
  133. cpuid(0x80000001, eax, ebx, ecx, ext_caps);
  134. if (ext_caps & (1U << 31))
  135. rval |= AV_CPU_FLAG_3DNOW;
  136. if (ext_caps & (1 << 30))
  137. rval |= AV_CPU_FLAG_3DNOWEXT;
  138. if (ext_caps & (1 << 23))
  139. rval |= AV_CPU_FLAG_MMX;
  140. if (ext_caps & (1 << 22))
  141. rval |= AV_CPU_FLAG_MMXEXT;
  142. /* Allow for selectively disabling SSE2 functions on AMD processors
  143. with SSE2 support but not SSE4a. This includes Athlon64, some
  144. Opteron, and some Sempron processors. MMX, SSE, or 3DNow! are faster
  145. than SSE2 often enough to utilize this special-case flag.
  146. AV_CPU_FLAG_SSE2 and AV_CPU_FLAG_SSE2SLOW are both set in this case
  147. so that SSE2 is used unless explicitly disabled by checking
  148. AV_CPU_FLAG_SSE2SLOW. */
  149. if (!strncmp(vendor.c, "AuthenticAMD", 12) &&
  150. rval & AV_CPU_FLAG_SSE2 && !(ecx & 0x00000040)) {
  151. rval |= AV_CPU_FLAG_SSE2SLOW;
  152. }
  153. /* XOP and FMA4 use the AVX instruction coding scheme, so they can't be
  154. * used unless the OS has AVX support. */
  155. if (rval & AV_CPU_FLAG_AVX) {
  156. if (ecx & 0x00000800)
  157. rval |= AV_CPU_FLAG_XOP;
  158. if (ecx & 0x00010000)
  159. rval |= AV_CPU_FLAG_FMA4;
  160. }
  161. }
  162. if (!strncmp(vendor.c, "GenuineIntel", 12)) {
  163. if (family == 6 && (model == 9 || model == 13 || model == 14)) {
  164. /* 6/9 (pentium-m "banias"), 6/13 (pentium-m "dothan"), and
  165. * 6/14 (core1 "yonah") theoretically support sse2, but it's
  166. * usually slower than mmx, so let's just pretend they don't.
  167. * AV_CPU_FLAG_SSE2 is disabled and AV_CPU_FLAG_SSE2SLOW is
  168. * enabled so that SSE2 is not used unless explicitly enabled
  169. * by checking AV_CPU_FLAG_SSE2SLOW. The same situation
  170. * applies for AV_CPU_FLAG_SSE3 and AV_CPU_FLAG_SSE3SLOW. */
  171. if (rval & AV_CPU_FLAG_SSE2)
  172. rval ^= AV_CPU_FLAG_SSE2SLOW | AV_CPU_FLAG_SSE2;
  173. if (rval & AV_CPU_FLAG_SSE3)
  174. rval ^= AV_CPU_FLAG_SSE3SLOW | AV_CPU_FLAG_SSE3;
  175. }
  176. /* The Atom processor has SSSE3 support, which is useful in many cases,
  177. * but sometimes the SSSE3 version is slower than the SSE2 equivalent
  178. * on the Atom, but is generally faster on other processors supporting
  179. * SSSE3. This flag allows for selectively disabling certain SSSE3
  180. * functions on the Atom. */
  181. if (family == 6 && model == 28)
  182. rval |= AV_CPU_FLAG_ATOM;
  183. }
  184. return rval;
  185. }